NVT2010PW,118 [NXP]
NVT2008; NVT2010 - Bidirectional voltage-level translator for open-drain and push-pull applications TSSOP2 24-Pin;型号: | NVT2010PW,118 |
厂家: | NXP |
描述: | NVT2008; NVT2010 - Bidirectional voltage-level translator for open-drain and push-pull applications TSSOP2 24-Pin PC 接口集成电路 |
文件: | 总33页 (文件大小:448K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
NVT2008; NVT2010
Bidirectional voltage-level translator for open-drain and
push-pull applications
Rev. 3 — 27 January 2014
Product data sheet
1. General description
The NVT2008/NVT2010 are bidirectional voltage level translators operational from 1.0 V
to 3.6 V (Vref(A)) and 1.8 V to 5.5 V (Vref(B)), which allow bidirectional voltage translations
between 1.0 V and 5 V without the need for a direction pin in open-drain or push-pull
applications. Bit widths of 8-bit to 10-bit are offered for level translation application with
transmission speeds < 33 MHz for an open-drain system with a 50 pF capacitance and a
pull-up of 197 .
When the An or Bn port is LOW, the clamp is in the ON-state and a low resistance
connection exists between the An and Bn ports. The low ON-state resistance (Ron) of the
switch allows connections to be made with minimal propagation delay. Assuming the
higher voltage is on the Bn port when the Bn port is HIGH, the voltage on the An port is
limited to the voltage set by VREFA. When the An port is HIGH, the Bn port is pulled to the
drain pull-up supply voltage (Vpu(D)) by the pull-up resistors. This functionality allows a
seamless translation between higher and lower voltages selected by the user without the
need for directional control.
When EN is HIGH, the translator switch is on, and the An I/O are connected to the Bn I/O,
respectively, allowing bidirectional data flow between ports. When EN is LOW, the
translator switch is off, and a high-impedance state exists between ports. The EN input
circuit is designed to be supplied by Vref(B). To ensure the high-impedance state during
power-up or power-down, EN must be LOW.
All channels have the same electrical characteristics and there is minimal deviation from
one output to another in voltage or propagation delay. This is a benefit over discrete
transistor voltage translation solutions, since the fabrication of the switch is symmetrical.
The translator provides excellent ESD protection to lower voltage devices, and at the
same time protects less ESD-resistant devices.
2. Features and benefits
Provides bidirectional voltage translation with no direction pin
Less than 1.5 ns maximum propagation delay
Allows voltage level translation between:
1.0 V Vref(A) and 1.8 V, 2.5 V, 3.3 V or 5 V Vref(B)
1.2 V Vref(A) and 1.8 V, 2.5 V, 3.3 V or 5 V Vref(B)
1.8 V Vref(A) and 3.3 V or 5 V Vref(B)
2.5 V Vref(A) and 5 V Vref(B)
3.3 V Vref(A) and 5 V Vref(B)
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
Low 3.5 ON-state connection between input and output ports provides less signal
distortion
5 V tolerant I/O ports to support mixed-mode signal operation
High-impedance An and Bn pins for EN = LOW
Lock-up free operation
Flow through pinout for ease of printed-circuit board trace routing
ESD protection exceeds 4 kV HBM per JESD22-A114 and 1000 V CDM per
JESD22-C101
Packages offered: TSSOP20, DHVQFN20, TSSOP24, DHVQFN24, HVQFN24
3. Ordering information
Table 1.
Ordering information
Type number
Topside
mark
Number Package
of bits
Name
Description
Version
NVT2008BQ[1] NVT2008
8
DHVQFN20 plastic dual in-line compatible thermal enhanced very SOT764-1
thin quad flat package; no leads; 20 terminals;
body 2.5 4.5 0.85 mm
NVT2008PW[1] NVT2008
NVT2010BQ[2] NVT2010
8
TSSOP20
plastic thin shrink small outline package; 20 leads;
body width 4.4 mm
SOT360-1
10
DHVQFN24 plastic dual in-line compatible thermal enhanced very SOT815-1
thin quad flat package; no leads; 24 terminals;
body 3.5 5.5 0.85 mm
NVT2010BS[2] N010
10
10
HVQFN24
TSSOP24
plastic thermal enhanced very thin quad flat package; SOT616-1
no leads; 24 terminals; body 4 4 0.85 mm
NVT2010PW[2] NVT2010
plastic thin shrink small outline package; 24 leads;
body width 4.4 mm
SOT355-1
[1] GTL2003 = NVT2008.
[2] GTL2010 = NVT2010.
3.1 Ordering options
Table 2.
Ordering options
Type number
NVT2008BQ
NVT2008PW
NVT2010BQ
NVT2010BS
Orderable
part number
Package
Packing method
Minimum
order quantity
Temperature
Tamb = 40 C to +85 C
Tamb = 40 C to +85 C
NVT2008BQ,115
NVT2008PW,118
NVT2010BQ,118
NVT2010BS,115
NVT2010BS,118
NVT2010PW,118
DHVQFN20 Reel 7” Q1/T1
3000
2500
3000
1500
6000
2500
*Standard mark SMD
Reel 13” Q1/T1
*Standard mark SMD
TSSOP20
DHVQFN24 Reel 13” Q1/T1
*Standard mark SMD
Tamb = 40 C to +85 C
Tamb = 40 C to +85 C
HVQFN24
HVQFN24
TSSOP24
Reel 7” Q1/T1
*Standard mark SMD
Reel 13” Q1/T1
*Standard mark SMD
Tamb = 40 C to +85 C
NVT2010PW
Reel 13” Q1/T1
Tamb = 40 C to +85 C
*Standard mark SMD
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
2 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
4. Functional diagram
VREFA
VREFB
NVT20xx
EN
B1
A1
An
SW
SW
Bn
GND
002aae132
Fig 1. Logic diagram of NVT2008/10 (positive logic)
5. Pinning information
5.1 Pinning
5.1.1 8-bit in TSSOP20 and DHVQFN20 packages
terminal 1
index area
2
3
4
5
6
7
8
9
19
18
17
16
15
14
13
12
VREFA
A1
VREFB
B1
1
2
20
19
18
17
16
15
14
13
12
11
GND
VREFA
A1
EN
VREFB
B1
A2
B2
3
A3
B3
4
A2
B2
NVT2008BQ
A4
B4
5
A3
B3
NVT2008PW
A5
B5
6
A4
B4
7
A5
B5
A6
B6
8
A6
B6
A7
B7
9
A7
B7
10
A8
B8
002aae226
Transparent top view
002aae225
Fig 2. Pin configuration for TSSOP20
Fig 3. Pin configuration for DHVQFN20
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
3 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
5.1.2 10-bit in TSSOP24, DHVQFN24 and HVQFN24 packages
terminal 1
index area
2
3
23
22
21
20
19
18
17
16
15
14
VREFA
A1
VREFB
B1
1
2
24
23
22
21
20
19
18
17
16
15
14
13
GND
EN
VREFB
B1
VREFA
A1
4
A2
B2
3
5
A3
B3
4
A2
B2
6
A4
B4
NVT2010BQ
5
A3
B3
7
A5
B5
6
A4
B4
8
A6
B6
NVT2010PW
7
A5
B5
9
A7
B7
8
A6
B6
10
11
A8
B8
9
A7
B7
A9
B9
10
11
12
A8
B8
A9
B9
002aae228
A10
B10
002aae227
Transparent top view
Fig 4. Pin configuration for TSSOP24
Fig 5. Pin configuration for DHVQFN24
terminal 1
index area
1
2
3
4
5
6
18
17
16
15
14
13
A2
A3
A4
A5
A6
A7
B2
B3
B4
B5
B6
B7
NVT2010BS
002aae229
Transparent top view
Fig 6. Pin configuration for HVQFN24
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
4 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
5.2 Pin description
Table 3.
Symbol
Pin description
Pin
Description
NVT2008BQ,
NVT2010BQ,
NVT2010BS[2]
NVT2008PW[1] NVT2010PW[2]
GND
1
2
1
2
22
23
ground (0 V)
VREFA
low-voltage side reference supply
voltage for An
A1
3
3
24
1
low-voltage side; connect to
VREFA through a pull-up resistor
A2
4
4
A3
5
5
2
A4
6
6
3
A5
7
7
4
A6
8
8
5
A7
9
9
6
A8
10
-
10
11
12
22
21
20
19
18
17
16
15
14
13
23
7
A9
8
A10
B1
-
9
18
17
16
15
14
13
12
11
-
19
18
17
16
15
14
13
12
11
10
20
high-voltage side; connect to
VREFB through a pull-up resistor
B2
B3
B4
B5
B6
B7
B8
B9
B10
VREFB
-
19
high-voltage side reference
supply voltage for Bn
EN
20
24
21
switch enable input; connect to
VREFB and pull-up through a
high resistor
[1] 8-bit NVT2008 available in TSSOP20, DHVQFN20 packages.
[2] 10-bit NVT2010 available in TSSOP24, DHVQFN24, HVQFN24 packages.
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
5 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
6. Functional description
Refer to Figure 1 “Logic diagram of NVT2008/10 (positive logic)”.
6.1 Function table
Table 4.
Function selection (example)
H = HIGH level; L = LOW level.
Input EN[1]
Function
An = Bn
H
L
disconnect
[1] EN is controlled by the Vref(B) logic levels and should be at least 1 V higher than Vref(A) for best translator
operation.
7. Application design-in information
The NVT2008/10 can be used in level translation applications for interfacing devices or
systems operating at different interface voltages with one another. The NVT2008/10 is
ideal for use in applications where an open-drain driver is connected to the data I/Os. The
NVT2008/10 can also be used in applications where a push-pull driver is connected to the
data I/Os.
7.1 Enable and disable
The NVT20xx has an EN input that is used to disable the device by setting EN LOW,
which places all I/Os in the high-impedance state.
(1)
V
= 3.3 V
pu(D)
200 kΩ
NVT2002
(1)
V
= 1.8 V
8 EN
ref(A)
R
PU
R
PU
VREFA
VREFB
2
3
4
7
6
5
R
PU
R
PU
V
V
CC
CC
A1
A2
B1
B2
SCL
SW
SW
SCL
2
2
I C-BUS
MASTER
I C-BUS
DEVICE
SDA
SDA
GND
1
GND
GND
002aae134
(1) The applied voltages at Vref(A) and Vpu(D) should be such that Vref(B) is at least 1 V higher than
Vref(A) for best translator operation.
Fig 7. Typical application circuit (switch always enabled)
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
6 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
Table 5.
Application operating conditions
Refer to Figure 7.
Symbol
Vref(B)
VI(EN)
Vref(A)
Isw(pass)
Iref
Parameter
Conditions
Min
Typ[1]
Max
Unit
V
reference voltage (B)
input voltage on pin EN
reference voltage (A)
pass switch current
reference current
Vref(A) + 0.6 2.1
Vref(A) + 0.6 2.1
5
5
V
0
1.5
14
5
4.4
V
-
-
mA
A
C
transistor
-
-
Tamb
ambient temperature
operating in
free-air
40
-
+85
[1] All typical values are at Tamb = 25 C.
(1)
V
= 3.3 V
pu(D)
3.3 V enable signal
on
off
200 kΩ
(2)
NVT2002
(1)
V
= 1.8 V
8 EN
ref(A)
R
PU
R
PU
VREFA
VREFB
2
7
R
PU
R
PU
V
V
CC
CC
A1
A2
3
4
6
5
B1
B2
SCL
SW
SCL
2
2
I C-BUS
MASTER
I C-BUS
DEVICE
SDA
SDA
SW
1
GND
GND
GND
002aae135
(1) In the Enabled mode, the applied enable voltage VI(EN) and the applied voltage at Vref(A) should be
such that Vref(B) is at least 1 V higher than Vref(A) for best translator operation.
(2) Note that the enable time and the disable time are essentially controlled by the RC time constant of
the capacitor and the 200 k resistor on the EN pin.
Fig 8. Typical application circuit (switch enable control)
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
7 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
1.8 V
1.5 V
1.2 V
1.0 V
5 V
200 kΩ
totem pole or
open-drain I/O
NVT20XX
EN
VREFB
VREFA
V
V
CORE
CC
A1
B1
SW
SW
CPU I/O
CHIPSET I/O
A2
B2
3.3 V
V
CC
A3
A4
A5
A6
B3
B4
B5
B6
SW
SW
SW
SW
CHIPSET I/O
An
Bn
SW
GND
002aae133
Fig 9. Bidirectional translation to multiple higher voltage levels
7.2 Bidirectional translation
For the bidirectional clamping configuration (higher voltage to lower voltage or lower
voltage to higher voltage), the EN input must be connected to VREFB and both pins pulled
to HIGH side Vpu(D) through a pull-up resistor (typically 200 k). This allows VREFB to
regulate the EN input. A filter capacitor on VREFB is recommended. The master output
driver can be totem pole or open-drain (pull-up resistors may be required) and the slave
device output can be totem pole or open-drain (pull-up resistors are required to pull the Bn
outputs to Vpu(D)). However, if either output is totem-pole, data must be unidirectional or
the outputs must be 3-stateable and be controlled by some direction-control mechanism
to prevent HIGH-to-LOW contentions in either direction. If both outputs are open-drain, no
direction control is needed.
The reference supply voltage (Vref(A)) is connected to the processor core power supply
voltage. When VREFB is connected through a 200 k resistor to a 3.3 V to 5.5 V Vpu(D)
power supply, and Vref(A) is set between 1.0 V and (Vpu(D) 1 V), the output of each An
has a maximum output voltage equal to VREFA, and the output of each Bn has a
maximum output voltage equal to Vpu(D)
.
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
8 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
7.3 Bidirectional level shifting between two different power domains
nominally at the same potential
The less obvious application for the NVT2008/NVT2010 is for level shifting between two
different power domains that are nominally at the same potential, such as a 3.3 V system
where the line crosses power supply domains that under normal operation would be at
3.3 V, but one could be at 3.0 V and the other at 3.6 V, or one could be experiencing a
power failure while the other domain is trying to operate. One of the channel transistors is
used as a second reference transistor with its B side connected to a voltage supply that is
at least 1 V (and preferably 1.5 V) above the maximum possible for either Vpu(A) or Vpu(B)
Then if either pull-up voltage is at 0 V, the channels are disabled, and otherwise the
channels are biased such that they turn OFF at the lower pull-up voltage, and if the two
pull-up voltages are equal, the channel is biased such that it just turns OFF at the
common pull-up voltage.
.
V
= 3.3 V
pu(B)
V
pu(H)
200 kΩ
NVT2003
V
= 3.3 V
10 EN
pu(A)
R
R
PU
R
PU
VREFA
VREFB
2
3
9
V
R
PU
pu(B)
PU
V
V
CC
CC
A1
8
B1
SCL
SW
SCL
2
2
I C-BUS
MASTER
I C-BUS
DEVICE
A2
A3
4
5
7
6
B2
B3
SDA
SDA
SW
SW
GND
GND
1
002aae967
GND
The applied enable voltage Vpu(H) and the applied voltage at Vref(A) and Vref(B) should be such that Vref(H) is at least 1 V higher
than Vref(A) and Vref(B) for best translator operation.
Fig 10. Bidirectional level shifting between two different power domains
7.4 How to size pull-up resistor value
Sizing the pull-up resistor on an open-drain bus is specific to the individual application and
is dependent on the following driver characteristics:
• The driver sink current
• The VOL of driver
• The VIL of the driver
• Frequency of operation
The following tables can be used to estimate the pull-up resistor value in different use
cases so that the minimum resistance for the pull-up resistor can be found.
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
9 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
Table 6, Table 7 and Table 8 contain suggested minimum values of pull-up resistors for
the PCA9306 and NVT20xx devices with typical voltage translation levels and drive
currents. The calculated values assume that both drive currents are the same.
V
OL = VIL = 0.1 VCC and accounts for a 5 % VCC tolerance of the supplies, 1 %
resistor values. It should be noted that the resistor chosen in the final application should
be equal to or larger than the values shown in Table 6, Table 7 and Table 8 to ensure that
the pass voltage is less than 10 % of the VCC voltage, and the external driver should be
able to sink the total current from both pull-up resistors. When selecting the minimum
resistor value in Table 6, Table 7 or Table 8, the drive current strength that should be
chosen should be the lowest drive current seen in the application and account for any
drive strength current scaling with output voltage. For the GTL devices, the resistance
table should be recalculated to account for the difference in ON resistance and bias
voltage limitations between VCC(B) and VCC(A)
.
Table 6.
A-side
Pull-up resistor minimum values, 3 mA driver sink current for PCA9306 and NVT20xx
B-side
1.2 V
1.5 V
1.8 V
2.5 V
3.3 V
5.0 V
1.0 V
1.2 V
1.5 V
1.8 V
2.5 V
3.3 V
Rpu(A) = 750
Rpu(A) = 845
Rpu(A) = 976
Rpu(A) = none
Rpu(A) = none
Rpu(A) = none
Rpu(B) = 750
R
pu(B) = 845
Rpu(A) = 931
pu(B) = 931
R
pu(B) = 976
Rpu(A) = 1.02 k
pu(B) = 1.02 k
Rpu(B) = 887
R
pu(B) = 1.18 k
Rpu(B) = 1.82 k
Rpu(A) = none
Rpu(A) = none
Rpu(A) = none
R
R
Rpu(B) = 887
R
pu(B) = 1.18 k
Rpu(B) = 1.82 k
Rpu(A) = 1.1 k
Rpu(B) = 1.1 k
Rpu(A) = none
Rpu(A) = none
Rpu(A) = none
Rpu(B) = 866
Rpu(A) = 1.47 k
Rpu(B) = 1.18 k Rpu(B) = 1.78 k
Rpu(A) = none Rpu(A) = none
Rpu(B) = 1.47 k
R
pu(B) = 1.15 k
Rpu(B) = 1.78 k
Rpu(A) = 1.96 k
Rpu(A) = none
Rpu(B) = 1.96 k Rpu(B) = 1.78 k
Rpu(A) = none
Rpu(B) = 1.74 k
Table 7.
A-side
Pull-up resistor minimum values, 10 mA driver sink current for PCA9306 and NVT20xx
B-side
1.2 V
1.5 V
1.8 V
2.5 V
3.3 V
5.0 V
1.0 V
1.2 V
1.5 V
1.8 V
2.5 V
3.3 V
Rpu(A) = 221
Rpu(A) = 255
Rpu(A) = 287
Rpu(A) = none
Rpu(A) = none
Rpu(A) = none
Rpu(B) = 221
Rpu(B) = 255
Rpu(B) = 287
R
pu(B) = 267
Rpu(A) = none
Rpu(B) = 267
Rpu(A) = none
R
pu(B) = 357
Rpu(A) = none
Rpu(B) = 357
Rpu(A) = none
R
pu(B) = 549
Rpu(A) = none
Rpu(B) = 549
Rpu(A) = none
Rpu(A) = 274
Rpu(B) = 274
Rpu(A) = 309
Rpu(B) = 309
Rpu(A) = 332
Rpu(B) = 332
R
pu(B) = 261
Rpu(A) = 442
pu(B) = 442
Rpu(B) = 348
Rpu(B) = 536
Rpu(A) = none
Rpu(A) = none
R
Rpu(B) = 348
Rpu(B) = 536
Rpu(A) = 590
Rpu(A) = none
Rpu(B) = 590
Rpu(B) = 523
Rpu(A) = none
Rpu(B) = 523
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
10 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
Table 8.
A-side
Pull-up resistor minimum values, 15 mA driver sink current for PCA9306 and NVT20xx
B-side
1.2 V
1.5 V
1.8 V
Rpu(A) = 191
pu(B) = 191
Rpu(A) = 205
pu(B) = 205
2.5 V
3.3 V
5.0 V
1.0 V
1.2 V
1.5 V
1.8 V
2.5 V
3.3 V
Rpu(A) = 147
Rpu(A) = 169
Rpu(A) = none
Rpu(A) = none
Rpu(A) = none
R
pu(B) = 147
R
pu(B) = 169
Rpu(A) = 182
pu(B) = 182
R
R
pu(B) = 178
R
pu(B) = 237
R
pu(B) = 365
Rpu(A) = none
Rpu(A) = none
Rpu(A) = none
R
R
R
pu(B) = 178
Rpu(A) = none
Rpu(B) = 174
Rpu(A) = 294
R
pu(B) = 237
Rpu(A) = none
Rpu(B) = 232
Rpu(A) = none
R
pu(B) = 365
Rpu(A) = none
Rpu(B) = 357
Rpu(A) = none
Rpu(A) = 221
Rpu(B) = 221
Rpu(B) = 294
R
pu(B) = 232
Rpu(A) = 392
pu(B) = 392
R
pu(B) = 357
Rpu(A) = none
R
R
pu(B) = 357
Rpu(A) = none
Rpu(B) = 348
7.5 How to design for maximum frequency operation
The maximum frequency is limited by the minimum pulse width LOW and HIGH as well as
rise time and fall time. See Equation 1 as an example of the maximum frequency. The rise
and fall times are shown in Figure 11.
1
------------------------------------------------------------------------------------------------------------
fmax
=
(1)
t
LOWmin + tHIGHmin + tractual + tfactual
t
t
f(actual)
r(actual)
t
HIGH(min)
V
CC
V
0.9 × V
0.1 × V
IH
CC
t
LOW(min)
V
IL
CC
V
OL
1 / f
max
GND
002aag912
Fig 11. An example waveform for maximum frequency
The rise and fall times are dependent upon translation voltages, the drive strength, the
total node capacitance (CL(tot)) and the pull-up resistors (RPU) that are present on the bus.
The node capacitance is the addition of the PCB trace capacitance and the device
capacitance that exists on the bus. Because of the dependency of the external
components, PCB layout and the different device operating states the calculation of rise
and fall times is complex and has several inflection points along the curve.
The main component of the rise and fall times is the RC time constant of the bus line when
the device is in its two primary operating states: when device is in the ON state and it is
low-impedance, the other is when the device is OFF isolating the A-side from the B-side.
A description of the fall time applied to either An or Bn output going from HIGH to LOW is
as follows. Whichever side is asserted first, the B-side down must discharge to the VCC(A)
voltage. The time is determined by the pull-up resistor, pull-down driver strength and the
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
11 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
capacitance. As the level moves below the VCC(A) voltage, the channel resistance drops
so that both A and B sides equal. The capacitance on both sides is connected to form the
total capacitance and the pull-up resistors on both sides combine to the parallel equivalent
resistance. The Ron of the device is small compared to the pull-up resistor values, so its
effect on the pull-up resistance can be neglected and the fall is determined by the driver
pulling the combined capacitance and pull-up resistor currents. An estimation of the actual
fall time seen by the device is equal to the time it takes for the B-side to fall to the VCC(A)
voltage and the time it takes for both sides to fall from the VCC(A) voltage to the VIL level.
A description of the rise time applied to either An or Bn output going from LOW to HIGH is
as follows. When the signal level is LOW, the Ron is at its minimum, so the A and B sides
are essentially one node. They will rise together with an RC time constant that is the sum
of all the capacitance from both sides and the parallel of the resistance from both sides.
As the signal approaches the VCC(A) voltage, the channel resistance goes up and the
waveforms separate, with the B side finishing its rise with the RC time constant of the
B side. The rise to VCC(A) is essentially the same for both sides.
There are some basic guidelines to follow that will help maximize the performance of the
device:
• Keep trace length to a minimum by placing the NVT device close to the processor.
• The signal round trip time on trace should be shorter than the rise or fall time of signal
to reduce reflections.
• The faster the edge of the signal, the higher the chance for ringing.
• The higher drive strength controlled by the pull-up resistor (up to 15 mA), the higher
the frequency the device can use.
The system designer must design the pull-up resistor value based on external current
drive strength and limit the node capacitance (minimize the wire, stub, connector and
trace length) to get the desired operation frequency result.
8. Limiting values
Table 9.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Over operating free-air temperature range.
Symbol
Vref(A)
Vref(B)
VI
Parameter
Conditions
Min
0.5
0.5
0.5[1]
0.5[1]
-
Max
+6
Unit
V
reference voltage (A)
reference voltage (B)
input voltage
+6
V
+6
V
VI/O
Ich
voltage on an input/output pin
channel current (DC)
input clamping current
output clamping current[2]
storage temperature
+6
V
128
-
mA
mA
mA
C
IIK
VI < 0 V
50
IOK
50
+50
+150
Tstg
65
[1] The input and input/output negative voltage ratings may be exceeded if the input and input/output clamp
current ratings are observed.
[2] Low duty cycle pulses, not DC because of heating.
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
12 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
9. Recommended operating conditions
Table 10. Operating conditions
Symbol
Parameter
Conditions
Min
0
Max
5.5
5.4
5.5
5.5
64
Unit
V
VI/O
voltage on an input/output pin An, Bn
[1]
Vref(A)
reference voltage (A)
reference voltage (B)
input voltage on pin EN
pass switch current
ambient temperature
VREFA
VREFB
0
V
[1]
Vref(B)
0
V
VI(EN)
Isw(pass)
Tamb
0
V
-
mA
C
operating in free-air
40
+85
[1] Vref(A) Vref(B) 1 V for best results in level shifting applications.
10. Static characteristics
Table 11. Static characteristics
Tamb = 40 C to +85 C, unless otherwise specified.
Symbol Parameter
Conditions
Min
Typ[1]
Max
Unit
V
VIK
input clamping voltage
II = 18 mA; VI(EN) = 0 V
VI = 5 V; VI(EN) = 0 V
VI = 3 V or 0 V
-
-
-
-
-
1.2
IIH
HIGH-level input current
-
5
-
A
pF
pF
Ci(EN)
Cio(off)
input capacitance on pin EN
off-state input/output capacitance
17
5
An, Bn; VO = 3 V or 0 V;
VI(EN) = 0 V
6
Cio(on)
Ron
on-state input/output capacitance
ON-state resistance[3][4]
An, Bn; VO = 3 V or 0 V;
VI(EN) = 3 V
-
11.5
2.7
13[2]
5.0
pF
[5]
An, Bn; VI = 0 V; IO = 64 mA;
VI(EN) = 4.5 V
1
-
VI = 2.4 V; IO = 15 mA;
VI(EN) = 4.5 V
4.8
7.5
[1] All typical values are at Tamb = 25 C.
[2] Not production tested, maximum value based on characterization data of typical parts.
[3] Measured by the voltage drop between the An and Bn terminals at the indicated current through the switch. ON-state resistance is
determined by the lowest voltage of the two terminals.
[4] See curves in Figure 12 for typical temperature and VI(EN) behavior.
[5] Guaranteed by design.
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
13 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
002aaf697
002aaf698
10
8
R
on(typ)
(Ω)
8
R
on(typ)
(Ω)
V
= 1.5 V
2.3 V
3.0 V
4.5 V
6
4
2
0
I(EN)
6
4
2
0
−40
−20
0
20
40
60
80
amb
100
(°C)
−40
−20
0
20
40
60
80
amb
100
(°C)
T
T
a. IO = 64 mA; VI = 0 V
b. IO = 15 mA; VI = 2.4 V; VI(EN) = 4.5 V
002aaf699
002aaf700
80
80
R
on(typ)
R
on(typ)
(Ω)
(Ω)
60
60
40
20
0
40
20
0
−40
−20
0
20
40
60
80
amb
100
(°C)
−40
−20
0
20
40
60
80
amb
100
(°C)
T
T
c. IO = 15 mA; VI = 2.4 V; VI(EN) = 3.0 V
d. IO = 15 mA; VI = 1.7 V; VI(EN) = 2.3 V
Fig 12. Typical ON-state resistance versus ambient temperature
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
14 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
11. Dynamic characteristics
11.1 Open-drain drivers
Table 12. Dynamic characteristics for open-drain drivers
amb = 40 C to +85 C; VI(EN) = Vref(B); Rbias(ext) = 200 k; CVREFB = 0.1 F; unless otherwise
T
specified.
Symbol Parameter
Refer to Figure 15
Conditions
Min
Typ
Max
Unit
[1]
tPLH
LOW to HIGH
propagation delay
from (input) Bn
to (output) An
Ron (CL + Cio(on)
)
)
ns
ns
tPHL
HIGH to LOW
propagation delay
from (input) Bn
to (output) An
Ron (CL + Cio(on)
[1] See graphs based on Ron typical and Cio(on) + CL = 50 pF.
5.5 V
002aaf348
1 V/div
200 kΩ
6.6 V
0.1 μF
EN VREFB
DUT
500 Ω
1.5 V swing
SIGNAL
Bn
An
50 pF
GENERATOR
GND
GND
450 Ω
VREFA
1.5 V
40 ns/div
002aaf347
Fig 13. AC test setup
Fig 14. Example of typical AC waveform
V
V
V
V
IH
V
TT
input
V
V
V
M
M
M
M
IL
R
L
S1
S2 (open)
OH
OL
from output under test
output
V
C
L
002aab846
002aab845
a. Load circuit
b. Timing diagram; high-impedance scope probe
used
S2 = translating down, and same voltage.
CL includes probe and jig capacitance.
All input pulses are supplied by generators having the following characteristics: PRR 10 MHz; Zo = 50 ; tr 2 ns; tf 2 ns.
The outputs are measured one at a time, with one transition per measurement.
Fig 15. Load circuit for outputs
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
15 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
12. Performance curves
tPLH up-translation is typically dominated by the RC time constant, i.e.,
CL(tot) RPU = 50 pF 197 = 9.85 ns, but the Ron CL(tot) = 50 pF 5 = 0.250 ns.
tPHL is typically dominated by the external pull-down driver + Ron, which is typically small
compared to the tPLH in an up-translation case.
Enable/disable times are dominated by the RC time constant on the EN pin since the
transistor turn off is on the order of ns, but the enable RC is on the order of ms.
Fall time is dominated by the external pull-down driver with only a slight Ron addition.
Rise time is dominated by the RPU CL.
Skew time within the part is virtually non-existent, dominated by the difference in bond
wire lengths, which is typically small compared to the board-level routing differences.
Maximum data rate is dominated by the system capacitance and pull-up resistors.
002aaf701
002aaf702
0.6
3
2
1
0
t
t
PD
(ns)
(1)
(2)
(1)
(2)
PD
(ns)
(3)
0.4
(4)
(5)
0.2
0
0
20
40
60
80
100
0
20
40
60
80
100
C (pF)
C (pF)
(1) VI(EN) = 1.5 V; IO = 64 mA; VI = 0 V.
(1)
V
I(EN) = 3.0 V; IO = 15 mA; VI = 2.4 V.
(2) VI(EN) = 4.5 V; IO = 15 mA; VI = 2.4 V.
(3) VI(EN) = 2.3 V; IO = 64 mA; VI = 0 V.
(2) VI(EN) = 2.3 V; IO = 15 mA; VI = 1.7 V.
(4)
VI(EN) = 3.0 V; IO = 64 mA; VI = 0 V.
(5) VI(EN) = 4.5 V; IO = 64 mA; VI = 0 V.
Fig 16. Typical capacitance versus propagation delay
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
16 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
13. Package outline
'+94)1ꢈꢉꢊꢁSODVWLFꢁGXDOꢁLQꢇOLQHꢁFRPSDWLEOHꢁWKHUPDOꢁHQKDQFHGꢁYHU\ꢁWKLQꢁTXDGꢁIODWꢁSDFNDJHꢋꢁQRꢁOHDGVꢋꢁ
ꢈꢉꢁWHUPLQDOVꢋꢁERG\ꢁꢈꢌꢍꢁ[ꢁꢆꢌꢍꢁ[ꢁꢉꢌꢎꢍꢁPPꢁ
627ꢄꢅꢆꢇꢀꢁ
%ꢀ $ꢀ
'ꢀ
$ꢀ
$
ꢁꢀ
(ꢀ
Fꢀ
GHWDLOꢀ;ꢀ
WHUPLQDOꢀꢁꢀ
LQGH[ꢀDUHDꢀ
&ꢀ
WHUPLQDOꢀꢁꢀ
LQGH[ꢀDUHDꢀ
H
ꢁꢀ
\ꢀ
\
Hꢀ
Eꢀ
Yꢀ 0ꢀ
Zꢀ 0ꢀ
&ꢀ $ꢀ %ꢀ
&ꢀ
&ꢀ
ꢁꢀ
ꢈꢁ
ꢏꢁ
/ꢀ
ꢀꢁ
ꢀꢉꢁ
(
Hꢀ
Kꢀ
ꢈꢉꢁ
ꢀꢀꢁ
ꢀꢏꢁ
ꢀꢈꢁ
'
Kꢀ
;ꢀ
ꢂꢀ
ꢅꢃꢄꢀ
ꢄꢀPPꢀ
VFDOHꢀ
',0(16,216ꢁꢂPPꢁDUHꢁWKHꢁRULJLQDOꢁGLPHQVLRQVꢃꢁ
ꢂꢀꢃ
$
ꢁ
ꢂꢀꢃꢁ
ꢂꢀꢃꢁ
81,7ꢁ
$
Eꢁ
Fꢁ
(
Hꢁ
ꢂꢃꢄꢀ
H
/ꢁ
Yꢁ
Zꢁ
\ꢁ
ꢂꢃꢂꢄꢀ ꢂꢃꢁꢀ
'ꢁ
'
(ꢁ
\
ꢀꢁ
Kꢁ
ꢀꢁ
Kꢁ
ꢀꢁ
PD[ꢌꢁ
ꢂꢃꢂꢄꢀ ꢂꢃꢈꢂꢀ
ꢂꢃꢂꢂꢀ ꢂꢃꢁꢉꢀ
ꢆꢃꢇꢀ ꢈꢃꢁꢄꢀ ꢅꢃꢇꢀ ꢁꢃꢁꢄꢀ
ꢆꢃꢆꢀ ꢅꢃꢉꢄꢀ ꢅꢃꢆꢀ ꢂꢃꢉꢄꢀ
ꢂꢃꢄꢀ
ꢂꢃꢈꢀ
PPꢀ
ꢁꢀ
ꢂꢃꢅꢀ
ꢈꢃꢄꢀ
ꢂꢃꢁꢀ ꢂꢃꢂꢄꢀ
1RWHꢁ
ꢁꢃꢀ3ODVWLFꢀRUꢀPHWDOꢀSURWUXVLRQVꢀRIꢀꢂꢃꢂꢊꢄꢀPPꢀPD[LPXPꢀSHUꢀVLGHꢀDUHꢀQRWꢀLQFOXGHGꢃꢀꢀ
ꢁ5()(5(1&(6ꢁ
287/,1(ꢁ
9(56,21ꢁ
(8523($1ꢁ
352-(&7,21ꢁ
,668(ꢁ'$7(ꢁ
ꢁ,(&ꢁ
ꢁ-('(&ꢁ
02ꢋꢅꢆꢁꢀ
ꢁ-(,7$ꢁ
ꢂꢅꢋꢁꢂꢋꢁꢊꢀ
ꢂꢈꢋꢂꢁꢋꢅꢊꢀ
ꢀ
ꢀ627ꢊꢇꢆꢋꢁꢀ
ꢋꢀꢋꢀꢋꢀ
ꢋꢀꢋꢀꢋꢀ
Fig 17. Package outline SOT764-1 (DHVQFN20)
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
17 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
76623ꢈꢉꢊꢁSODVWLFꢁWKLQꢁVKULQNꢁVPDOOꢁRXWOLQHꢁSDFNDJHꢋꢁꢈꢉꢁOHDGVꢋꢁERG\ꢁZLGWKꢁꢆꢌꢆꢁPPꢁ
627ꢐꢅꢉꢇꢀꢁ
'ꢀ
(ꢀ
$ꢀ
;ꢀ
Fꢀ
+ꢀ
(ꢀ
Yꢀ 0ꢀ
$ꢀ
\ꢀ
=ꢀ
ꢅꢂꢀ
ꢁꢁꢀ
4ꢀ
$ꢀ
ꢅꢀ
ꢍ$ꢀꢀꢎꢀ
ꢈꢀ
$ꢀ
$ꢀ
ꢁꢀ
SLQꢀꢁꢀLQGH[ꢀ
șꢀ
/ꢀ
Sꢀ
/ꢀ
ꢁꢀ
ꢁꢂꢀ
GHWDLOꢀ;ꢀ
Zꢀ 0ꢀ
Eꢀ
Sꢀ
Hꢀ
ꢂꢀ
ꢅꢃꢄꢀ
ꢄꢀPPꢀ
VFDOHꢀ
',0(16,216ꢁꢂPPꢁDUHꢁWKHꢁRULJLQDOꢁGLPHQVLRQVꢃꢁ
$ꢁ
ꢂꢀꢃꢁ
ꢂꢈꢃꢁ
ꢂꢀꢃꢁ
81,7ꢁ
PPꢀ
$ꢁ
ꢀꢁ
$ꢁ
ꢈꢁ
$ꢁ
ꢐꢁ
Eꢁ
Sꢁ
Fꢁ
'ꢁ
(ꢁ
Hꢁ
+ꢁ
/ꢁ
/ꢁ
Sꢁ
4ꢁ
Yꢁ
Zꢁ
\ꢁ
ꢂꢃꢁꢀ
=ꢁ
șꢀ
(ꢁ
PD[ꢌꢁ
Rꢀ
ꢂꢃꢁꢄꢀ ꢂꢃꢌꢄꢀ
ꢂꢃꢂꢄꢀ ꢂꢃꢉꢂꢀ
ꢂꢃꢈꢂꢀ
ꢂꢃꢁꢌꢀ
ꢂꢃꢅꢀ
ꢂꢃꢁꢀ
ꢇꢃꢇꢀ
ꢇꢃꢆꢀ
ꢆꢃꢄꢀ
ꢆꢃꢈꢀ
ꢇꢃꢇꢀ
ꢇꢃꢅꢀ
ꢂꢃꢊꢄꢀ
ꢂꢃꢄꢂꢀ
ꢂꢃꢆꢀ
ꢂꢃꢈꢀ
ꢂꢃꢄꢀ
ꢂꢃꢅꢀ
ꢉꢀ
ꢁꢃꢁꢀ
ꢂꢃꢇꢄꢀ
ꢁꢀ
ꢂꢃꢅꢀ ꢂꢃꢁꢈꢀ
ꢂꢃꢅꢄꢀ
Rꢀ
ꢂꢀ
1RWHVꢁ
ꢁꢃꢀ3ODVWLFꢀRUꢀPHWDOꢀSURWUXVLRQVꢀRIꢀꢂꢃꢁꢄꢀPPꢀPD[LPXPꢀSHUꢀVLGHꢀDUHꢀQRWꢀLQFOXGHGꢃꢀ
ꢅꢃꢀ3ODVWLFꢀLQWHUOHDGꢀSURWUXVLRQVꢀRIꢀꢂꢃꢅꢄꢀPPꢀPD[LPXPꢀSHUꢀVLGHꢀDUHꢀQRWꢀLQFOXGHGꢃꢀ
ꢁ5()(5(1&(6ꢁ
ꢁ-('(&ꢁ ꢁ-(,7$ꢁ
ꢀ02ꢋꢁꢄꢈꢀ
287/,1(ꢁ
9(56,21ꢁ
(8523($1ꢁ
352-(&7,21ꢁ
,668(ꢁ'$7(ꢁ
ꢁ,(&ꢁ
ꢌꢌꢋꢁꢅꢋꢅꢊꢀ
ꢂꢈꢋꢂꢅꢋꢁꢌꢀ
ꢀ627ꢈꢇꢂꢋꢁꢀ
Fig 18. Package outline SOT360-1 (TSSOP20)
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
18 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
'+94)1ꢈꢆꢊꢁSODVWLFꢁGXDOꢁLQꢇOLQHꢁFRPSDWLEOHꢁWKHUPDOꢁHQKDQFHGꢁYHU\ꢁWKLQꢁTXDGꢁIODWꢁSDFNDJHꢋꢁ
QRꢁOHDGVꢋꢁꢈꢆꢁWHUPLQDOVꢋꢁERG\ꢁꢐꢌꢍꢁ[ꢁꢍꢌꢍꢁ[ꢁꢉꢌꢎꢍꢁPPꢁ
627ꢎꢀꢍꢇꢀꢁ
'ꢀ
%ꢀ
$ꢀ
$ꢀ
$
(ꢀ
ꢁꢀ
Fꢀ
GHWDLOꢀ;ꢀ
WHUPLQDOꢀꢁꢀ
LQGH[ꢀDUHDꢀ
&ꢀ
H
ꢁꢀ
WHUPLQDOꢀꢁꢀ
LQGH[ꢀDUHDꢀ
\
\ꢀ
Yꢀ 0ꢀ
Zꢀ 0ꢀ
&ꢀ $ꢀ %ꢀ
&ꢀ
&ꢀ
ꢁꢀ
Hꢀ
Eꢀ
ꢈꢁ
ꢀꢀꢁ
/ꢀ
ꢀꢈꢁ
ꢀꢐꢁ
ꢀꢁ
H
(
ꢅꢀ
Kꢀ
ꢈꢆꢁ
ꢈꢐꢁ
ꢀꢆꢁ
;ꢀ
'
Kꢀ
ꢂꢀ
ꢅꢃꢄꢀ
ꢄꢀPPꢀ
VFDOHꢀ
',0(16,216ꢁꢂPPꢁDUHꢁWKHꢁRULJLQDOꢁGLPHQVLRQVꢃꢁ
ꢂꢀꢃ
$
ꢁ
ꢂꢀꢃꢁ
ꢂꢀꢃꢁ
81,7ꢁ
$
Eꢁ
Fꢁ
'
'
(
(
Kꢁ
Hꢁ
ꢂꢃꢄꢀ
H
H
/ꢁ
Yꢁ
Zꢁ
\ꢁ
\
ꢀꢁ
ꢀꢁ
ꢈꢁ
ꢀꢁ
Kꢁ
PD[ꢌꢁ
ꢂꢃꢂꢄꢀ ꢂꢃꢈꢂꢀ
ꢂꢃꢂꢂꢀ ꢂꢃꢁꢉꢀ
ꢄꢃꢇꢀ ꢆꢃꢅꢄꢀ ꢈꢃꢇꢀ ꢅꢃꢅꢄꢀ
ꢄꢃꢆꢀ ꢈꢃꢌꢄꢀ ꢈꢃꢆꢀ ꢁꢃꢌꢄꢀ
ꢂꢃꢄꢀ
ꢂꢃꢈꢀ
PPꢀ
ꢁꢀ
ꢂꢃꢅꢀ
ꢆꢃꢄꢀ
ꢁꢃꢄꢀ
ꢂꢃꢁꢀ ꢂꢃꢂꢄꢀ ꢂꢃꢂꢄꢀ ꢂꢃꢁꢀ
1RWHꢁ
ꢁꢃꢀ3ODVWLFꢀRUꢀPHWDOꢀSURWUXVLRQVꢀRIꢀꢂꢃꢂꢊꢄꢀPPꢀPD[LPXPꢀSHUꢀVLGHꢀDUHꢀQRWꢀLQFOXGHGꢃꢀꢀ
ꢁ5()(5(1&(6ꢁ
287/,1(ꢁ
9(56,21ꢁ
(8523($1ꢁ
352-(&7,21ꢁ
,668(ꢁ'$7(ꢁ
ꢁ,(&ꢁ
ꢁ-('(&ꢁ
ꢋꢀꢋꢀꢋꢀ
ꢁ-(,7$ꢁ
ꢂꢈꢋꢂꢆꢋꢅꢌꢀ
ꢀ627ꢉꢁꢄꢋꢁꢀ
ꢋꢀꢋꢀꢋꢀ
ꢋꢀꢋꢀꢋꢀ
Fig 19. Package outline SOT815-1 (DHVQFN24)
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
19 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
+94)1ꢈꢆꢊꢁSODVWLFꢁWKHUPDOꢁHQKDQFHGꢁYHU\ꢁWKLQꢁTXDGꢁIODWꢁSDFNDJHꢋꢁQRꢁOHDGVꢋꢁ
ꢈꢆꢁWHUPLQDOVꢋꢁERG\ꢁꢆꢁ[ꢁꢆꢁ[ꢁꢉꢌꢎꢍꢁPPꢁ
627ꢅꢀꢅꢇꢀꢁ
%ꢀ $ꢀ
'ꢀ
WHUPLQDOꢀꢁꢀ
LQGH[ꢀDUHDꢀ
$ꢀ
$
ꢁꢀ
(ꢀ
Fꢀ
GHWDLOꢀ;ꢀ
H
ꢁꢀ
&ꢀ
ꢁꢏꢅꢀHꢀ
Eꢀ
\
\ꢀ
&ꢀ
ꢁꢀ
Hꢀ
Yꢀ 0ꢀ
Zꢀ 0ꢀ
&ꢀ $ꢀ %ꢀ
&ꢀ
ꢄꢁ
ꢀꢈꢁ
/ꢀ
ꢀꢐꢁ
Hꢀ
ꢅꢁ
ꢀꢁ
H
ꢅꢀ
(
Kꢀ
ꢁꢏꢅꢀHꢀ
ꢀꢎꢁ
WHUPLQDOꢀꢁꢀ
LQGH[ꢀDUHDꢀ
ꢈꢆꢁ
ꢀꢏꢁ
;ꢀ
'
Kꢀ
ꢂꢀ
ꢅꢃꢄꢀ
ꢄꢀPPꢀ
VFDOHꢀ
',0(16,216ꢁꢂPPꢁDUHꢁWKHꢁRULJLQDOꢁGLPHQVLRQVꢃꢁ
ꢂꢀꢃꢁ
PD[ꢌꢁ
$
ꢂꢀꢃꢁ
ꢂꢀꢃꢁ
81,7ꢁ
PPꢀ
$
Eꢁ
Fꢁ
(
Kꢁ
Hꢁ
ꢂꢃꢄꢀ
H
H
\ꢁ
'ꢁ
'
(ꢁ
/ꢁ
Yꢁ
Zꢁ
\
ꢀꢁ
ꢀꢁ
ꢀꢁ
ꢈꢁ
Kꢁ
ꢂꢃꢂꢄꢀ ꢂꢃꢈꢂꢀ
ꢂꢃꢂꢂꢀ ꢂꢃꢁꢉꢀ
ꢆꢃꢁꢀ ꢅꢃꢅꢄꢀ ꢆꢃꢁꢀ ꢅꢃꢅꢄꢀ
ꢈꢃꢌꢀ ꢁꢃꢌꢄꢀ ꢈꢃꢌꢀ ꢁꢃꢌꢄꢀ
ꢂꢃꢄꢀ
ꢂꢃꢈꢀ
ꢂꢃꢂꢄꢀ ꢂꢃꢁꢀ
ꢁꢀ
ꢂꢃꢅꢀ
ꢅꢃꢄꢀ
ꢅꢃꢄꢀ
ꢂꢃꢁꢀ ꢂꢃꢂꢄꢀ
1RWHꢁ
ꢁꢃꢀ3ODVWLFꢀRUꢀPHWDOꢀSURWUXVLRQVꢀRIꢀꢂꢃꢂꢊꢄꢀPPꢀPD[LPXPꢀSHUꢀVLGHꢀDUHꢀQRWꢀLQFOXGHGꢃꢀꢀ
ꢁ5()(5(1&(6ꢁ
287/,1(ꢁ
9(56,21ꢁ
(8523($1ꢁ
352-(&7,21ꢁ
,668(ꢁ'$7(ꢁ
ꢁ,(&ꢁ
ꢁ-('(&ꢁ
02ꢋꢅꢅꢂꢀ
ꢁ-(,7$ꢁ
ꢂꢁꢋꢂꢉꢋꢂꢉꢀ
ꢂꢅꢋꢁꢂꢋꢅꢅꢀ
ꢀ
ꢀ627ꢇꢁꢇꢋꢁꢀ
ꢋꢀꢋꢀꢋꢀ
ꢋꢀꢋꢀꢋꢀ
Fig 20. Package outline SOT616-1 (HVQFN24)
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
20 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
76623ꢈꢆꢊꢁSODVWLFꢁWKLQꢁVKULQNꢁVPDOOꢁRXWOLQHꢁSDFNDJHꢋꢁꢈꢆꢁOHDGVꢋꢁERG\ꢁZLGWKꢁꢆꢌꢆꢁPPꢁ
627ꢐꢍꢍꢇꢀꢁ
'ꢀ
(ꢀ
$ꢀ
;ꢀ
Fꢀ
+ꢀ
(ꢀ
Yꢀ 0ꢀ
$ꢀ
\ꢀ
=ꢀ
ꢅꢆꢀ
ꢁꢈꢀ
4ꢀ
$ꢀ
ꢅꢀ
ꢍ$ꢀꢀꢎꢀ
ꢈꢀ
$ꢀ
$ꢀ
ꢁꢀ
SLQꢀꢁꢀLQGH[ꢀ
șꢀ
/ꢀ
Sꢀ
/ꢀ
ꢁꢀ
ꢁꢅꢀ
GHWDLOꢀ;ꢀ
Zꢀ 0ꢀ
Eꢀ
Sꢀ
Hꢀ
ꢂꢀ
ꢅꢃꢄꢀ
ꢄꢀPPꢀ
VFDOHꢀ
',0(16,216ꢁꢂPPꢁDUHꢁWKHꢁRULJLQDOꢁGLPHQVLRQVꢃꢁꢁ
$ꢁ
ꢂꢀꢃꢁ
ꢂꢈꢃꢁ
ꢂꢀꢃꢁ
81,7ꢁ
PPꢀ
$ꢁ
ꢀꢁ
$ꢁ
ꢈꢁ
$ꢁ
ꢐꢁ
Eꢁ
Sꢁ
Fꢁ
'ꢁ
(ꢁ
Hꢁ
+ꢁ
/ꢁ
/ꢁ
Sꢁ
4ꢁ
Yꢁ
Zꢁ
\ꢁ
=ꢁ
șꢀ
(ꢁ
PD[ꢌꢁ
Rꢀ
ꢂꢃꢁꢄꢀ ꢂꢃꢌꢄꢀ
ꢂꢃꢂꢄꢀ ꢂꢃꢉꢂꢀ
ꢂꢃꢈꢂꢀ
ꢂꢃꢁꢌꢀ
ꢂꢃꢅꢀ
ꢂꢃꢁꢀ
ꢊꢃꢌꢀ
ꢊꢃꢊꢀ
ꢆꢃꢄꢀ
ꢆꢃꢈꢀ
ꢇꢃꢇꢀ
ꢇꢃꢅꢀ
ꢂꢃꢊꢄꢀ
ꢂꢃꢄꢂꢀ
ꢂꢃꢆꢀ
ꢂꢃꢈꢀ
ꢂꢃꢄꢀ
ꢂꢃꢅꢀ
ꢉꢀ
ꢁꢃꢁꢀ
ꢂꢃꢇꢄꢀ
ꢁꢀ
ꢂꢃꢅꢀ ꢂꢃꢁꢈꢀ
ꢂꢃꢁꢀ
ꢂꢃꢅꢄꢀ
Rꢀ
ꢂꢀ
1RWHVꢁ
ꢁꢃꢀ3ODVWLFꢀRUꢀPHWDOꢀSURWUXVLRQVꢀRIꢀꢂꢃꢁꢄꢀPPꢀPD[LPXPꢀSHUꢀVLGHꢀDUHꢀQRWꢀLQFOXGHGꢃꢀ
ꢅꢃꢀ3ODVWLFꢀLQWHUOHDGꢀSURWUXVLRQVꢀRIꢀꢂꢃꢅꢄꢀPPꢀPD[LPXPꢀSHUꢀVLGHꢀDUHꢀQRWꢀLQFOXGHGꢃꢀ
ꢁ5()(5(1&(6ꢁ
ꢁ-('(&ꢁ ꢁ-(,7$ꢁ
ꢀ02ꢋꢁꢄꢈꢀ
287/,1(ꢁ
9(56,21ꢁ
(8523($1ꢁ
352-(&7,21ꢁ
,668(ꢁ'$7(ꢁ
ꢁ,(&ꢁ
ꢌꢌꢋꢁꢅꢋꢅꢊꢀ
ꢂꢈꢋꢂꢅꢋꢁꢌꢀ
ꢀ627ꢈꢄꢄꢋꢁꢀ
Fig 21. Package outline SOT355-1 (TSSOP24)
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
21 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
14. Soldering of SMD packages
This text provides a very brief insight into a complex technology. A more in-depth account
of soldering ICs can be found in Application Note AN10365 “Surface mount reflow
soldering description”.
14.1 Introduction to soldering
Soldering is one of the most common methods through which packages are attached to
Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both
the mechanical and the electrical connection. There is no single soldering method that is
ideal for all IC packages. Wave soldering is often preferred when through-hole and
Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not
suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high
densities that come with increased miniaturization.
14.2 Wave and reflow soldering
Wave soldering is a joining technology in which the joints are made by solder coming from
a standing wave of liquid solder. The wave soldering process is suitable for the following:
• Through-hole components
• Leaded or leadless SMDs, which are glued to the surface of the printed circuit board
Not all SMDs can be wave soldered. Packages with solder balls, and some leadless
packages which have solder lands underneath the body, cannot be wave soldered. Also,
leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered,
due to an increased probability of bridging.
The reflow soldering process involves applying solder paste to a board, followed by
component placement and exposure to a temperature profile. Leaded packages,
packages with solder balls, and leadless packages are all reflow solderable.
Key characteristics in both wave and reflow soldering are:
• Board specifications, including the board finish, solder masks and vias
• Package footprints, including solder thieves and orientation
• The moisture sensitivity level of the packages
• Package placement
• Inspection and repair
• Lead-free soldering versus SnPb soldering
14.3 Wave soldering
Key characteristics in wave soldering are:
• Process issues, such as application of adhesive and flux, clinching of leads, board
transport, the solder wave parameters, and the time during which components are
exposed to the wave
• Solder bath specifications, including temperature and impurities
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
22 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
14.4 Reflow soldering
Key characteristics in reflow soldering are:
• Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to
higher minimum peak temperatures (see Figure 22) than a SnPb process, thus
reducing the process window
• Solder paste printing issues including smearing, release, and adjusting the process
window for a mix of large and small components on one board
• Reflow temperature profile; this profile includes preheat, reflow (in which the board is
heated to the peak temperature) and cooling down. It is imperative that the peak
temperature is high enough for the solder to make reliable solder joints (a solder paste
characteristic). In addition, the peak temperature must be low enough that the
packages and/or boards are not damaged. The peak temperature of the package
depends on package thickness and volume and is classified in accordance with
Table 13 and 14
Table 13. SnPb eutectic process (from J-STD-020D)
Package thickness (mm) Package reflow temperature (C)
Volume (mm3)
< 350
235
350
220
< 2.5
2.5
220
220
Table 14. Lead-free process (from J-STD-020D)
Package thickness (mm) Package reflow temperature (C)
Volume (mm3)
< 350
260
350 to 2000
> 2000
260
< 1.6
260
250
245
1.6 to 2.5
> 2.5
260
245
250
245
Moisture sensitivity precautions, as indicated on the packing, must be respected at all
times.
Studies have shown that small packages reach higher temperatures during reflow
soldering, see Figure 22.
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
23 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
maximum peak temperature
= MSL limit, damage level
temperature
minimum peak temperature
= minimum soldering temperature
peak
temperature
time
001aac844
MSL: Moisture Sensitivity Level
Fig 22. Temperature profiles for large and small components
For further information on temperature profiles, refer to Application Note AN10365
“Surface mount reflow soldering description”.
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
24 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
15. Soldering: PCB footprints
)RRWSULQWꢁLQIRUPDWLRQꢁIRUꢁUHIORZꢁVROGHULQJꢁRIꢁ'+94)1ꢈꢉꢁSDFNDJH
627ꢄꢅꢆꢇꢀ
ꢄꢃꢊꢄꢂ
ꢆꢃꢉꢂꢂ
ꢂꢃꢅꢌꢂ
ꢂꢃꢄꢂꢂꢀ
ꢂꢃꢇꢄꢂꢀ
ꢂꢃꢂꢅꢄꢀ
ꢂꢃꢂꢅꢄ
ꢂꢃꢁꢂꢄ
ꢈꢃꢊꢄꢂ
ꢅꢃꢉꢂꢂ
ꢂꢃꢆꢂꢂ ꢂꢃꢌꢂꢂ
ꢁꢃꢊꢂꢂ
ꢈꢃꢊꢂꢂ
ꢁꢃꢊꢂꢂ
ꢅꢃꢌꢂꢂ
ꢈꢃꢄꢂꢂ
ꢄꢃꢄꢂꢂ
5HIHUꢀWRꢀWKHꢀSDFNDJHꢀRXWOLQHꢀGUDZLQJꢀIRUꢀDFWXDOꢀOD\RXW
VROGHUꢀODQG
VROGHUꢀSDVWHꢀGHSRVLW
VROGHUꢀODQGꢀSOXVꢀVROGHUꢀSDVWH
RFFXSLHGꢀDUHD
Fig 23. PCB footprint for SOT764-1 (DHVQFN20); reflow soldering
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
25 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
)RRWSULQWꢁLQIRUPDWLRQꢁIRUꢁUHIORZꢁVROGHULQJꢁRIꢁ76623ꢈꢉꢁSDFNDJH
627ꢐꢅꢉꢇꢀ
+[
*[
3ꢅ
ꢍꢂꢃꢁꢅꢄꢎ
ꢍꢂꢃꢁꢅꢄꢎ
+\ *\
%\ $\
&
'ꢅꢀꢍꢆ[ꢎ
'ꢁ
3ꢁ
*HQHULFꢀIRRWSULQWꢀSDWWHUQꢀ
5HIHUꢀWRꢀWKHꢀSDFNDJHꢀRXWOLQHꢀGUDZLQJꢀIRUꢀDFWXDOꢀOD\RXW
VROGHUꢀODQG
RFFXSLHGꢀDUHD
',0(16,216ꢀLQꢀPP
3ꢁ 3ꢅ $\
%\
&
'ꢁ
'ꢅ
*[
*\
+[
+\
ꢂꢃꢇꢄꢂ ꢂꢃꢊꢄꢂ ꢊꢃꢅꢂꢂ ꢆꢃꢄꢂꢂ ꢁꢃꢈꢄꢂ ꢂꢃꢆꢂꢂ ꢂꢃꢇꢂꢂ ꢇꢃꢌꢂꢂ ꢄꢃꢈꢂꢂ ꢊꢃꢈꢂꢂ ꢊꢃꢆꢄꢂ
VRWꢀꢁꢂꢃꢄBIU
Fig 24. PCB footprint for SOT360-1 (TSSOP20); reflow soldering
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
26 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
)RRWSULQWꢁLQIRUPDWLRQꢁIRUꢁUHIORZꢁVROGHULQJꢁRIꢁ'+94)1ꢈꢆꢁSDFNDJH
627ꢎꢀꢍꢇꢀ
ꢇꢃꢊꢄꢂ
ꢄꢃꢉꢂꢂ
ꢂꢃꢅꢌꢂ
ꢂꢃꢄꢂꢂ
ꢂꢃꢇꢂꢂ
ꢂꢃꢂꢅꢄ
ꢂꢃꢂꢅꢄ
ꢂꢃꢁꢂꢄ
ꢂꢃꢆꢄꢂ
ꢆꢃꢊꢄꢂ ꢆꢃꢄꢂꢂ ꢅꢃꢊꢂꢂ ꢅꢃꢂꢄꢂ
ꢁꢃꢅꢂꢂ ꢁꢃꢄꢂꢂ ꢅꢃꢂꢂꢂ
ꢅꢃꢆꢂꢂ
ꢆꢃꢂꢂꢂ
ꢆꢃꢊꢂꢂ
ꢇꢃꢄꢂꢂ
5HIHUꢀWRꢀWKHꢀSDFNDJHꢀRXWOLQHꢀGUDZLQJꢀIRUꢀDFWXDOꢀOD\RXW
VROGHUꢀODQG
VROGHUꢀSDVWHꢀGHSRVLW
VROGHUꢀODQGꢀSOXVꢀVROGHUꢀSDVWH
RFFXSLHGꢀDUHD
VRWꢅꢄꢆꢃꢄBIU
Fig 25. PCB footprint for SOT815-1 (DHVQFN24); reflow soldering
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
27 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
)RRWSULQWꢁLQIRUPDWLRQꢁIRUꢁUHIORZꢁVROGHULQJꢁRIꢁ+94)1ꢈꢆꢁSDFNDJH
627ꢅꢀꢅꢇꢀ
+[
*[
'
3
ꢂꢃꢂꢅꢄ
ꢂꢃꢂꢅꢄ
&
ꢍꢂꢃꢁꢂꢄꢎ
63[
63\
Q63[
+\ *\
6/\ %\
$\
Q63\
63[ꢀWRW
6/[
%[
$[
*HQHULFꢀIRRWSULQWꢀSDWWHUQꢀ
5HIHUꢀWRꢀWKHꢀSDFNDJHꢀRXWOLQHꢀGUDZLQJꢀIRUꢀDFWXDOꢀOD\RXW
VROGHUꢀODQG
VROGHUꢀSDVWHꢀGHSRVLW
VROGHUꢀODQGꢀSOXVꢀVROGHUꢀSDVWH
RFFXSLHGꢀDUHD
Q63[ Q63\
ꢅ
ꢅ
'LPHQVLRQVꢀLQꢀPP
$[
3
$\
%[
%\
&
'
6/[
6/\
63[ꢀWRW 63\ꢀWRW
ꢁꢃꢅꢂꢂ ꢁꢃꢅꢂꢂ
63[
63\
*[
*\
+[
+\
ꢂꢃꢄꢂꢂ ꢄꢃꢂꢂꢂ ꢄꢃꢂꢂꢂ ꢈꢃꢅꢂꢂ ꢈꢃꢅꢂꢂ ꢂꢃꢌꢂꢂ ꢂꢃꢅꢆꢂ ꢅꢃꢁꢂꢂ ꢅꢃꢁꢂꢂ
ꢂꢃꢆꢄꢂ ꢂꢃꢆꢄꢂ ꢆꢃꢈꢂꢂ ꢆꢃꢈꢂꢂ ꢄꢃꢅꢄꢂ ꢄꢃꢅꢄꢂ
ꢂꢊꢋꢂꢄꢋꢂꢊꢀ
,VVXHꢀGDWH
VRWꢁꢄꢁꢃꢄBIU
ꢂꢌꢋꢂꢇꢋꢁꢄ
Fig 26. PCB footprint for SOT616-1 (HVQFN24); reflow soldering
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
28 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
)RRWSULQWꢁLQIRUPDWLRQꢁIRUꢁUHIORZꢁVROGHULQJꢁRIꢁ76623ꢈꢆꢁSDFNDJH
627ꢐꢍꢍꢇꢀ
+[
*[
3ꢅ
ꢍꢂꢃꢁꢅꢄꢎ
ꢍꢂꢃꢁꢅꢄꢎ
+\ *\
%\ $\
&
'ꢅꢀꢍꢆ[ꢎ
'ꢁ
3ꢁ
*HQHULFꢀIRRWSULQWꢀSDWWHUQꢀ
5HIHUꢀWRꢀWKHꢀSDFNDJHꢀRXWOLQHꢀGUDZLQJꢀIRUꢀDFWXDOꢀOD\RXW
VROGHUꢀODQG
RFFXSLHGꢀDUHD
',0(16,216ꢀLQꢀPP
3ꢁ 3ꢅ $\
%\
&
'ꢁ
'ꢅ
*[
*\
+[
+\
ꢂꢃꢇꢄꢂ ꢂꢃꢊꢄꢂ ꢊꢃꢅꢂꢂ ꢆꢃꢄꢂꢂ ꢁꢃꢈꢄꢂ ꢂꢃꢆꢂꢂ ꢂꢃꢇꢂꢂ ꢉꢃꢅꢂꢂ ꢄꢃꢈꢂꢂ ꢉꢃꢇꢂꢂ ꢊꢃꢆꢄꢂ
VRWꢀꢆꢆꢃꢄBIU
Fig 27. PCB footprint for SOT355-1 (TSSOP24); reflow soldering
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
29 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
16. Abbreviations
Table 15. Abbreviations
Acronym
CDM
ESD
Description
Charged Device Model
ElectroStatic Discharge
Gunning Transceiver Logic
Human Body Model
Inter-Integrated Circuit bus
Input/Output
GTL
HBM
I2C-bus
I/O
LVTTL
PRR
Low Voltage Transistor-Transistor Logic
Pulse Repetition Rate
RC
Resistor-Capacitor network
17. Revision history
Table 16. Revision history
Document ID
Release date
20140127
Data sheet status
Change notice
Supersedes
NVT2008_NVT2010 v.3
Modifications:
Product data sheet
-
NVT2008_NVT2010 v.2
• added (new) Section 3.1 “Ordering options”
• deleted (old) Section 7.4 “Sizing pull-up resistor”
• added (new) Section 7.4 “How to size pull-up resistor value”
• added (new) Section 7.5 “How to design for maximum frequency operation”
• added (new) Section 15 “Soldering: PCB footprints”
NVT2008_NVT2010 v.2
NVT2008_NVT2010 v.1
20120903
Product data sheet
-
NVT2008_NVT2010 v.1
20100908
Product data sheet
-
-
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
30 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
18. Legal information
19. Data sheet status
Document status[1][2]
Product status[3]
Development
Definition
Objective [short] data sheet
This document contains data from the objective specification for product development.
This document contains data from the preliminary specification.
This document contains the product specification.
Preliminary [short] data sheet Qualification
Product [short] data sheet Production
[1]
[2]
[3]
Please consult the most recently issued document before initiating or completing a design.
The term ‘short data sheet’ is explained in section “Definitions”.
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
Suitability for use — NXP Semiconductors products are not designed,
19.1 Definitions
authorized or warranted to be suitable for use in life support, life-critical or
safety-critical systems or equipment, nor in applications where failure or
malfunction of an NXP Semiconductors product can reasonably be expected
to result in personal injury, death or severe property or environmental
damage. NXP Semiconductors and its suppliers accept no liability for
inclusion and/or use of NXP Semiconductors products in such equipment or
applications and therefore such inclusion and/or use is at the customer’s own
risk.
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
Customers are responsible for the design and operation of their applications
and products using NXP Semiconductors products, and NXP Semiconductors
accepts no liability for any assistance with applications or customer product
design. It is customer’s sole responsibility to determine whether the NXP
Semiconductors product is suitable and fit for the customer’s applications and
products planned, as well as for the planned application and use of
customer’s third party customer(s). Customers should provide appropriate
design and operating safeguards to minimize the risks associated with their
applications and products.
Product specification — The information and data provided in a Product
data sheet shall define the specification of the product as agreed between
NXP Semiconductors and its customer, unless NXP Semiconductors and
customer have explicitly agreed otherwise in writing. In no event however,
shall an agreement be valid in which the NXP Semiconductors product is
deemed to offer functions and qualities beyond those described in the
Product data sheet.
NXP Semiconductors does not accept any liability related to any default,
damage, costs or problem which is based on any weakness or default in the
customer’s applications or products, or the application or use by customer’s
third party customer(s). Customer is responsible for doing all necessary
testing for the customer’s applications and products using NXP
Semiconductors products in order to avoid a default of the applications and
the products or of the application or use by customer’s third party
customer(s). NXP does not accept any liability in this respect.
19.2 Disclaimers
Limited warranty and liability — Information in this document is believed to
be accurate and reliable. However, NXP Semiconductors does not give any
representations or warranties, expressed or implied, as to the accuracy or
completeness of such information and shall have no liability for the
consequences of use of such information. NXP Semiconductors takes no
responsibility for the content in this document if provided by an information
source outside of NXP Semiconductors.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress ratings only and (proper)
operation of the device at these or any other conditions above those given in
the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanently and irreversibly affect
the quality and reliability of the device.
In no event shall NXP Semiconductors be liable for any indirect, incidental,
punitive, special or consequential damages (including - without limitation - lost
profits, lost savings, business interruption, costs related to the removal or
replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Terms and conditions of commercial sale — NXP Semiconductors
products are sold subject to the general terms and conditions of commercial
sale, as published at http://www.nxp.com/profile/terms, unless otherwise
agreed in a valid written individual agreement. In case an individual
agreement is concluded only the terms and conditions of the respective
agreement shall apply. NXP Semiconductors hereby expressly objects to
applying the customer’s general terms and conditions with regard to the
purchase of NXP Semiconductors products by customer.
Notwithstanding any damages that customer might incur for any reason
whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards
customer for the products described herein shall be limited in accordance
with the Terms and conditions of commercial sale of NXP Semiconductors.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
31 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
No offer to sell or license — Nothing in this document may be interpreted or
construed as an offer to sell products that is open for acceptance or the grant,
conveyance or implication of any license under any copyrights, patents or
other industrial or intellectual property rights.
product for such automotive applications, use and specifications, and (b)
whenever customer uses the product for automotive applications beyond
NXP Semiconductors’ specifications such use shall be solely at customer’s
own risk, and (c) customer fully indemnifies NXP Semiconductors for any
liability, damages or failed product claims resulting from customer design and
use of the product for automotive applications beyond NXP Semiconductors’
standard warranty and NXP Semiconductors’ product specifications.
Export control — This document as well as the item(s) described herein
may be subject to export control regulations. Export might require a prior
authorization from competent authorities.
Translations — A non-English (translated) version of a document is for
reference only. The English version shall prevail in case of any discrepancy
between the translated and English versions.
Non-automotive qualified products — Unless this data sheet expressly
states that this specific NXP Semiconductors product is automotive qualified,
the product is not suitable for automotive use. It is neither qualified nor tested
in accordance with automotive testing or application requirements. NXP
Semiconductors accepts no liability for inclusion and/or use of
19.3 Trademarks
non-automotive qualified products in automotive equipment or applications.
In the event that customer uses the product for design-in and use in
automotive applications to automotive specifications and standards, customer
(a) shall use the product without NXP Semiconductors’ warranty of the
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
20. Contact information
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
NVT2008_NVT2010
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2014. All rights reserved.
Product data sheet
Rev. 3 — 27 January 2014
32 of 33
NVT2008; NVT2010
NXP Semiconductors
Bidirectional voltage-level translator
21. Contents
1
General description. . . . . . . . . . . . . . . . . . . . . . 1
2
Features and benefits . . . . . . . . . . . . . . . . . . . . 1
Ordering information. . . . . . . . . . . . . . . . . . . . . 2
Ordering options. . . . . . . . . . . . . . . . . . . . . . . . 2
Functional diagram . . . . . . . . . . . . . . . . . . . . . . 3
3
3.1
4
5
5.1
5.1.1
5.1.2
Pinning information. . . . . . . . . . . . . . . . . . . . . . 3
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
8-bit in TSSOP20 and DHVQFN20 packages . 3
10-bit in TSSOP24, DHVQFN24 and HVQFN24
packages . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 5
5.2
6
Functional description . . . . . . . . . . . . . . . . . . . 6
6.1
Function table . . . . . . . . . . . . . . . . . . . . . . . . . . 6
7
Application design-in information . . . . . . . . . . 6
Enable and disable. . . . . . . . . . . . . . . . . . . . . . 6
Bidirectional translation . . . . . . . . . . . . . . . . . . 8
Bidirectional level shifting between two different
power domains nominally at the same potential 9
How to size pull-up resistor value. . . . . . . . . . . 9
How to design for maximum frequency
7.1
7.2
7.3
7.4
7.5
operation. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
8
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . 12
Recommended operating conditions. . . . . . . 13
Static characteristics. . . . . . . . . . . . . . . . . . . . 13
Dynamic characteristics . . . . . . . . . . . . . . . . . 15
Open-drain drivers . . . . . . . . . . . . . . . . . . . . . 15
Performance curves . . . . . . . . . . . . . . . . . . . . 16
Package outline . . . . . . . . . . . . . . . . . . . . . . . . 17
9
10
11
11.1
12
13
14
Soldering of SMD packages . . . . . . . . . . . . . . 22
Introduction to soldering . . . . . . . . . . . . . . . . . 22
Wave and reflow soldering . . . . . . . . . . . . . . . 22
Wave soldering. . . . . . . . . . . . . . . . . . . . . . . . 22
Reflow soldering. . . . . . . . . . . . . . . . . . . . . . . 23
14.1
14.2
14.3
14.4
15
16
17
Soldering: PCB footprints. . . . . . . . . . . . . . . . 25
Abbreviations. . . . . . . . . . . . . . . . . . . . . . . . . . 30
Revision history. . . . . . . . . . . . . . . . . . . . . . . . 30
18
19
19.1
19.2
19.3
Legal information. . . . . . . . . . . . . . . . . . . . . . . 31
Data sheet status . . . . . . . . . . . . . . . . . . . . . . 31
Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
Disclaimers. . . . . . . . . . . . . . . . . . . . . . . . . . . 31
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 32
20
21
Contact information. . . . . . . . . . . . . . . . . . . . . 32
Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
© NXP B.V. 2014.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
Date of release: 27 January 2014
Document identifier: NVT2008_NVT2010
相关型号:
NVT210CMT3R2G
IC 2-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO8, 2 X 2 MM, 0.50 MM PITCH, LEAD FREE, WDFN-8, Power Management Circuit
ONSEMI
NVT210DMT3R2G
IC 2-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO8, 2 X 2 MM, 0.50 MM PITCH, LEAD FREE, WDFN-8, Power Management Circuit
ONSEMI
©2020 ICPDF网 联系我们和版权申明