PHD98N03LT/T3 [NXP]
TRANSISTOR 75 A, 25 V, 0.0073 ohm, N-CHANNEL, Si, POWER, MOSFET, TO-252AA, PLASTIC, SC-63, TO-252, DPAK-3, FET General Purpose Power;型号: | PHD98N03LT/T3 |
厂家: | NXP |
描述: | TRANSISTOR 75 A, 25 V, 0.0073 ohm, N-CHANNEL, Si, POWER, MOSFET, TO-252AA, PLASTIC, SC-63, TO-252, DPAK-3, FET General Purpose Power 开关 脉冲 晶体管 |
文件: | 总12页 (文件大小:85K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
PHD98N03LT
N-channel TrenchMOS logic level FET
Rev. 05 — 1 December 2006
Product data sheet
1. Product profile
1.1 General description
Logic level N-channel enhancement mode Field-Effect Transistor (FET) in a plastic
package using TrenchMOS technology.
1.2 Features
I Low on-state resistance
I Fast switching
1.3 Applications
I Computer motherboard high-frequency DC-to-DC converters
1.4 Quick reference data
I VDS ≤ 25 V
I ID ≤ 75 A
I RDSon ≤ 5.9 mΩ
I QGD = 15 nC (typ)
2. Pinning information
Table 1.
Pinning
Description
gate (G)
Pin
1
Simplified outline
Symbol
D
S
mb
[1]
2
drain (D)
3
source (S)
G
mb
mounting base; connected to drain (D)
mbb076
2
1
3
SOT428 (DPAK)
[1] It is not possible to make a connection to pin 2.
PHD98N03LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
3. Ordering information
Table 2.
Ordering information
Type number
Package
Name
Description
Version
PHD98N03LT
DPAK
plastic single-ended surface-mounted package; 3 leads
(one lead cropped)
SOT428
4. Limiting values
Table 3.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol Parameter
Conditions
Min
Max
Unit
VDS
VDGR
VGS
ID
drain-source voltage
25 °C ≤ Tj ≤ 175 °C
-
25
V
drain-gate voltage (DC)
gate-source voltage
drain current
25 °C ≤ Tj ≤ 175 °C; RGS = 20 kΩ
-
25
V
-
±20
75
V
Tmb = 25 °C; VGS = 5 V; see Figure 2 and 3
Tmb = 100 °C; VGS = 5 V; see Figure 2
Tmb = 25 °C; pulsed; tp ≤ 10 µs; see Figure 3
Tmb = 25 °C; see Figure 1
-
A
-
66
A
IDM
Ptot
Tstg
Tj
peak drain current
-
240
111
+175
+175
A
total power dissipation
storage temperature
junction temperature
-
W
°C
°C
−55
−55
Source-drain diode
IS
source current
peak source current
Tmb = 25 °C
-
-
75
A
A
ISM
Tmb = 25 °C; pulsed; tp ≤ 10 µs
240
Avalanche ruggedness
EDS(AL)S non-repetitive drain-source
avalanche energy
unclamped inductive load; ID = 43 A;
tp = 0.27 ms; VDS = 15 V; RGS = 50 Ω; VGS = 5 V;
starting at Tj = 25 °C
-
183
mJ
PHD98N03LT_5
© NXP B.V. 2006. All rights reserved.
Product data sheet
Rev. 05 — 1 December 2006
2 of 12
PHD98N03LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
03aa16
003aab655
120
120
Ider
(%)
Pder
(%)
80
40
0
80
40
0
0
50
100
150
200
Tmb (°C)
0
50
100
150
200
Tmb ( C)
°
Ptot
ID
Pder
=
× 100 %
Ider
=
× 100 %
-----------------------
-------------------
Ptot(25°C)
ID(25°C)
Fig 1. Normalized total power dissipation as a
function of mounting base temperature
Fig 2. Normalized continuous drain current as a
function of mounting base temperature
003aab656
103
Limit RDSon = VDS / ID
ID
(A)
t = 10
p
s
m
102
100
s
m
1 ms
DC
10
10 ms
100 ms
1
1
10
102
VDS (V)
Tmb = 25 °C; IDM is single pulse
Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage
PHD98N03LT_5
© NXP B.V. 2006. All rights reserved.
Product data sheet
Rev. 05 — 1 December 2006
3 of 12
PHD98N03LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
5. Thermal characteristics
Table 4.
Symbol Parameter
Rth(j-mb) thermal resistance from junction to mounting base see Figure 4
Thermal characteristics
Conditions
Min
Typ
Max Unit
-
-
1.35 K/W
Rth(j-a)
thermal resistance from junction to ambient
SOT428
minimum footprint
-
-
75
50
-
-
K/W
K/W
[1]
SOT404 minimum footprint
[1] Mounted on a printed-circuit board; vertical in still air.
003aab657
10
Zth(j-mb)
(K/W)
1
= 0.5
δ
0.2
0.1
10-1
10-2
10-3
0.05
tp
δ =
0.02
P
T
single pulse
t
tp
T
10-5
10-4
10-3
10-2
10-1
1
10
tp (s)
Fig 4. Transient thermal impedance from junction to mounting base as a function of pulse duration
PHD98N03LT_5
© NXP B.V. 2006. All rights reserved.
Product data sheet
Rev. 05 — 1 December 2006
4 of 12
PHD98N03LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
6. Characteristics
Table 5.
Characteristics
Tj = 25 °C unless otherwise specified.
Symbol Parameter
Conditions
Min
Typ
Max Unit
Static characteristics
V(BR)DSS drain-source breakdown
voltage
ID = 250 µA; VGS = 0 V
Tj = 25 °C
25
22
-
-
-
-
V
V
Tj = −55 °C
VGS(th)
gate-source threshold voltage
ID = 1 mA; VDS = VGS; see Figure 9 and 10
Tj = 25 °C
1
1.5
2
V
V
V
Tj = 175 °C
0.5
-
-
-
-
Tj = −55 °C
2.3
IDSS
drain leakage current
gate leakage current
VDS = 25 V; VGS = 0 V
Tj = 25 °C
-
-
-
0.05
-
1
µA
µA
nA
Tj = 175 °C
500
100
IGSS
VGS = ±15 V; VDS = 0 V
VGS = 5 V; ID = 25 A; see Figure 6 and 8
Tj = 25 °C
10
RDSon
drain-source on-state
resistance
-
-
-
6.2
7.3
mΩ
Tj = 175 °C
10.5 12.4 mΩ
VGS = 10 V; ID = 25 A; see Figure 6 and 8
5.2
5.9
mΩ
Dynamic characteristics
QG(tot)
QGS
QGD
Ciss
Coss
Crss
td(on)
tr
total gate charge
gate-source charge
gate-drain charge
input capacitance
output capacitance
reverse transfer capacitance
turn-on delay time
rise time
ID = 50 A; VDS = 15 V; VGS = 5 V;
see Figure 11 and 12
-
-
-
-
-
-
-
-
-
-
40
-
-
-
-
-
-
-
-
-
-
nC
nC
nC
pF
pF
pF
ns
ns
ns
ns
16
15
VGS = 0 V; VDS = 20 V; f = 1 MHz;
see Figure 14
3000
710
510
18
VDS = 15 V; ID = 12.5 A; VGS = 5 V;
RG = 5.6 Ω
80
td(off)
tf
turn-off delay time
fall time
104
104
Source-drain diode
VSD
trr
source-drain voltage
IS = 25 A; VGS = 0 V; see Figure 13
-
-
-
0.9
37
20
1.2
V
reverse recovery time
recovered charge
IS = 10 A; dIS/dt = −100 A/µs; VGS = 0 V
-
-
ns
nC
Qr
PHD98N03LT_5
© NXP B.V. 2006. All rights reserved.
Product data sheet
Rev. 05 — 1 December 2006
5 of 12
PHD98N03LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
003aab659
3 V
003aab661
80
15
10 V 5 V 3.5 V
Tj = 25 °C
ID
Tj = 25 °C
RDSon
VGS = 3 V
(A)
(mΩ)
60
10
40
20
0
3.5 V
5 V
2.5 V
5
10 V
VGS = 2 V
0
0
0.2
0.4
0.6
0.8
1
0
20
40
60
80
VDS (V)
I
D (A)
Tj = 25 °C
Tj = 25 °C
Fig 5. Output characteristics: drain current as a
function of drain-source voltage; typical values
Fig 6. Drain-source on-state resistance as a function
of drain current; typical values
003aab660
03af18
80
2
ID
a
(A)
60
40
20
1.5
1
0.5
0
Tj = 25 °C
175 °C
0
0
1
2
3
4
-60
0
60
120
180
VGS (V)
Tj (°C)
Tj = 25 °C and 175 °C; VDS > ID × RDSon
RDSon
a =
-----------------------------
RDSon(25°C)
Fig 7. Transfer characteristics: drain current as a
function of gate-source voltage; typical values
Fig 8. Normalized drain-source on-state resistance
factor as a function of junction temperature
PHD98N03LT_5
© NXP B.V. 2006. All rights reserved.
Product data sheet
Rev. 05 — 1 December 2006
6 of 12
PHD98N03LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
03aa33
03aa36
2.5
VGS(th)
(V)
10-1
ID
(A)
2
1.5
1
10-2
10-3
10-4
10-5
10-6
max
typ
min
typ
max
min
0.5
0
-60
0
60
120
180
0
1
2
3
T ( C)
VGS (V)
°
j
ID = 1 mA; VDS = VGS
Tj = 25 °C; VDS = 5 V
Fig 9. Gate-source threshold voltage as a function of
junction temperature
Fig 10. Sub-threshold drain current as a function of
gate-source voltage
003aab663
10
VGS
ID = 50 A
(V)
Tj = 25 °C
8
VDS = 15 V
V
DS
I
D
6
4
2
0
V
GS(pl)
V
GS(th)
GS
V
Q
Q
GS1
GS2
Q
Q
GD
GS
Q
G(tot)
0
40
80
120
Q
G (nC)
003aaa508
ID = 50 A; VDS = 15 V
Fig 11. Gate-source voltage as a function of gate
charge; typical values
Fig 12. Gate charge waveform definitions
PHD98N03LT_5
© NXP B.V. 2006. All rights reserved.
Product data sheet
Rev. 05 — 1 December 2006
7 of 12
PHD98N03LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
003aab664
003aab662
80
104
IS
VGS = 0 V
(A)
C
60
(pF)
Ciss
40
103
Coss
Crss
20
Tj = 25 °C
175 °C
0
102
10-1
0
0.3
0.6
0.9
1.2
1
10
102
VSD (V)
VDS (V)
Tj = 25 °C and 175 °C; VGS = 0 V
VGS = 0 V; f = 1 MHz
Fig 13. Source current as a function of source-drain
voltage; typical values
Fig 14. Input, output and reverse transfer capacitances
as a function of drain-source voltage; typical
values
PHD98N03LT_5
© NXP B.V. 2006. All rights reserved.
Product data sheet
Rev. 05 — 1 December 2006
8 of 12
PHD98N03LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
7. Package outline
Plastic single-ended surface-mounted package (DPAK); 3 leads (one lead cropped)
SOT428
y
E
A
A
A
b
2
E
1
1
mounting
base
D
2
D
1
H
D
2
L
L
2
L
1
1
3
b
1
b
M
c
w
A
e
e
1
0
5
10 mm
scale
DIMENSIONS (mm are the original dimensions)
y
max
D
min
E
min
L
1
min
2
1
UNIT
A
A
1
b
b
b
c
D
E
e
e
1
H
D
L
L
2
w
1
2
1
2.38
2.22
0.93
0.46
0.89
0.71
1.1
0.9
5.46
5.00
0.56
0.20
6.22
5.98
6.73
6.47
10.4
9.6
2.95
2.55
0.9
0.5
4.0
4.45
0.5
mm
2.285 4.57
0.2
0.2
REFERENCES
OUTLINE
VERSION
EUROPEAN
PROJECTION
ISSUE DATE
IEC
JEDEC
JEITA
06-02-14
06-03-16
SOT428
SC-63
TO-252
Fig 15. Package outline SOT428 (DPAK)
PHD98N03LT_5
© NXP B.V. 2006. All rights reserved.
Product data sheet
Rev. 05 — 1 December 2006
9 of 12
PHD98N03LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
8. Revision history
Table 6.
Revision history
Document ID
PHD98N03LT_5
Modifications:
Release date
Data sheet status Change notice Supersedes
Product data sheet PHP98N03LT-04
20061201
-
• The format of this data sheet has been redesigned to comply with the new identity
guidelines of NXP Semiconductors.
• Legal texts have been adapted to the new company name where appropriate.
• PHP_PHB98N03LT have been discontinued.
PHP98N03LT-04
20021021
Product data
-
PHP98N03LT-03
PHP98N03LT-03
(9397 750 09287)
20020220
Product data
-
PHP98N03LT-02
PHP98N03LT-02
(9397 750 08726)
20011018
20010716
Product data
Product data
-
-
PHP98N03LT-01
-
PHP98N03LT-01
(9397 750 08338)
PHD98N03LT_5
© NXP B.V. 2006. All rights reserved.
Product data sheet
Rev. 05 — 1 December 2006
10 of 12
PHD98N03LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
9. Legal information
9.1
Data sheet status
Document status[1][2]
Product status[3]
Definition
Objective [short] data sheet
Development
This document contains data from the objective specification for product development.
This document contains data from the preliminary specification.
This document contains the product specification.
Preliminary [short] data sheet Qualification
Product [short] data sheet Production
[1]
[2]
[3]
Please consult the most recently issued document before initiating or completing a design.
The term ‘short data sheet’ is explained in section “Definitions”.
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
result in personal injury, death or severe property or environmental damage.
NXP Semiconductors accepts no liability for inclusion and/or use of NXP
Semiconductors products in such equipment or applications and therefore
9.2
Definitions
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
such inclusion and/or use is at the customer’s own risk.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) may cause permanent
damage to the device. Limiting values are stress ratings only and operation of
the device at these or any other conditions above those given in the
Characteristics sections of this document is not implied. Exposure to limiting
values for extended periods may affect device reliability.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
Terms and conditions of sale — NXP Semiconductors products are sold
subject to the general terms and conditions of commercial sale, as published
at http://www.nxp.com/profile/terms, including those pertaining to warranty,
intellectual property rights infringement and limitation of liability, unless
explicitly otherwise agreed to in writing by NXP Semiconductors. In case of
any inconsistency or conflict between information in this document and such
terms and conditions, the latter will prevail.
9.3
Disclaimers
General — Information in this document is believed to be accurate and
reliable. However, NXP Semiconductors does not give any representations or
warranties, expressed or implied, as to the accuracy or completeness of such
information and shall have no liability for the consequences of use of such
information.
No offer to sell or license — Nothing in this document may be interpreted
or construed as an offer to sell products that is open for acceptance or the
grant, conveyance or implication of any license under any copyrights, patents
or other industrial or intellectual property rights.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
9.4
Trademarks
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
Suitability for use — NXP Semiconductors products are not designed,
authorized or warranted to be suitable for use in medical, military, aircraft,
space or life support equipment, nor in applications where failure or
malfunction of a NXP Semiconductors product can reasonably be expected to
TrenchMOS — is a trademark of NXP B.V.
10. Contact information
For additional information, please visit: http://www.nxp.com
For sales office addresses, send an email to: salesaddresses@nxp.com
PHD98N03LT_5
© NXP B.V. 2006. All rights reserved.
Product data sheet
Rev. 05 — 1 December 2006
11 of 12
PHD98N03LT
NXP Semiconductors
N-channel TrenchMOS logic level FET
11. Contents
1
Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . 1
1.1
1.2
1.3
1.4
General description. . . . . . . . . . . . . . . . . . . . . . 1
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Quick reference data. . . . . . . . . . . . . . . . . . . . . 1
2
3
4
5
6
7
8
Pinning information. . . . . . . . . . . . . . . . . . . . . . 1
Ordering information. . . . . . . . . . . . . . . . . . . . . 2
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 2
Thermal characteristics. . . . . . . . . . . . . . . . . . . 4
Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . 5
Package outline . . . . . . . . . . . . . . . . . . . . . . . . . 9
Revision history. . . . . . . . . . . . . . . . . . . . . . . . 10
9
Legal information. . . . . . . . . . . . . . . . . . . . . . . 11
Data sheet status . . . . . . . . . . . . . . . . . . . . . . 11
Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 11
9.1
9.2
9.3
9.4
10
11
Contact information. . . . . . . . . . . . . . . . . . . . . 11
Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
© NXP B.V. 2006.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
Date of release: 1 December 2006
Document identifier: PHD98N03LT_5
相关型号:
PHD9NQ20T/T3
TRANSISTOR 8.7 A, 200 V, 0.4 ohm, N-CHANNEL, Si, POWER, MOSFET, PLASTIC, SMD, SC-63, DPAK-3, FET General Purpose Power
NXP
©2020 ICPDF网 联系我们和版权申明