XPC862TZP80B [NXP]
IC,COMMUNICATIONS CONTROLLER,BGA,357PIN;型号: | XPC862TZP80B |
厂家: | NXP |
描述: | IC,COMMUNICATIONS CONTROLLER,BGA,357PIN 外围集成电路 |
文件: | 总88页 (文件大小:1299K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Document Number: MPC862EC
Rev. 3, 2/2006
Freescale Semiconductor
Technical Data
MPC862/857T/857DSL
PowerQUICC™ Family
Hardware Specifications
Contents
This document contains detailed information on power
1. Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
2. Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
3. Maximum Tolerated Ratings . . . . . . . . . . . . . . . . . . . 8
4. Thermal Characteristics . . . . . . . . . . . . . . . . . . . . . . 10
5. Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
6. DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . 11
7. Thermal Calculation and Measurement . . . . . . . . . . 12
8. Layout Practices . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
9. Bus Signal Timing . . . . . . . . . . . . . . . . . . . . . . . . . . 15
10. IEEE 1149.1 Electrical Specifications . . . . . . . . . . . 44
11. CPM Electrical Characteristics . . . . . . . . . . . . . . . . . 46
12. UTOPIA AC Electrical Specifications . . . . . . . . . . . 68
13. FEC Electrical Characteristics . . . . . . . . . . . . . . . . . 69
14. Mechanical Data and Ordering Information . . . . . . . 72
15. Document Revision History . . . . . . . . . . . . . . . . . . . 86
considerations, DC/AC electrical characteristics, and AC
timing specifications for the MPC862/857T/857DSL family
(refer to Table 1 for a list of devices). The MPC862P, which
contains a PowerPC™ core processor, is the superset device
of the MPC862/857T/857DSL family. For functional
characteristics of the processor, refer to the MPC862
PowerQUICC™ Family Users Manual (MPC862UM/D).
© Freescale Semiconductor, Inc., 2006. All rights reserved.
Overview
1 Overview
The MPC862/857T/857DSL is a derivative of Freescale’s MPC860 PowerQUICC™ family of devices. It
is a versatile single-chip integrated microprocessor and peripheral combination that can be used in a
variety of controller applications and communications and networking systems. The
MPC862/857T/857DSL provides enhanced ATM functionality over that of other ATM-enabled members
of the MPC860 family.
Table 1 shows the functionality supported by the members of the MPC862/857T/857DSL family.
Table 1. MPC862 Family Functionality
Cache
Ethernet
Part
SCC SMC
Instruction
Cache
Data Cache
10T
10/100
MPC862P
MPC862T
MPC857T
MPC857DSL
16 Kbyte
4 Kbyte
4 Kbyte
4 Kbyte
8 Kbyte
4 Kbyte
4 Kbyte
4 Kbyte
Up to 4
1
1
1
1
4
4
1
2
2
2
Up to 4
1
1
1
2
1
1
1
On the MPC857DSL, the SCC (SCC1) is for ethernet only. Also, the MPC857DSL does
not support the Time Slot Assigner (TSA).
2
On the MPC857DSL, the SMC (SMC1) is for UART only.
2 Features
The following list summarizes the key MPC862/857T/857DSL features:
•
Embedded single-issue, 32-bit MPC8xx core (implementing the PowerPC architecture) with
thirty-two 32-bit general-purpose registers (GPRs)
— The core performs branch prediction with conditional prefetch, without conditional execution
— 4- or 8-Kbyte data cache and 4- or 16-Kbyte instruction cache (see Table 1).
– 16-Kbyte instruction cache (MPC862P) is four-way, set-associative with 256 sets; 4-Kbyte
instruction cache (MPC862T, MPC857T, and MPC857DSL) is two-way, set-associative
with 128 sets.
– 8-Kbyte data cache (MPC862P) is two-way, set-associative with 256 sets; 4-Kbyte data
cache (MPC862T, MPC857T, and MPC857DSL) is two-way, set-associative with 128 sets.
– Cache coherency for both instruction and data caches is maintained on 128-bit (4-word)
cache blocks.
– Caches are physically addressed, implement a least recently used (LRU) replacement
algorithm, and are lockable on a cache block basis.
— MMUs with 32-entry TLB, fully associative instruction and data TLBs
— MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address
spaces and 16 protection groups
— Advanced on-chip-emulation debug mode
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
2
Freescale Semiconductor
Features
•
The MPC862/857T/857DSL provides enhanced ATM functionality over that of the MPC860SAR.
The MPC862/857T/857DSL adds major new features available in “enhanced SAR” (ESAR) mode,
including the following:
— Improved operation, administration and maintenance (OAM) support
— OAM performance monitoring (PM) support
— Multiple APC priority levels available to support a range of traffic pace requirements
— ATM port-to-port switching capability without the need for RAM-based microcode
— Simultaneous MII (10/100Base-T) and UTOPIA (half-duplex) capability
— Optional statistical cell counters per PHY
— UTOPIA level 2 compliant interface with added FIFO buffering to reduce the total cell
transmission time. (The earlier UTOPIA level 1 specification is also supported.)
— Multi-PHY support on the MPC857T
— Four PHY support on the MPC857DSL
2
— Parameter RAM for both SPI and I C can be relocated without RAM-based microcode
— Supports full-duplex UTOPIA both master (ATM side) and slave (PHY side) operation using
a “split” bus
— AAL2/VBR functionality is ROM-resident
Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)
32 address lines
•
•
•
Memory controller (eight banks)
— Contains complete dynamic RAM (DRAM) controller
— Each bank can be a chip select or RAS to support a DRAM bank
— Up to 30 wait states programmable per memory bank
— Glueless interface to Page mode/EDO/SDRAM, SRAM, EPROMs, flash EPROMs, and other
memory devices.
— DRAM controller programmable to support most size and speed memory interfaces
— Four CAS lines, four WE lines, one OE line
— Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
— Variable block sizes (32 Kbyte–256 Mbyte)
— Selectable write protection
— On-chip bus arbitration logic
•
•
General-purpose timers
— Four 16-bit timers cascadable to be two 32-bit timers
— Gate mode can enable/disable counting
— Interrupt can be masked on reference match and event capture
Fast Ethernet controller (FEC)
— Simultaneous MII (10/100Base-T) and UTOPIA operation when using the UTOPIA
multiplexed bus.
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
3
Features
•
System integration unit (SIU)
— Bus monitor
— Software watchdog
— Periodic interrupt timer (PIT)
— Low-power stop mode
— Clock synthesizer
— Decrementer, time base, and real-time clock (RTC) from the PowerPC architecture
— Reset controller
— IEEE 1149.1 test access port (JTAG)
Interrupts
•
•
— Seven external interrupt request (IRQ) lines
— 12 port pins with interrupt capability
— The MPC862P and MPC862T have 23 internal interrupt sources; the MPC857T and
MPC857DSL have 20 internal interrupt sources
— Programmable priority between SCCs (MPC862P and MPC862T)
— Programmable highest priority request
Communications processor module (CPM)
— RISC controller
— Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT
MODE, and RESTART TRANSMIT)
— Supports continuous mode transmission and reception on all serial channels
— Up to 8-Kbytes of dual-port RAM
— The MPC862P and MPC862T have 16 serial DMA (SDMA) channels; the MPC857T and
MPC857DSL have 10 serial DMA (SDMA) channels
— Three parallel I/O registers with open-drain capability
Four baud rate generators
•
•
— Independent (can be connected to any SCC or SMC)
— Allow changes during operation
— Autobaud support option
The MPC862P and MPC862T have four SCCs (serial communication controller) The MPC857T
and MPC857DSL have one SCC, SCC1; the MPC857DSL supports ethernet only
— Serial ATM capability on all SCCs
— Optional UTOPIA port on SCC4
— Ethernet/IEEE 802.3 optional on SCC1–4, supporting full 10-Mbps operation
— HDLC/SDLC
— HDLC bus (implements an HDLC-based local area network (LAN))
— Asynchronous HDLC to support PPP (point-to-point protocol)
— AppleTalk
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
4
Freescale Semiconductor
Features
— Universal asynchronous receiver transmitter (UART)
— Synchronous UART
— Serial infrared (IrDA)
— Binary synchronous communication (BISYNC)
— Totally transparent (bit streams)
— Totally transparent (frame based with optional cyclic redundancy check (CRC))
•
Two SMCs (serial management channels) (The MPC857DSL has one SMC, SMC1 for UART)
— UART
— Transparent
— General circuit interface (GCI) controller
— Can be connected to the time-division multiplexed (TDM) channels
One serial peripheral interface (SPI)
•
•
•
— Supports master and slave modes
— Supports multiple-master operation on the same bus
2
One inter-integrated circuit (I C) port
— Supports master and slave modes
— Multiple-master environment support
Time-slot assigner (TSA) (The MPC857DSL does not have the TSA)
— Allows SCCs and SMCs to run in multiplexed and/or non-multiplexed operation
— Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user defined
— 1- or 8-bit resolution
— Allows independent transmit and receive routing, frame synchronization, clocking
— Allows dynamic changes
— On the MPC862P and MPC862T, can be internally connected to six serial channels (four SCCs
and two SMCs); on the MPC857T, can be connected to three serial channels (one SCC and two
SMCs)
•
•
Parallel interface port (PIP)
— Centronics interface support
— Supports fast connection between compatible ports on MPC862/857T/857DSL or MC68360
PCMCIA interface
— Master (socket) interface, release 2.1 compliant
— Supports one or two PCMCIA sockets dependent upon whether ESAR functionality is enabled
— 8 memory or I/O windows supported
•
Low power support
— Full on—All units fully powered
— Doze—Core functional units disabled except time base decrementer, PLL, memory controller,
RTC, and CPM in low-power standby
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
5
Features
— Sleep—All units disabled except RTC, PIT, time base, and decrementer with PLL active for
fast wake up
— Deep sleep—All units disabled including PLL except RTC, PIT, time base, and decrementer.
— Power down mode— All units powered down except PLL, RTC, PIT, time base and
decrementer
•
Debug interface
— Eight comparators: four operate on instruction address, two operate on data address, and two
operate on data
— Supports conditions: = ≠ < >
— Each watchpoint can generate a break point internally
3.3 V operation with 5-V TTL compatibility except EXTAL and EXTCLK
357-pin plastic ball grid array (PBGA) package
Operation up to 100MHz
•
•
•
The MPC862/857T/857DSL is comprised of three modules that each use the 32-bit internal bus: the
MPC8xx core, the system integration unit (SIU), and the communication processor module (CPM). The
MPC862P/862T block diagram is shown in Figure 1. The MPC857T/857DSL block diagram is shown in
Figure 2.
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
6
Freescale Semiconductor
Features
16-Kbyte*
Instruction Cache
Instruction
Bus
System Interface Unit (SIU)
Unified
Bus
Memory Controller
Instruction MMU
32-Entry ITLB
Embedded
MPC8xx
Processor
Core
Internal
Bus Interface Bus Interface
Unit Unit
External
8-Kbyte*
Data Cache
Load/Store
Bus
System Functions
Real-Time Clock
Data MMU
32-Entry DTLB
PCMCIA/ATA Interface
Fast Ethernet
Controller
DMAs
FIFOs
4
Interrupt
8-Kbyte
16
Serial
and
Parallel I/O
Timers Controllers Dual-Port RAM
10/100
Base-T
Media Access
Control
4 Baud Rate
Generators
32-Bit RISC Controller
and Program
2
Independent
DMA
Channels
ROM
Parallel Interface Port
and UTOPIA
Timers
MII
2
SCC1
SCC2
SCC3
SCC4
SMC1
SMC2
SPI
I C
TimeSlotAssigner
Serial Interface
*The MPC862T contains 4-Kbyte instruction cache and 4-Kbyte data cache.
Figure 1. MPC862P/862T Block Diagram
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
7
Maximum Tolerated Ratings
4-Kbyte
Instruction Cache
Instruction
Bus
System Interface Unit (SIU)
Unified
Bus
Memory Controller
Instruction MMU
32-Entry ITLB
Embedded
MPC8xx
Processor
Core
Internal
Bus Interface Bus Interface
Unit Unit
External
4-Kbyte
Data Cache
Load/Store
Bus
System Functions
Real-Time Clock
Data MMU
32-Entry DTLB
PCMCIA/ATA Interface
Fast Ethernet
Controller
DMAs
FIFOs
4
Interrupt
8-Kbyte
10
Serial
and
Parallel I/O
Timers Controllers Dual-Port RAM
10/100
Base-T
Media Access
Control
4 Baud Rate
Generators
32-Bit RISC Controller
and Program
2
Independent
DMA
Channels
ROM
Parallel Interface Port
and UTOPIA
Timers
MII
2
SCC1
SMC1
SMC2*
SPI
I C
TimeSlotAssigner
Serial Interface
*The MPC857DSL does not contain SMC2 nor the Time Slot Assigner, and provides eight SDMA controllers.
Figure 2. MPC857T/MPC857DSL Block Diagram
3 Maximum Tolerated Ratings
This section provides the maximum tolerated voltage and temperature ranges for the
MPC862/857T/857DSL. Table 2 provides the maximum ratings.
Table 2. Maximum Tolerated Ratings
(GND = 0 V)
Max Freq
(MHz)
Rating
Symbol
VDDH
Value
Unit
1
Supply voltage
-0.3 to 4.0
-0.3 to 4.0
-0.3 to 4.0
-0.3 to 4.0
V
V
V
V
-
-
-
-
VDDL
KAPWR
VDDSYN
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
8
Maximum Tolerated Ratings
Table 2. Maximum Tolerated Ratings (continued)
(GND = 0 V)
Max Freq
(MHz)
Rating
Symbol
Value
Unit
2
Input voltage
V
GND-0.3 to VDDH
V
-
in
3
4
Temperature (standard)
T
0
°C
°C
°C
°C
°C
100
100
80
80
-
A(min)
T
105
j(max)
3
Temperature (extended)
T
-40
A(min)
T
115
j(max)
stg
Storage temperature range
T
-55 to +150
1
2
The power supply of the device must start its ramp from 0.0 V.
Functional operating conditions are provided with the DC electrical specifications in Table 5. Absolute maximum
ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed
may affect device reliability or cause permanent damage to the device.
Caution: All inputs that tolerate 5 V cannot be more than 2.5 V greater than the supply voltage. This restriction
applies to power-up and normal operation (that is, if the MPC862/857T/857DSL is unpowered, voltage greater
than 2.5 V must not be applied to its inputs).
3
4
Minimum temperatures are guaranteed as ambient temperature, T . Maximum temperatures are guaranteed as
A
junction temperature, T.
j
JTAG is tested only at ambient, not at standard maximum or extended maximum.
This device contains circuitry protecting against damage due to high-static voltage or electrical fields;
however, it is advised that normal precautions be taken to avoid application of any voltages higher than
maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused
inputs are tied to an appropriate logic voltage level (for example, either GND or V ).
CC
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
9
Thermal Characteristics
4 Thermal Characteristics
Table 3 shows the thermal characteristics for the MPC862/857T/857DSL.
Table 3. MPC862/857T/857DSL Thermal Resistance Data
Rating
Environment
Single layer board (1s)
Symbol
Value
Unit
1
2
Junction to ambient
Natural Convection
R
37
23
30
19
13
6
°C/W
θJA
3
3
3
Four layer board (2s2p)
Single layer board (1s)
Four layer board (2s2p)
R
θJMA
Air flow (200 ft/min)
R
R
θJMA
θJMA
4
Junction to board
R
θJB
θJC
5
Junction to case
R
6
Junction to package top Natural Convection
Air flow (200 ft/min)
Ψ
2
JT
JT
Ψ
2
1
Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site
(board) temperature, ambient temperature, air flow, power dissipation of other components on the board,
and board thermal resistance.
2
3
4
Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.
Per JEDEC JESD51-6 with the board horizontal.
Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature
is measured on the top surface of the board near the package.
5
Indicates the average thermal resistance between the die and the case top surface as measured by the cold
plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case
temperature. For exposed pad packages where the pad would be expected to be soldered, junction to case
thermal resistance is a simulated value from the junction to the exposed pad without contact resistance.
6
Thermal characterization parameter indicating the temperature difference between package top and the
junction temperature per JEDEC JESD51-2.
5 Power Dissipation
Table 4 provides power dissipation information. The modes are 1:1, where CPU and bus speeds are equal,
and 2:1 mode, where CPU frequency is twice bus speed.
Table 4. Power Dissipation (P )
D
1
2
Die Revision
Frequency
Typical
Maximum
Unit
0
50 MHz
66 MHz
50 MHz
66 MHz
656
TBD
630
890
735
TBD
760
mW
mW
mW
mW
(1:1 Mode)
A.1, B.0
(1:1 Mode)
1000
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
10
DC Characteristics
Table 4. Power Dissipation (P ) (continued)
D
1
2
Die Revision
Frequency
Typical
Maximum
Unit
A.1, B.0
(2:1 Mode)
66 MHz
80 MHz
100 MHz
910
1.06
1.35
1060
1.20
1.54
mW
W
B.0
W
(2:1 Mode)
1
2
Typical power dissipation is measured at 3.3 V.
Maximum power dissipation is measured at 3.5 V.
NOTE
Values in Table 4 represent VDDL based power dissipation and do not include I/O
power dissipation over VDDH. I/O power dissipation varies widely by application
due to buffer current, depending on external circuitry.
6 DC Characteristics
Table 5 provides the DC electrical characteristics for the MPC862/857T/857DSL.
Table 5. DC Electrical Specifications
Characteristic
Symbol
Min
Max
Unit
Operating voltage
VDDH, VDDL,
KAPWR,
3.135
3.465
V
VDDSYN
KAPWR
(power-down
mode)
2.0
3.6
V
KAPWR
(all other
operating
modes)
VDDH – 0.4
VDDH
V
Input High Voltage (all inputs except EXTAL and EXTCLK)
VIH
VIL
2.0
GND
5.5
0.8
V
V
1
Input Low Voltage
EXTAL, EXTCLK Input High Voltage
VIHC
0.7*(VCC)
—
VCC+0.3
100
V
Input Leakage Current, Vin = 5.5 V (Except TMS, TRST,
DSCK and DSDI pins)
I
I
I
µA
in
In
In
Input Leakage Current, Vin = 3.6 V (Except TMS, TRST,
DSCK, and DSDI)
—
—
10
10
20
µA
µA
pF
Input Leakage Current, Vin = 0 V (Except TMS, TRST,
DSCK, and DSDI pins)
2
Input Capacitance
C
—
in
Output High Voltage, IOH = -2.0 mA, VDDH = 3.0 V
(Except XTAL, XFC, and Open drain pins)
VOH
2.4
—
V
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
11
Thermal Calculation and Measurement
Table 5. DC Electrical Specifications (continued)
Characteristic Symbol Min
VOL
Max
Unit
Output Low Voltage
—
0.5
V
IOL = 2.0 mA (CLKOUT)
3
IOL = 3.2 mA
IOL = 5.3 mA
4
IOL = 7.0 mA (TXD1/PA14, TXD2/PA12)
IOL = 8.9 mA (TS, TA, TEA, BI, BB, HRESET, SRESET)
1
2
2
V (max) for the I C interface is 0.8 V rather than the 1.5 V as specified in the I C standard.
IL
2
3
Input capacitance is periodically sampled.
A(0:31), TSIZ0/REG, TSIZ1, D(0:31), DP(0:3)/IRQ(3:6), RD/WR, BURST, RSV/IRQ2,
IP_B(0:1)/IWP(0:1)/VFLS(0:1), IP_B2/IOIS16_B/AT2, IP_B3/IWP2/VF2, IP_B4/LWP0/VF0, IP_B5/LWP1/VF1,
IP_B6/DSDI/AT0, IP_B7/PTR/AT3, RXD1 /PA15, RXD2/PA13, L1TXDB/PA11, L1RXDB/PA10, L1TXDA/PA9,
L1RXDA/PA8, TIN1/L1RCLKA/BRGO1/CLK1/PA7, BRGCLK1/TOUT1/CLK2/PA6,
TIN2/L1TCLKA/BRGO2/CLK3/PA5, TOUT2/CLK4/PA4, TIN3/BRGO3/CLK5/PA3,
BRGCLK2/L1RCLKB/TOUT3/CLK6/PA2, TIN4/BRGO4/CLK7/PA1, L1TCLKB/TOUT4/CLK8/PA0,
REJCT1/SPISEL/PB31, SPICLK/PB30, SPIMOSI/PB29, BRGO4/SPIMISO/PB28, BRGO1/I2CSDA/PB27,
BRGO2/I2CSCL/PB26, SMTXD1/PB25, SMRXD1/PB24, SMSYN1/SDACK1/PB23, SMSYN2/SDACK2/PB22,
SMTXD2/L1CLKOB/PB21, SMRXD2/L1CLKOA/PB20, L1ST1/RTS1/PB19, L1ST2/RTS2/PB18,
L1ST3/L1RQB/PB17, L1ST4/L1RQA/PB16, BRGO3/PB15, RSTRT1/PB14, L1ST1/RTS1/DREQ0/PC15,
L1ST2/RTS2/DREQ1/PC14, L1ST3/L1RQB/PC13, L1ST4/L1RQA/PC12, CTS1/PC11, TGATE1/CD1/PC10,
CTS2/PC9, TGATE2/CD2/PC8, CTS3/SDACK2/L1TSYNCB/PC7, CD3/L1RSYNCB/PC6,
CTS4/SDACK1/L1TSYNCA/PC5, CD4/L1RSYNCA/PC4, PD15/L1TSYNCA, PD14/L1RSYNCA, PD13/L1TSYNCB,
PD12/L1RSYNCB, PD11/RXD3, PD10/TXD3, PD9/RXD4, PD8/TXD4, PD5/REJECT2, PD6/RTS4, PD7/RTS3,
PD4/REJECT3, PD3, MII_MDC, MII_TX_ER, MII_EN, MII_MDIO, MII_TXD[0:3].
4
BDIP/GPL_B(5), BR, BG, FRZ/IRQ6, CS(0:5), CS(6)/CE(1)_B, CS(7)/CE(2)_B, WE0/BS_B0/IORD,
WE1/BS_B1/IOWR, WE2/BS_B2/PCOE, WE3/BS_B3/PCWE, BS_A(0:3), GPL_A0/GPL_B0, OE/GPL_A1/GPL_B1,
GPL_A(2:3)/GPL_B(2:3)/CS(2:3), UPWAITA/GPL_A4, UPWAITB/GPL_B4, GPL_A5, ALE_A, CE1_A, CE2_A,
ALE_B/DSCK/AT1, OP(0:1), OP2/MODCK1/STS, OP3/MODCK2/DSDO, BADDR(28:30).
7 Thermal Calculation and Measurement
For the following discussions, P = (VDD x IDD) + PI/O, where PI/O is the power dissipation of the I/O
D
drivers.
7.1
Estimation with Junction-to-Ambient Thermal Resistance
An estimation of the chip junction temperature, TJ, in °C can be obtained from the equation:
T = T +(R x P )
J
A
θJA
D
where:
T = ambient temperature (ºC)
A
R
= package junction-to-ambient thermal resistance (ºC/W)
θJA
P = power dissipation in package
D
The junction-to-ambient thermal resistance is an industry standard value which provides a quick and easy
estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated
that errors of a factor of two (in the quantity T -T ) are possible.
J
A
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
12
Thermal Calculation and Measurement
7.2
Estimation with Junction-to-Case Thermal Resistance
Historically, the thermal resistance has frequently been expressed as the sum of a junction-to-case thermal
resistance and a case-to-ambient thermal resistance:
R
= R
+ R
θJC θCA
θJA
where:
R
R
R
= junction-to-ambient thermal resistance (ºC/W)
= junction-to-case thermal resistance (ºC/W)
= case-to-ambient thermal resistance (ºC/W)
θJA
θJC
θCA
R
is device related and cannot be influenced by the user. The user adjusts the thermal environment to
θJC
affect the case-to-ambient thermal resistance, R
. For instance, the user can change the air flow around
θCA
the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the
thermal dissipation on the printed circuit board surrounding the device. This thermal model is most useful
for ceramic packages with heat sinks where some 90% of the heat flows through the case and the heat sink
to the ambient environment. For most packages, a better model is required.
7.3
Estimation with Junction-to-Board Thermal Resistance
A simple package thermal model which has demonstrated reasonable accuracy (about 20%) is a two
resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The
junction-to-case covers the situation where a heat sink is used or where a substantial amount of heat is
dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal
performance when most of the heat is conducted to the printed circuit board. It has been observed that the
thermal performance of most plastic packages and especially PBGA packages is strongly dependent on the
board temperature; see Figure 3.
100
90
80
70
60
50
40
30
20
10
0
0
20
40
60
80
Board Temperture Rise Above Ambient Divided by Package
Power
Figure 3. Effect of Board Temperature Rise on Thermal Behavior
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
13
Thermal Calculation and Measurement
If the board temperature is known, an estimate of the junction temperature in the environment can be made
using the following equation:
T = T +(R
x P )
D
J
B
θJB
where:
R
= junction-to-board thermal resistance (ºC/W)
θJB
T = board temperature (ºC)
B
P = power dissipation in package
D
If the board temperature is known and the heat loss from the package case to the air can be ignored,
acceptable predictions of junction temperature can be made. For this method to work, the board and board
mounting must be similar to the test board used to determine the junction-to-board thermal resistance,
namely a 2s2p (board with a power and a ground plane) and vias attaching the thermal balls to the ground
plane.
7.4
Estimation Using Simulation
When the board temperature is not known, a thermal simulation of the application is needed. The simple
two resistor model can be used with the thermal simulation of the application [2], or a more accurate and
complex model of the package can be used in the thermal simulation.
7.5
Experimental Determination
To determine the junction temperature of the device in the application after prototypes are available, the
thermal characterization parameter (Ψ ) can be used to determine the junction temperature with a
JT
measurement of the temperature at the top center of the package case using the following equation:
T = T +(Ψ x P )
J
T
JT
D
where:
Ψ = thermal characterization parameter
JT
T = thermocouple temperature on top of package
T
P = power dissipation in package
D
The thermal characterization parameter is measured per JESD51-2 specification published by JEDEC
using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple
should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is
placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The
thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling
effects of the thermocouple wire.
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
14
Freescale Semiconductor
Layout Practices
7.6
References
Semiconductor Equipment and Materials International
(415) 964-5111
805 East Middlefield Rd.
Mountain View, CA 94043
MIL-SPEC and EIA/JESD (JEDEC) Specifications
(Available from Global Engineering Documents)
800-854-7179or
303-397-7956
JEDEC Specifications
http://www.jedec.org
1. C.E. Triplett and B. Joiner, “An Experimental Characterization of a 272 PBGA Within an Automotive
Engine Controller Module,” Proceedings of SemiTherm, San Diego, 1998, pp. 47-54.
2. B. Joiner and V. Adams, “Measurement and Simulation of Junction to Board Thermal Resistance and
Its Application in Thermal Modeling,” Proceedings of SemiTherm, San Diego, 1999, pp. 212-220.
8 Layout Practices
Each VCC pin on the MPC862/857T/857DSL should be provided with a low-impedance path to the board’s
supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power
supply pins drive distinct groups of logic on chip. The VCC power supply should be bypassed to ground
using at least four 0.1 µF by-pass capacitors located as close as possible to the four sides of the package.
The capacitor leads and associated printed circuit traces connecting to chip VCC and GND should be kept
to less than half an inch per capacitor lead. A four-layer board is recommended, employing two inner
layers as VCC and GND planes.
All output pins on the MPC862/857T/857DSL have fast rise and fall times. Printed circuit (PC) trace
interconnection length should be minimized in order to minimize undershoot and reflections caused by
these fast output switching times. This recommendation particularly applies to the address and data busses.
Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all
device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and
bypassing becomes especially critical in systems with higher capacitive loads because these loads create
higher transient currents in the VCC and GND circuits. Pull up all unused inputs or signals that will be
inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins.
9 Bus Signal Timing
The maximum bus speed supported by the MPC862/857T/857DSL is 66 MHz. Higher-speed parts must
be operated in half-speed bus mode (for example, an MPC862/857T/857DSL used at 80MHz must be
configured for a 40 MHz bus). Table 6 shows the period ranges for standard part frequencies.
Table 6. Period Range for Standard Part Frequencies
50 MHz
66 MHz
80 MHz
Min
25.00
100 MHz
Freq
Min
20.00
Max
Min
15.15
Max
Max
Min
20.00
Max
Period
30.30
30.30
30.30
30.30
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
15
Bus Signal Timing
Table 7 provides the bus operation timing for the MPC862/857T/857DSL at 33 MHz, 40 Mhz, 50 MHz
and 66 Mhz.
The timing for the MPC862/857T/857DSL bus shown assumes a 50-pF load for maximum delays and a
0-pF load for minimum delays.
Table 7. Bus Operation Timings
33 MHz
Min Max
30.30 30.30 25.00 30.30 20.00 30.30 15.15 30.30 ns
40 MHz
50 MHz
66 MHz
Num
Characteristic
Unit
Min Max
Min Max
Min Max
B1 CLKOUT period
B1a EXTCLK to CLKOUT phase skew
(EXTCLK > 15 MHz and MF <= 2)
-0.90
-2.30
-0.60
0.90
2.30
0.60
-0.90
-2.30
-0.60
0.90
2.30
0.60
-0.90
-2.30
-0.60
0.90 -0.90 0.90
2.30 -2.30 2.30
0.60 -0.60 0.60
2.00 -2.00 2.00
ns
ns
ns
B1b EXTCLK to CLKOUT phase skew
(EXTCLK > 10 MHz and MF < 10)
B1c CLKOUT phase jitter (EXTCLK > 15
1
MHz and MF <= 2)
1
B1d CLKOUT phase jitter
-2.00
—
2.00
0.50
2.00
-2.00
—
2.00
0.50
2.00
-2.00
—
ns
%
%
1
B1e CLKOUT frequency jitter (MF < 10)
0.50
2.00
—
—
0.50
2.00
B1f CLKOUT frequency jitter (10 < MF <
—
—
—
1
500)
1
B1g CLKOUT frequency jitter (MF > 500)
—
—
3.00
0.50
—
—
—
3.00
0.50
—
—
—
3.00
0.50
—
—
—
3.00
0.50
—
%
%
ns
2
B1h Frequency jitter on EXTCLK
B2 CLKOUT pulse width low (MIN = 0.040 12.10
x B1)
10.00
8.00
6.10
B3 CLKOUT width high (MIN = 0.040 x
B1)
12.10
—
4.00
4.00
—
10.00
—
—
4.00
4.00
—
8.00
—
—
4.00
4.00
—
6.10
—
—
4.00
4.00
—
ns
ns
ns
ns
3
B4 CLKOUT rise time (MAX = 0.00 x B1
—
+ 4.00)
33
3
B5
CLKOUT fall time (MAX = 0.00 x B1 +
—
—
—
—
4.00)
B7 CLKOUT to A(0:31), BADDR(28:30),
RD/WR, BURST, D(0:31), DP(0:3)
invalid (MIN = 0.25 x B1)
7.60
6.30
5.00
3.80
B7a CLKOUT to TSIZ(0:1), REG, RSV,
AT(0:3), BDIP, PTR invalid (MIN = 0.25
x B1)
7.60
—
—
6.30
6.30
—
—
5.00
5.00
—
—
3.80
3.80
—
—
ns
ns
B7b CLKOUT to BR, BG, FRZ, VFLS(0:1), 7.60
VF(0:2) IWP(0:2), LWP(0:1), STS
4
invalid (MIN = 0.25 x B1)
B8 CLKOUT to A(0:31), BADDR(28:30)
RD/WR, BURST, D(0:31), DP(0:3)
valid (MAX = 0.25 x B1 + 6.3)
7.60 13.80 6.30 12.50 5.00 11.30 3.80 10.00 ns
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
16
Bus Signal Timing
Table 7. Bus Operation Timings (continued)
33 MHz 40 MHz 50 MHz
Min Max Min Max Min Max
66 MHz
Min Max
Num
Characteristic
Unit
B8a CLKOUT to TSIZ(0:1), REG, RSV,
AT(0:3) BDIP, PTR valid (MAX = 0.25 x
B1 + 6.3)
7.60 13.80 6.30 12.50 5.00 11.30 3.80 10.00 ns
7.60 13.80 6.30 12.50 5.00 11.30 3.80 10.00 ns
7.60 13.80 6.30 12.50 5.00 11.30 3.80 10.00 ns
B8b CLKOUT to BR, BG, VFLS(0:1),
VF(0:2), IWP(0:2), FRZ, LWP(0:1),
4
STS Valid (MAX = 0.25 x B1 + 6.3)
B9 CLKOUT to A(0:31), BADDR(28:30),
RD/WR, BURST, D(0:31), DP(0:3),
TSIZ(0:1), REG, RSV, AT(0:3), PTR
High-Z (MAX = 0.25 x B1 + 6.3)
B11 CLKOUT to TS, BB assertion (MAX = 7.60 13.60 6.30 12.30 5.00 11.00 3.80 11.30 ns
0.25 x B1 + 6.0)
B11a CLKOUT to TA, BI assertion (when
driven by the memory controller or
PCMCIA interface) (MAX = 0.00 x B1
2.50
9.30
2.50
9.30
2.50
9.30
2.50
9.80
ns
5
+ 9.30 )
B12 CLKOUT to TS, BB negation (MAX =
0.25 x B1 + 4.8)
7.60 12.30 6.30 11.00 5.00
9.80
9.00
3.80
2.50
8.50
9.00
ns
ns
B12a CLKOUT to TA, BI negation (when
driven by the memory controller or
PCMCIA interface) (MAX = 0.00 x B1
+ 9.00)
2.50
9.00
2.50
9.00
2.50
B13 CLKOUT to TS, BB High-Z (MIN =
0.25 x B1)
7.60 21.60 6.30 20.30 5.00 19.00 3.80 14.00 ns
2.50 15.00 2.50 15.00 2.50 15.00 2.50 15.00 ns
B13a CLKOUT to TA, BI High-Z (when
driven by the memory controller or
PCMCIA interface) (MIN = 0.00 x B1 +
2.5)
B14 CLKOUT to TEA assertion (MAX =
0.00 x B1 + 9.00)
2.50
9.00
2.50
9.00
2.50
9.00
2.50
9.00
ns
B15 CLKOUT to TEA High-Z (MIN = 0.00 x 2.50 15.00 2.50 15.00 2.50 15.00 2.50 15.00 ns
B1 + 2.50)
B16 TA, BI valid to CLKOUT (setup time)
(MIN = 0.00 x B1 + 6.00)
6.00
—
6.00
—
6.00
—
6.00
—
ns
B16a TEA, KR, RETRY, CR valid to
CLKOUT (setup time) (MIN = 0.00 x
B1 + 4.5)
4.50
—
4.50
—
4.50
—
4.50
—
ns
B16b BB, BG, BR, valid to CLKOUT (setup
4.00
1.00
—
—
4.00
1.00
—
—
4.00
1.00
—
—
4.00
2.00
—
—
ns
ns
6
time) (4MIN = 0.00 x B1 + 0.00)
B17 CLKOUT to TA, TEA, BI, BB, BG, BR
valid (hold time) (MIN = 0.00 x B1 +
7
1.00 )
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
17
Bus Signal Timing
Table 7. Bus Operation Timings (continued)
33 MHz 40 MHz 50 MHz
66 MHz
Num
Characteristic
Unit
Min
Max
Min
Max
Min
Max
Min
Max
B17a CLKOUT to KR, RETRY, CR valid
(hold time) (MIN = 0.00 x B1 + 2.00)
2.00
—
2.00
—
2.00
—
2.00
—
ns
ns
B18 D(0:31), DP(0:3) valid to CLKOUT
6.00
—
—
—
—
6.00
—
—
—
—
6.00
—
—
—
—
6.00
—
—
—
—
8
rising edge (setup time) (MIN = 0.00
x B1 + 6.00)
B19 CLKOUT rising edge to D(0:31),
1.00
4.00
2.00
1.00
4.00
2.00
1.00
4.00
2.00
2.00
4.00
2.00
ns
ns
ns
8
DP(0:3) valid (hold time) (MIN = 0.00
9
x B1 + 1.00 )
B20 D(0:31), DP(0:3) valid to CLKOUT
10
falling edge (setup time) (MIN = 0.00
x B1 + 4.00)
B21 CLKOUT falling edge to D(0:31),
10
DP(0:3) valid (hold Time) (MIN =
0.00 x B1 + 2.00)
B22 CLKOUT rising edge to CS asserted
GPCM ACS = 00 (MAX = 0.25 x B1 +
6.3)
7.60 13.80 6.30 12.50 5.00 11.30 3.80 10.00 ns
B22a CLKOUT falling edge to CS asserted
GPCM ACS = 10, TRLX = 0 (MAX =
0.00 x B1 + 8.00)
—
8.00
—
8.00
—
8.00
—
8.00
ns
B22b CLKOUT falling edge to CS asserted
GPCM ACS = 11, TRLX = 0, EBDF =
0 (MAX = 0.25 x B1 + 6.3)
7.60 13.80 6.30 12.50 5.00 11.30 3.80 10.00 ns
B22c CLKOUT falling edge to CS asserted 10.90 18.00 10.90 18.00 7.00 14.30 5.20 12.30 ns
GPCM ACS = 11, TRLX = 0, EBDF =
1 (MAX = 0.375 x B1 + 6.6)
B23 CLKOUT rising edge to CS negated
GPCM read access, GPCM write
access ACS = 00, TRLX = 0 & CSNT =
0 (MAX = 0.00 x B1 + 8.00)
2.00
8.00
2.00
8.00
2.00
8.00
2.00
8.00
ns
B24 A(0:31) and BADDR(28:30) to CS
asserted GPCM ACS = 10, TRLX = 0
(MIN = 0.25 x B1 - 2.00)
5.60
—
—
4.30
—
—
3.00
8.00
—
—
1.80
5.60
—
—
ns
ns
B24a A(0:31) and BADDR(28:30) to CS
asserted GPCM ACS = 11 TRLX = 0
(MIN = 0.50 x B1 - 2.00)
13.20
10.50
B25 CLKOUT rising edge to OE, WE(0:3)
asserted (MAX = 0.00 x B1 + 9.00)
—
9.00
9.00
9.00
9.00
9.00
9.00
9.00
9.00
ns
ns
B26 CLKOUT rising edge to OE negated
(MAX = 0.00 x B1 + 9.00)
2.00
2.00
2.00
2.00
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
18
Bus Signal Timing
Table 7. Bus Operation Timings (continued)
33 MHz 40 MHz 50 MHz
66 MHz
Num
Characteristic
Unit
Min
Max
Min
Max
Min
Max
Min
Max
B27 A(0:31) and BADDR(28:30) to CS
asserted GPCM ACS = 10, TRLX = 1
(MIN = 1.25 x B1 - 2.00)
35.90
43.50
—
—
29.30
35.50
—
—
23.00
28.00
—
—
16.90
—
ns
B27a A(0:31) and BADDR(28:30) to CS
asserted GPCM ACS = 11, TRLX = 1
(MIN = 1.50 x B1 - 2.00)
—
—
—
20.70
—
—
ns
ns
B28 CLKOUT rising edge to WE(0:3)
negated GPCM write access CSNT
= 0 (MAX = 0.00 x B1 + 9.00)
9.00
9.00
9.00
9.00
B28a CLKOUT falling edge to WE(0:3)
negated GPCM write access
7.60 14.30 6.30 13.00 5.00 11.80 3.80 10.50 ns
TRLX = 0, 1, CSNT = 1, EBDF = 0
(MAX = 0.25 x B1 + 6.80)
B28b CLKOUT falling edge to CS negated
GPCM write access TRLX = 0,1,
—
14.30
—
13.00
—
11.80
—
10.50 ns
CSNT = 1 ACS = 10 or ACS = 11,
EBDF = 0 (MAX = 0.25 x B1 + 6.80)
B28c CLKOUT falling edge to WE(0:3)
negated GPCM write access
10.90 18.00 10.90 18.00 7.00 14.30 5.20 12.30 ns
TRLX = 0, CSNT = 1 write access
TRLX = 0,1, CSNT = 1, EBDF = 1
(MAX = 0.375 x B1 + 6.6)
B28d CLKOUT falling edge to CS negated
GPCM write access TRLX = 0,1,
—
18.00
—
18.00
—
14.30
—
12.30 ns
CSNT = 1, ACS = 10, or ACS = 11,
EBDF = 1 (MAX = 0.375 x B1 + 6.6)
B29 WE(0:3) negated to D(0:31), DP(0:3)
High-Z GPCM write access, CSNT
5.60
—
—
4.30
—
—
3.00
8.00
—
—
1.80
5.60
—
—
ns
ns
= 0, EBDF = 0 (MIN = 0.25 x B1 - 2.00)
B29a WE(0:3) negated to D(0:31), DP(0:3) 13.20
High-Z GPCM write access, TRLX = 0,
CSNT = 1, EBDF = 0 (MIN = 0.50 x B1
- 2.00)
10.50
B29b CS negated to D(0:31), DP(0:3), High 5.60
Z GPCM write access, ACS = 00,
TRLX = 0,1 & CSNT = 0 (MIN = 0.25 x
B1 - 2.00)
—
—
4.30
—
—
3.00
8.00
—
—
1.80
5.60
—
—
ns
ns
B29c CS negated to D(0:31), DP(0:3)
High-Z GPCM write access, TRLX = 0,
CSNT = 1, ACS = 10, or ACS = 11
EBDF = 0 (MIN = 0.50 x B1 - 2.00)
13.20
10.50
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
19
Bus Signal Timing
Table 7. Bus Operation Timings (continued)
33 MHz 40 MHz 50 MHz
66 MHz
Num
Characteristic
Unit
Min
Max
Min
Max
Min
Max
Min
Max
B29d WE(0:3) negated to D(0:31), DP(0:3) 43.50
High-Z GPCM write access, TRLX = 1,
CSNT = 1, EBDF = 0 (MIN = 1.50 x B1
- 2.00)
—
35.50
35.50
3.00
—
28.00
28.00
1.10
—
20.70
20.70
0.00
—
ns
B29e CS negated to D(0:31), DP(0:3)
High-Z GPCM write access, TRLX = 1,
CSNT = 1, ACS = 10, or ACS = 11
EBDF = 0 (MIN = 1.50 x B1 - 2.00)
43.50
5.00
5.00
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
ns
ns
ns
ns
ns
B29f WE(0:3) negated to D(0:31), DP(0:3)
High Z GPCM write access, TRLX = 0,
CSNT = 1, EBDF = 1 (MIN = 0.375 x
B1 - 6.30)
B29g CS negated to D(0:31), DP(0:3)
High-Z GPCM write access, TRLX = 0,
CSNT = 1 ACS = 10 or ACS = 11,
EBDF = 1 (MIN = 0.375 x B1 - 6.30)
3.00
1.10
0.00
B29h WE(0:3) negated to D(0:31), DP(0:3) 38.40
High Z GPCM write access, TRLX = 1,
CSNT = 1, EBDF = 1 (MIN = 0.375 x
B1 - 3.30)
31.10
31.10
24.20
24.20
17.50
17.50
B29i CS negated to D(0:31), DP(0:3)
High-Z GPCM write access, TRLX = 1,
CSNT = 1, ACS = 10 or ACS = 11,
EBDF = 1 (MIN = 0.375 x B1 - 3.30)
38.40
B30 CS, WE(0:3) negated to A(0:31),
5.60
—
—
4.30
—
—
3.00
8.00
—
—
1.80
5.60
—
—
ns
ns
BADDR(28:30) Invalid GPCM write
11
access
(MIN = 0.25 x B1 - 2.00)
B30a WE(0:3) negated to A(0:31),
BADDR(28:30) Invalid GPCM, write
access, TRLX = 0, CSNT = 1, CS
negated to A(0:31) invalid GPCM write
access TRLX = 0, CSNT =1 ACS = 10,
or ACS == 11, EBDF = 0 (MIN = 0.50
x B1 - 2.00)
13.20
10.50
B30b WE(0:3) negated to A(0:31) Invalid
GPCM BADDR(28:30) invalid GPCM
write access, TRLX = 1, CSNT = 1.
CS negated to A(0:31) Invalid GPCM
write access TRLX = 1, CSNT = 1,
ACS = 10, or ACS == 11 EBDF = 0
(MIN = 1.50 x B1 - 2.00)
43.50
—
35.50
—
28.00
—
20.70
—
ns
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
20
Bus Signal Timing
Table 7. Bus Operation Timings (continued)
33 MHz 40 MHz 50 MHz
66 MHz
Num
Characteristic
Unit
Min
Max
Min
Max
Min
Max
Min
Max
B30c WE(0:3) negated to A(0:31),
BADDR(28:30) invalid GPCM write
access, TRLX = 0, CSNT = 1.
8.40
—
6.40
—
4.50
—
2.70
—
ns
CS negated to A(0:31) invalid GPCM
write access, TRLX = 0, CSNT = 1
ACS = 10, ACS == 11, EBDF = 1
(MIN = 0.375 x B1 - 3.00)
B30d WE(0:3) negated to A(0:31),
BADDR(28:30) invalid GPCM write
access TRLX = 1, CSNT =1,
38.67
1.50
—
31.38
1.50
—
24.50
1.50
—
17.83
1.50
—
ns
ns
CS negated to A(0:31) invalid GPCM
write access TRLX = 1, CSNT = 1,
ACS = 10 or 11, EBDF = 1
B31 CLKOUT falling edge to CS valid - as
requested by control bit CST4 in the
corresponding word in the UPM
(MAX = 0.00 X B1 + 6.00)
6.00
6.00
6.00
6.00
B31a CLKOUT falling edge to CS valid - as
requested by control bit CST1 in the
corresponding word in the UPM
(MAX = 0.25 x B1 + 6.80)
7.60 14.30 6.30 13.00 5.00 11.80 3.80 10.50 ns
B31b CLKOUT rising edge to CS valid - as
requested by control bit CST2 in the
corresponding word in the UPM
(MAX = 0.00 x B1 + 8.00)
1.50
8.00
1.50
8.00
1.50
8.00
1.50
8.00
ns
B31c CLKOUT rising edge to CS valid- as
requested by control bit CST3 in the
corresponding word in the UPM
(MAX = 0.25 x B1 + 6.30)
7.60 13.80 6.30 12.50 5.00 11.30 3.80 10.00 ns
9.40 18.00 7.60 16.00 13.30 14.10 11.30 12.30 ns
B31d CLKOUT falling edge to CS valid, as
requested by control bit CST1 in the
corresponding word in the UPM
EBDF = 1 (MAX = 0.375 x B1 + 6.6)
B32 CLKOUT falling edge to BS valid- as
requested by control bit BST4 in the
corresponding word in the UPM
(MAX = 0.00 x B1 + 6.00)
1.50
6.00
1.50
6.00
1.50
6.00
1.50
6.00
ns
B32a CLKOUT falling edge to BS valid - as
requested by control bit BST1 in the
corresponding word in the UPM,
7.60 14.30 6.30 13.00 5.00 11.80 3.80 10.50 ns
EBDF = 0 (MAX = 0.25 x B1 + 6.80)
B32b CLKOUT rising edge to BS valid - as
requested by control bit BST2 in the
corresponding word in the UPM
(MAX = 0.00 x B1 + 8.00)
1.50
8.00
1.50
8.00
1.50
8.00
1.50
8.00
ns
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
21
Bus Signal Timing
Table 7. Bus Operation Timings (continued)
33 MHz 40 MHz 50 MHz
Min Max Min Max Min Max
66 MHz
Min Max
Num
Characteristic
Unit
B32c CLKOUT rising edge to BS valid - as
requested by control bit BST3 in the
corresponding word in the UPM
(MAX = 0.25 x B1 + 6.80)
7.60 14.30 6.30 13.00 5.00 11.80 3.80 10.50 ns
B32d CLKOUT falling edge to BS valid- as
requested by control bit BST1 in the
corresponding word in the UPM,
9.40 18.00 7.60 16.00 13.30 14.10 11.30 12.30 ns
EBDF = 1 (MAX = 0.375 x B1 + 6.60)
B33 CLKOUT falling edge to GPL valid - as 1.50
requested by control bit GxT4 in the
corresponding word in the UPM
6.00
1.50
6.00
1.50
6.00
1.50
6.00
ns
(MAX = 0.00 x B1 + 6.00)
B33a CLKOUT rising edge to GPL Valid - as 7.60 14.30 6.30 13.00 5.00 11.80 3.80 10.50 ns
requested by control bit GxT3 in the
corresponding word in the UPM
(MAX = 0.25 x B1 + 6.80)
B34 A(0:31), BADDR(28:30), and D(0:31)
to CS valid - as requested by control bit
CST4 in the corresponding word in the
UPM (MIN = 0.25 x B1 - 2.00)
5.60
—
—
—
—
—
—
—
4.30
10.50
16.70
4.30
—
—
—
—
—
—
—
3.00
8.00
—
—
—
—
—
—
—
1.80
5.60
9.40
1.80
5.60
9.40
1.80
—
—
—
—
—
—
—
ns
ns
ns
ns
ns
ns
ns
B34a A(0:31), BADDR(28:30), and D(0:31) 13.20
to CS valid - as requested by control bit
CST1 in the corresponding word in the
UPM (MIN = 0.50 x B1 - 2.00)
B34b A(0:31), BADDR(28:30), and D(0:31) 20.70
to CS valid - as requested by CST2 in
the corresponding word in UPM
13.00
3.00
(MIN = 0.75 x B1 - 2.00)
B35 A(0:31), BADDR(28:30) to CS valid -
as requested by control bit BST4 in the
corresponding word in the UPM
(MIN = 0.25 x B1 - 2.00)
5.60
B35a A(0:31), BADDR(28:30), and D(0:31) 13.20
to BS valid - As Requested by BST1 in
the corresponding word in the UPM
(MIN = 0.50 x B1 - 2.00)
10.50
16.70
4.30
8.00
B35b A(0:31), BADDR(28:30), and D(0:31) 20.70
to BS valid - as requested by control bit
BST2 in the corresponding word in the
UPM (MIN = 0.75 x B1 - 2.00)
13.00
3.00
B36 A(0:31), BADDR(28:30), and D(0:31)
to GPL valid as requested by control
bit GxT4 in the corresponding word in
the UPM (MIN = 0.25 x B1 - 2.00)
5.60
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
22
Bus Signal Timing
Table 7. Bus Operation Timings (continued)
33 MHz 40 MHz 50 MHz
66 MHz
Num
Characteristic
Unit
Min
Max
Min
Max
Min
Max
Min
Max
B37 UPWAIT valid to CLKOUT falling edge 6.00
—
6.00
1.00
7.00
7.00
—
6.00
1.00
7.00
7.00
—
6.00
—
ns
ns
ns
ns
12
(MIN = 0.00 x B1 + 6.00)
B38 CLKOUT falling edge to UPWAIT valid 1.00
—
—
—
—
—
—
—
—
—
1.00
7.00
7.00
—
—
—
12
(MIN = 0.00 x B1 + 1.00)
13
B39 AS valid to CLKOUT rising edge
(MIN = 0.00 x B1 + 7.00)
7.00
7.00
B40 A(0:31), TSIZ(0:1), RD/WR, BURST,
valid to CLKOUT rising edge
(MIN = 0.00 x B1 + 7.00)
B41 TS valid to CLKOUT rising edge (setup 7.00
time) (MIN = 0.00 x B1 + 7.00)
—
—
7.00
2.00
—
—
—
7.00
2.00
—
—
—
7.00
2.00
—
—
—
ns
ns
ns
B42 CLKOUT rising edge to TS valid (hold 2.00
time) (MIN = 0.00 x B1 + 2.00)
B43 AS negation to memory controller
signals negation (MAX = TBD)
—
TBD
TBD
TBD
TBD
1
2
Phase and frequency jitter performance results are only valid if the input jitter is less than the prescribed value.
If the rate of change of the frequency of EXTAL is slow (I.e. it does not jump between the minimum and maximum
values in one cycle) or the frequency of the jitter is fast (I.e., it does not stay at an extreme value for a long time) then
the maximum allowed jitter on EXTAL can be up to 2%.
3
4
The timings specified in B4 and B5 are based on full strength clock.
The timing for BR output is relevant when the MPC862/857T/857DSL is selected to work with external bus arbiter.
The timing for BG output is relevant when the MPC862/857T/857DSL is selected to work with internal bus arbiter.
5
6
For part speeds above 50MHz, use 9.80ns for B11a.
The timing required for BR input is relevant when the MPC862/857T/857DSL is selected to work with internal bus
arbiter. The timing for BG input is relevant when the MPC862/857T/857DSL is selected to work with external bus
arbiter.
7
8
For part speeds above 50MHz, use 2ns for B17.
The D(0:31) and DP(0:3) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input
signal is asserted.
9
For part speeds above 50MHz, use 2ns for B19.
10
The D(0:31) and DP(0:3) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only
for read accesses controlled by chip-selects under control of the UPM in the memory controller, for data beats where
DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)
11
12
The timing B30 refers to CS when ACS = 00 and to WE(0:3) when CSNT = 0.
The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified
in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 19.
13
The AS signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior
specified in Figure 22.
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
23
Bus Signal Timing
Figure 4 is the control timing diagram.
2.0 V
2.0 V
CLKOUT
0.8 V
0.8 V
A
B
2.0 V
0.8 V
2.0 V
0.8 V
Outputs
Outputs
Inputs
A
B
2.0 V
0.8 V
2.0 V
0.8 V
D
C
2.0 V
0.8 V
2.0 V
0.8 V
D
C
2.0 V
0.8 V
2.0 V
0.8 V
Inputs
Legend:
A
B
C
D
Maximum output delay specification.
Minimum output hold time.
Minimum input setup time specification.
Minimum input hold time specification.
Figure 4. Control Timing
Figure 5 provides the timing for the external clock.
CLKOUT
B1
B1
B3
B2
B4
B5
Figure 5. External Clock Timing
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
24
Bus Signal Timing
Figure 6 provides the timing for the synchronous output signals.
CLKOUT
B8
B7
B9
Output
Signals
B8a
B8b
B7a
B7b
B9
Output
Signals
Output
Signals
Figure 6. Synchronous Output Signals Timing
Figure 7 provides the timing for the synchronous active pull-up and open-drain output signals.
CLKOUT
B13
B11
B12
B12a
B15
TS, BB
TA, BI
TEA
B13a
B11a
B14
Figure 7. Synchronous Active Pull-Up Resistor and Open-Drain Outputs
Signals Timing
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
25
Bus Signal Timing
Figure 8 provides the timing for the synchronous input signals.
CLKOUT
B16
B17
TA, BI
B16a
B16b
B17a
B17
TEA, KR,
RETRY, CR
BB, BG, BR
Figure 8. Synchronous Input Signals Timing
Figure 9 provides normal case timing for input data. It also applies to normal read accesses under the
control of the UPM in the memory controller.
CLKOUT
B16
B17
TA
B18
B19
D[0:31],
DP[0:3]
Figure 9. Input Data Timing in Normal Case
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
26
Freescale Semiconductor
Bus Signal Timing
Figure 10 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in
the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)
CLKOUT
TA
B20
B21
D[0:31],
DP[0:3]
Figure 10. Input Data Timing when Controlled by UPM in the
Memory Controller and DLT3 = 1
Figure 11 through Figure 14 provide the timing for the external bus read controlled by various GPCM
factors.
CLKOUT
B11
B8
B12
TS
A[0:31]
CSx
B22
B23
B25
B26
B19
OE
B28
WE[0:3]
B18
D[0:31],
DP[0:3]
Figure 11. External Bus Read Timing (GPCM Controlled—ACS = 00)
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
27
Bus Signal Timing
CLKOUT
B11
B8
B12
TS
A[0:31]
CSx
B23
B22a
B24
B25
B26
B19
OE
B18
D[0:31],
DP[0:3]
Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 10)
CLKOUT
TS
B11
B8
B12
B22b
B22c
A[0:31]
CSx
B23
B24a
B25
B26
B19
OE
B18
D[0:31],
DP[0:3]
Figure 13. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11)
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
28
Freescale Semiconductor
Bus Signal Timing
CLKOUT
TS
B11
B12
B8
A[0:31]
CSx
B23
B22a
B27
B26
OE
B27a
B22b B22c
B18
B19
D[0:31],
DP[0:3]
Figure 14. External Bus Read Timing (GPCM Controlled—TRLX = 1,
ACS = 10, ACS = 11)
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
29
Bus Signal Timing
Figure 15 through Figure 17 provide the timing for the external bus write controlled by various GPCM
factors.
CLKOUT
B11
B8
B12
TS
A[0:31]
CSx
B30
B22
B23
B25
B28
WE[0:3]
OE
B26
B29b
B29
B8
B9
D[0:31],
DP[0:3]
Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 0,1 CSNT = 0)
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
30
Bus Signal Timing
CLKOUT
TS
B11
B8
B12
B30a B30c
B23
A[0:31]
CSx
B22
B28b B28d
B25
B29c B29g
WE[0:3]
OE
B26
B29a B29f
B28a B28c
B8
B9
D[0:31],
DP[0:3]
Figure 16. External Bus Write Timing (GPCM Controlled—TRLX = 0,1 CSNT = 1)
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
31
Bus Signal Timing
CLKOUT
B11
B12
TS
A[0:31]
CSx
B8
B30b B30d
B22
B28b B28d
B23
B25
B29e B29i
B29d B29h
WE[0:3]
OE
B26
B29b
B8
B28a B28c
B9
D[0:31],
DP[0:3]
Figure 17. External Bus Write Timing (GPCM Controlled—TRLX = 0,1, CSNT = 1)
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
32
Bus Signal Timing
Figure 18 provides the timing for the external bus controlled by the UPM.
CLKOUT
B8
A[0:31]
B31a
B31d
B31c
B31
B31b
CSx
B34
B34a
B34b
B32a B32d
B32c
B32
B32b
BS_A[0:3],
BS_B[0:3]
B35 B36
B35b
B35a
B33a
B33
GPL_A[0:5],
GPL_B[0:5]
Figure 18. External Bus Timing (UPM Controlled Signals)
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
33
Bus Signal Timing
Figure 19 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.
CLKOUT
B37
UPWAIT
B38
CSx
BS_A[0:3],
BS_B[0:3]
GPL_A[0:5],
GPL_B[0:5]
Figure 19. Asynchronous UPWAIT Asserted Detection in UPM Handled
Cycles Timing
Figure 20 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.
CLKOUT
B37
UPWAIT
B38
CSx
BS_A[0:3],
BS_B[0:3]
GPL_A[0:5],
GPL_B[0:5]
Figure 20. Asynchronous UPWAIT Negated Detection in UPM Handled
Cycles Timing
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
34
Freescale Semiconductor
Bus Signal Timing
Figure 21 provides the timing for the synchronous external master access controlled by the GPCM.
CLKOUT
B41
B40
B42
TS
A[0:31],
TSIZ[0:1],
R/W, BURST
B22
CSx
Figure 21. Synchronous External Master Access Timing
(GPCM Handled ACS = 00)
Figure 22 provides the timing for the asynchronous external master memory access controlled by the
GPCM.
CLKOUT
B39
AS
B40
A[0:31],
TSIZ[0:1],
R/W
B22
CSx
Figure 22. Asynchronous External Master Memory Access Timing
(GPCM Controlled—ACS = 00)
Figure 23 provides the timing for the asynchronous external master control signals negation.
AS
B43
CSx, WE[0:3],
OE, GPLx,
BS[0:3]
Figure 23. Asynchronous External Master—Control Signals Negation Timing
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
35
Bus Signal Timing
Table 8 provides interrupt timing for the MPC862/857T/857DSL.
Table 8. Interrupt Timing
All Frequencies
Min Max
1
Num
Characteristic
Unit
I39
I40
I41
I42
I43
IRQx valid to CLKOUT rising edge (set up time)
IRQx hold time after CLKOUT
IRQx pulse width low
6.00
2.00
3.00
3.00
ns
ns
ns
ns
—
IRQx pulse width high
IRQx edge-to-edge time
4xT
CLOCKOUT
1
The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being
defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or
negated with reference to the CLKOUT.
The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry,
and has no direct relation with the total system interrupt latency that the MPC862/857T/857DSL is able to
support.
Figure 24 provides the interrupt detection timing for the external level-sensitive lines.
CLKOUT
I39
I40
IRQx
Figure 24. Interrupt Detection Timing for External Level Sensitive Lines
Figure 25 provides the interrupt detection timing for the external edge-sensitive lines.
CLKOUT
I41
I42
IRQx
I43
I43
Figure 25. Interrupt Detection Timing for External Edge Sensitive Lines
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
36
Bus Signal Timing
Table 9 shows the PCMCIA timing for the MPC862/857T/857DSL.
Table 9. PCMCIA Timing
33 MHz
40 MHz
50 MHz
66 MHz
Num
Characteristic
Unit
Min
Max
Min
Max
Min
Max
Min
Max
A(0:31), REG valid to PCMCIA
P44 Strobe asserted. (MIN = 0.75 x
B1 - 2.00)
20.70
—
16.70
—
13.00
—
9.40
—
ns
1
A(0:31), REG valid to ALE
P45 negation. (MIN = 1.00 x B1 -
28.30
—
23.00
—
18.00
—
13.20
—
ns
1
2.00)
CLKOUT to REG valid (MAX =
0.25 x B1 + 8.00)
7.60
8.60
7.60
7.60
—
15.60
—
6.30
7.30
6.30
6.30
—
14.30
—
5.00
6.00
5.00
5.00
—
13.00
—
3.80
4.80
3.80
3.80
—
11.80
—
ns
ns
ns
ns
ns
P46
CLKOUT to REG Invalid. (MIN =
0.25 x B1 + 1.00)
P47
CLKOUT to CE1, CE2 asserted.
P48
15.60
15.60
11.00
14.30
14.30
11.00
13.00
13.00
11.00
11.80
11.80
11.00
(MAX = 0.25 x B1 + 8.00)
CLKOUT to CE1, CE2 negated.
P49
(MAX = 0.25 x B1 + 8.00)
CLKOUT to PCOE, IORD, PCWE,
P50 IOWR assert time. (MAX = 0.00 x
B1 + 11.00)
CLKOUT to PCOE, IORD, PCWE, 2.00
P51 IOWR negate time. (MAX = 0.00 x
B1 + 11.00)
11.00
2.00
11.00
2.00
11.00
2.00
11.00
ns
CLKOUT to ALE assert time
(MAX = 0.25 x B1 + 6.30)
7.60
13.80
15.60
—
6.30
—
12.50
14.30
—
5.00
—
11.30
13.00
—
3.80
—
10.00
11.80
—
ns
ns
ns
ns
P52
P53
P54
CLKOUT to ALE negate time
(MAX = 0.25 x B1 + 8.00)
—
PCWE, IOWR negated to D(0:31)
5.60
8.00
4.30
8.00
3.00
8.00
1.80
8.00
1
invalid. (MIN = 0.25 x B1 - 2.00)
WAITA and WAITB valid to
—
—
—
—
1
P55 CLKOUT rising edge. (MIN =
0.00 x B1 + 8.00)
CLKOUT rising edge to WAITA
P56 and WAITB invalid. (MIN = 0.00 x
2.00
—
2.00
—
2.00
—
2.00
—
ns
1
B1 + 2.00)
1
PSST = 1. Otherwise add PSST times cycle time.
PSHT = 0. Otherwise add PSHT times cycle time.
These synchronous timings define when the WAITx signals are detected in order to freeze (or relieve) the PCMCIA
current cycle. The WAITx assertion will be effective only if it is detected 2 cycles before the PSL timer expiration. See
PCMCIA Interface in the MPC862 PowerQUICC User s Manual.
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
37
Bus Signal Timing
Figure 26 provides the PCMCIA access cycle timing for the external bus read.
CLKOUT
TS
P44
A[0:31]
P46
P48
P45
P47
P49
P51
P52
REG
CE1/CE2
PCOE, IORD
ALE
P50
P53
P52
B18
B19
D[0:31]
Figure 26. PCMCIA Access Cycles Timing External Bus Read
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
38
Freescale Semiconductor
Bus Signal Timing
Figure 27 provides the PCMCIA access cycle timing for the external bus write.
CLKOUT
TS
P44
A[0:31]
P46
P48
P45
P47
P49
P51
P52
B19
REG
CE1/CE2
PCOE, IOWR
ALE
P50
P53
B18
P54
P52
D[0:31]
Figure 27. PCMCIA Access Cycles Timing External Bus Write
Figure 28 provides the PCMCIA WAIT signals detection timing.
CLKOUT
P55
P56
WAITx
Figure 28. PCMCIA WAIT Signals Detection Timing
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
39
Bus Signal Timing
Table 10 shows the PCMCIA port timing for the MPC862/857T/857DSL.
Table 10. PCMCIA Port Timing
33 MHz
40 MHz
50 MHz
66 MHz
Num
Characteristic
Unit
Min
Max
Min
Max
Min
Max
Min
Max
CLKOUT to OPx Valid (MAX = 0.00 x
B1 + 19.00)
—
19.00
—
19.00
—
19.00
—
19.00 ns
P57
P58
P59
P60
1
HRESET negated to OPx drive
25.70
5.00
1.00
—
—
—
21.70
5.00
1.00
—
—
—
18.00
5.00
1.00
—
—
—
14.40
5.00
1.00
—
—
—
ns
ns
ns
(MIN = 0.75 x B1 + 3.00)
IP_Xx valid to CLKOUT rising edge
(MIN = 0.00 x B1 + 5.00)
CLKOUT rising edge to IP_Xx invalid
(MIN = 0.00 x B1 + 1.00)
1
OP2 and OP3 only.
Figure 29 provides the PCMCIA output port timing for the MPC862/857T/857DSL.
CLKOUT
P57
Output
Signals
HRESET
P58
OP2, OP3
Figure 29. PCMCIA Output Port Timing
Figure 30 provides the PCMCIA output port timing for the MPC862/857T/857DSL.
CLKOUT
P59
P60
Input
Signals
Figure 30. PCMCIA Input Port Timing
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
40
Freescale Semiconductor
Bus Signal Timing
Table 11 shows the debug port timing for the MPC862/857T/857DSL.
Table 11. Debug Port Timing
All Frequencies
Num
Characteristic
Unit
Min
Max
D61
DSCK cycle time
3 x T
-
CLOCKOUT
D62
D63
D64
D65
D66
D67
DSCK clock pulse width
DSCK rise and fall times
DSDI input data setup time
DSDI data hold time
1.25 x T
-
CLOCKOUT
0.00
3.00
ns
ns
ns
ns
ns
8.00
5.00
0.00
0.00
DSCK low to DSDO data valid
DSCK low to DSDO invalid
15.00
2.00
Figure 31 provides the input timing for the debug port clock.
DSCK
D61
D62
D61
D62
D63
Figure 31. Debug Port Clock Input Timing
D63
Figure 32 provides the timing for the debug port.
DSCK
D64
D65
DSDI
D66
D67
DSDO
Figure 32. Debug Port Timings
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
41
Bus Signal Timing
Table 12 shows the reset timing for the MPC862/857T/857DSL.
Table 12. Reset Timing
33 MHz
40 MHz
50 MHz
66 MHz
Num
Characteristic
Unit
Min
Max
Min
Max
Min
Max
Min
Max
CLKOUT to HRESET high impedance
(MAX = 0.00 x B1 + 20.00)
—
—
20.00
—
20.00
—
—
20.00
—
20.00 ns
20.00 ns
R69
R70
CLKOUT to SRESET high impedance
(MAX = 0.00 x B1 + 20.00)
20.00
—
—
20.00
—
20.00
—
—
RSTCONF pulse width
(MIN = 17.00 x B1)
515.20
425.00
340.00
257.60
—
ns
R71
R72
—
—
—
—
—
—
—
—
—
—
—
—
—
—
ns
Configuration data to HRESET rising
504.50
425.00
350.00
277.30
R73 edge set up time
(MIN = 15.00 x B1 + 50.00)
Configuration data to RSTCONF rising 350.00
R74 edge set up time
—
—
—
350.00
0.00
—
—
—
350.00
0.00
—
—
—
350.00
0.00
—
—
—
ns
ns
ns
(MIN = 0.00 x B1 + 350.00)
Configuration data hold time after
R75 RSTCONF negation
0.00
0.00
(MIN = 0.00 x B1 + 0.00)
Configuration data hold time after
0.00
0.00
0.00
R76 HRESET negation
(MIN = 0.00 x B1 + 0.00)
HRESET and RSTCONF asserted to
data out drive (MAX = 0.00 x B1 + 25.00)
—
—
—
25.00
25.00
25.00
—
—
—
25.00
25.00
25.00
—
—
—
25.00
25.00
25.00
—
—
—
25.00 ns
25.00 ns
25.00 ns
R77
R78
RSTCONF negated to data out high
impedance. (MAX = 0.00 x B1 + 25.00)
CLKOUT of last rising edge before chip
R79 three-states HRESET to data out high
impedance. (MAX = 0.00 x B1 + 25.00)
R80 DSDI, DSCK set up (MIN = 3.00 x B1)
90.90
0.00
—
—
75.00
0.00
—
—
60.00
0.00
—
—
45.50
0.00
—
—
ns
ns
DSDI, DSCK hold time
R81
(MIN = 0.00 x B1 + 0.00)
SRESET negated to CLKOUT rising
R82 edge for DSDI and DSCK sample
(MIN = 8.00 x B1)
242.40
—
200.00
—
160.00
—
121.20
—
ns
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
42
Bus Signal Timing
Figure 33 shows the reset timing for the data bus configuration.
HRESET
R71
R76
RSTCONF
D[0:31] (IN)
R73
R74
R75
Figure 33. Reset Timing—Configuration from Data Bus
Figure 34 provides the reset timing for the data bus weak drive during configuration.
CLKOUT
R69
HRESET
R79
RSTCONF
R77
R78
D[0:31] (OUT)
(Weak)
Figure 34. Reset Timing—Data Bus Weak Drive during Configuration
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
43
IEEE 1149.1 Electrical Specifications
Figure 35 provides the reset timing for the debug port configuration.
CLKOUT
R70
R82
SRESET
R80
R80
R81
R81
DSCK, DSDI
Figure 35. Reset Timing—Debug Port Configuration
10 IEEE 1149.1 Electrical Specifications
Table 13 provides the JTAG timings for the MPC862/857T/857DSL shown in Figure 36 though Figure 39.
Table 13. JTAG Timing
All Frequencies
Num
Characteristic
Unit
Min
Max
J82
J83
J84
J85
J86
J87
J88
J89
J90
J91
J92
J93
J94
J95
J96
TCK cycle time
100.00
40.00
0.00
5.00
25.00
—
—
—
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
TCK clock pulse width measured at 1.5 V
TCK rise and fall times
10.00
—
TMS, TDI data setup time
TMS, TDI data hold time
—
TCK low to TDO data valid
27.00
—
TCK low to TDO data invalid
0.00
—
TCK low to TDO high impedance
TRST assert time
20.00
—
100.00
40.00
—
TRST setup time to TCK low
—
TCK falling edge to output valid
TCK falling edge to output valid out of high impedance
TCK falling edge to output high impedance
Boundary scan input valid to TCK rising edge
TCK rising edge to boundary scan input invalid
50.00
50.00
50.00
—
—
—
50.00
50.00
—
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
44
IEEE 1149.1 Electrical Specifications
TCK
J82
J83
J82
J83
J84
J84
Figure 36. JTAG Test Clock Input Timing
TCK
J85
J86
TMS, TDI
J87
J88
J89
TDO
TCK
Figure 37. JTAG Test Access Port Timing Diagram
J91
J90
TRST
TCK
Figure 38. JTAG TRST Timing Diagram
J92
J93
J94
Output
Signals
Output
Signals
J95
J96
Output
Signals
Figure 39. Boundary Scan (JTAG) Timing Diagram
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
45
CPM Electrical Characteristics
11 CPM Electrical Characteristics
This section provides the AC and DC electrical specifications for the communications processor module
(CPM) of the MPC862/857T/857DSL.
11.1 PIP/PIO AC Electrical Specifications
Table 14 provides the PIP/PIO AC timings as shown in Figure 40 though Figure 44.
Table 14. PIP/PIO Timing
All Frequencies
Num
Characteristic
Unit
Min
Max
21
22
23
24
25
26
27
28
29
30
31
Data-in setup time to STBI low
0
2.5 – t3
1.5
—
—
—
—
—
—
2
ns
clk
clk
ns
clk
clk
clk
clk
ns
ns
ns
1
Data-in hold time to STBI high
STBI pulse width
STBO pulse width
1 clk – 5 ns
Data-out setup time to STBO low
Data-out hold time from STBO high
STBI low to STBO low (Rx interlock)
STBI low to STBO high (Tx interlock)
Data-in setup time to clock high
Data-in hold time from clock high
Clock low to data-out valid (CPU writes data, control, or direction)
2
5
—
2
—
—
—
25
15
7.5
—
1
t3 = Specification 23
DATA-IN
21
22
23
STBI
27
24
STBO
Figure 40. PIP Rx (Interlock Mode) Timing Diagram
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
46
CPM Electrical Characteristics
DATA-OUT
25
26
24
STBO
(Output)
28
23
STBI
(Input)
Figure 41. PIP Tx (Interlock Mode) Timing Diagram
DATA-IN
21
22
23
24
STBI
(Input)
STBO
(Output)
Figure 42. PIP Rx (Pulse Mode) Timing Diagram
DATA-OUT
25
26
24
23
STBO
(Output)
STBI
(Input)
Figure 43. PIP TX (Pulse Mode) Timing Diagram
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
47
CPM Electrical Characteristics
CLKO
29
30
DATA-IN
31
DATA-OUT
Figure 44. Parallel I/O Data-In/Data-Out Timing Diagram
11.2 Port C Interrupt AC Electrical Specifications
Table 15 provides the timings for port C interrupts.
Table 15. Port C Interrupt Timing
33.34 MHz
Num
Characteristic
Unit
Min
Max
35
36
Port C interrupt pulse width low (edge-triggered mode)
Port C interrupt minimum time between active edges
55
55
—
—
ns
ns
Figure 45 shows the port C interrupt detection timing.
36
Port C
(Input)
35
Figure 45. Port C Interrupt Detection Timing
11.3 IDMA Controller AC Electrical Specifications
Table 16 provides the IDMA controller timings as shown in Figure 46 though Figure 49.
Table 16. IDMA Controller Timing
All Frequencies
Num
Characteristic
Unit
Min
Max
40
41
42
DREQ setup time to clock high
7
3
—
—
12
ns
ns
ns
DREQ hold time from clock high
SDACK assertion delay from clock high
—
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
48
CPM Electrical Characteristics
Table 16. IDMA Controller Timing (continued)
Characteristic
All Frequencies
Num
Unit
Min
Max
43
44
45
46
SDACK negation delay from clock low
—
—
—
7
12
20
15
—
ns
ns
ns
ns
SDACK negation delay from TA low
SDACK negation delay from clock high
TA assertion to falling edge of the clock setup time (applies to external TA)
CLKO
(Output)
41
40
DREQ
(Input)
Figure 46. IDMA External Requests Timing Diagram
CLKO
(Output)
TS
(Output)
R/W
(Output)
42
43
DATA
46
TA
(Input)
SDACK
Figure 47. SDACK Timing Diagram—Peripheral Write, Externally-Generated TA
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
49
CPM Electrical Characteristics
CLKO
(Output)
TS
(Output)
R/W
(Output)
42
44
DATA
TA
(Output)
SDACK
Figure 48. SDACK Timing Diagram—Peripheral Write, Internally-Generated TA
CLKO
(Output)
TS
(Output)
R/W
(Output)
42
45
DATA
TA
(Output)
SDACK
Figure 49. SDACK Timing Diagram—Peripheral Read, Internally-Generated TA
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
50
Freescale Semiconductor
CPM Electrical Characteristics
11.4 Baud Rate Generator AC Electrical Specifications
Table 17 provides the baud rate generator timings as shown in Figure 50.
Table 17. Baud Rate Generator Timing
All Frequencies
Num
Characteristic
Unit
Min
Max
50
51
52
BRGO rise and fall time
BRGO duty cycle
BRGO cycle
—
40
40
10
60
—
ns
%
ns
50
50
BRGOX
51
51
52
Figure 50. Baud Rate Generator Timing Diagram
11.5 Timer AC Electrical Specifications
Table 18 provides the general-purpose timer timings as shown in Figure 51.
Table 18. Timer Timing
All Frequencies
Num
Characteristic
Unit
Min
Max
61
62
63
64
65
TIN/TGATE rise and fall time
TIN/TGATE low time
10
1
—
—
—
—
25
ns
clk
clk
clk
ns
TIN/TGATE high time
TIN/TGATE cycle time
CLKO low to TOUT valid
2
3
3
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
51
CPM Electrical Characteristics
CLKO
60
61
63
62
TIN/TGATE
(Input)
61
64
65
TOUT
(Output)
Figure 51. CPM General-Purpose Timers Timing Diagram
11.6 Serial Interface AC Electrical Specifications
Table 19 provides the serial interface timings as shown in Figure 52 though Figure 56.
Table 19. SI Timing
All Frequencies
Num
Characteristic
Unit
Min
Max
1, 2
70
71
L1RCLK, L1TCLK frequency (DSC = 0)
L1RCLK, L1TCLK width low (DSC = 0)
L1RCLK, L1TCLK width high (DSC = 0)
—
SYNCCLK/2.5
MHz
ns
2
P + 10
P + 10
—
—
—
3
71a
72
ns
L1TXD, L1ST(1–4), L1RQ, L1CLKO rise/fall time
15.00
—
ns
73
L1RSYNC, L1TSYNC valid to L1CLK edge (SYNC setup time)
20.00
35.00
ns
74
L1CLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold
time)
—
ns
75
76
77
78
L1RSYNC, L1TSYNC rise/fall time
—
15.00
—
ns
ns
L1RXD valid to L1CLK edge (L1RXD setup time)
L1CLK edge to L1RXD invalid (L1RXD hold time)
17.00
13.00
10.00
10.00
10.00
10.00
10.00
0.00
—
ns
4
L1CLK edge to L1ST(1–4) valid
45.00
45.00
45.00
55.00
55.00
42.00
ns
78A L1SYNC valid to L1ST(1–4) valid
ns
79
80
L1CLK edge to L1ST(1–4) invalid
ns
L1CLK edge to L1TXD valid
ns
4
80A L1TSYNC valid to L1TXD valid
ns
81
82
L1CLK edge to L1TXD high impedance
L1RCLK, L1TCLK frequency (DSC =1)
ns
—
16.00 or
MHz
SYNCCLK/2
83
L1RCLK, L1TCLK width low (DSC =1)
P + 10
—
ns
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
52
CPM Electrical Characteristics
Table 19. SI Timing (continued)
All Frequencies
Num
Characteristic
Unit
Min
Max
3
83a
84
L1RCLK, L1TCLK width high (DSC = 1)
P + 10
—
—
30.00
—
ns
ns
L1CLK edge to L1CLKO valid (DSC = 1)
L1RQ valid before falling edge of L1TSYNC
4
85
1.00
L1TCL
K
2
86
87
88
L1GR setup time
42.00
42.00
—
—
—
ns
ns
ns
L1GR hold time
L1CLK edge to L1SYNC valid (FSD = 00) CNT = 0000, BYT =
0, DSC = 0)
0.00
1
2
3
4
The ratio SyncCLK/L1RCLK must be greater than 2.5/1.
These specs are valid for IDL mode only.
Where P = 1/CLKOUT. Thus for a 25-MHz CLKO1 rate, P = 40 ns.
These strobes and TxD on the first bit of the frame become valid after L1CLK edge or L1SYNC, whichever is later.
L1RCLK
(FE=0, CE=0)
(Input)
71
70
71a
72
L1RCLK
(FE=1, CE=1)
(Input)
RFSD=1
75
74
L1RSYNC
(Input)
73
77
L1RXD
(Input)
BIT0
76
78
79
L1ST(4-1)
(Output)
Figure 52. SI Receive Timing Diagram with Normal Clocking (DSC = 0)
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
53
CPM Electrical Characteristics
L1RCLK
(FE=1, CE=1)
(Input)
72
83a
82
L1RCLK
(FE=0, CE=0)
(Input)
RFSD=1
75
L1RSYNC
(Input)
73
74
77
L1RXD
(Input)
BIT0
76
78
79
L1ST(4-1)
(Output)
84
L1CLKO
(Output)
Figure 53. SI Receive Timing with Double-Speed Clocking (DSC = 1)
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
54
CPM Electrical Characteristics
L1TCLK
(FE=0, CE=0)
(Input)
71
70
72
L1TCLK
(FE=1, CE=1)
(Input)
73
TFSD=0
75
74
L1TSYNC
(Input)
80a
BIT0
80
81
L1TXD
(Output)
79
78
L1ST(4-1)
(Output)
Figure 54. SI Transmit Timing Diagram (DSC = 0)
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
55
CPM Electrical Characteristics
L1RCLK
(FE=0, CE=0)
(Input)
72
83a
82
L1RCLK
(FE=1, CE=1)
(Input)
TFSD=0
75
L1RSYNC
(Input)
73
74
81
L1TXD
(Output)
BIT0
80
78a
79
L1ST(4-1)
(Output)
78
84
L1CLKO
(Output)
Figure 55. SI Transmit Timing with Double Speed Clocking (DSC = 1)
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
56
CPM Electrical Characteristics
Figure 56. IDL Timing
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
57
CPM Electrical Characteristics
11.7 SCC in NMSI Mode Electrical Specifications
Table 20 provides the NMSI external clock timing.
Table 20. NMSI External Clock Timing
All Frequencies
Num
Characteristic
Unit
Min
Max
1
100
101
102
103
104
105
106
107
108
RCLK1 and TCLK1 width high
1/SYNCCLK
—
—
ns
ns
ns
ns
ns
ns
ns
ns
ns
RCLK1 and TCLK1 width low
1/SYNCCLK +5
RCLK1 and TCLK1 rise/fall time
—
15.00
50.00
50.00
—
TXD1 active delay (from TCLK1 falling edge)
RTS1 active/inactive delay (from TCLK1 falling edge)
CTS1 setup time to TCLK1 rising edge
RXD1 setup time to RCLK1 rising edge
0.00
0.00
5.00
5.00
5.00
5.00
—
2
RXD1 hold time from RCLK1 rising edge
—
CD1 setup Time to RCLK1 rising edge
—
1
2
The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater than or equal to 2.25/1.
Also applies to CD and CTS hold time when they are used as an external sync signal.
Table 21 provides the NMSI internal clock timing.
Table 21. NMSI Internal Clock Timing
All Frequencies
Num
Characteristic
Unit
Min
Max
1
100
102
103
104
105
106
107
108
RCLK1 and TCLK1 frequency
0.00
—
SYNCCLK/3
MHz
ns
RCLK1 and TCLK1 rise/fall time
—
30.00
30.00
—
TXD1 active delay (from TCLK1 falling edge)
RTS1 active/inactive delay (from TCLK1 falling edge)
CTS1 setup time to TCLK1 rising edge
RXD1 setup time to RCLK1 rising edge
0.00
0.00
40.00
40.00
0.00
40.00
ns
ns
ns
—
ns
2
RXD1 hold time from RCLK1 rising edge
—
ns
CD1 setup time to RCLK1 rising edge
—
ns
1
2
The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 3/1.
Also applies to CD and CTS hold time when they are used as an external sync signals.
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
58
CPM Electrical Characteristics
Figure 57 through Figure 59 show the NMSI timings.
RCLK1
102
102
101
106
100
RxD1
(Input)
107
108
CD1
(Input)
107
CD1
(SYNC Input)
Figure 57. SCC NMSI Receive Timing Diagram
TCLK1
102
102
101
100
TxD1
(Output)
103
105
RTS1
(Output)
104
104
CTS1
(Input)
107
CTS1
(SYNC Input)
Figure 58. SCC NMSI Transmit Timing Diagram
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
59
CPM Electrical Characteristics
TCLK1
102
102
101
100
TxD1
(Output)
103
RTS1
(Output)
104
107
104
105
CTS1
(Echo Input)
Figure 59. HDLC Bus Timing Diagram
11.8 Ethernet Electrical Specifications
Table 22 provides the Ethernet timings as shown in Figure 60 though Figure 64.
Table 22. Ethernet Timing
All Frequencies
Num
Characteristic
Unit
Min
Max
120
121
122
123
124
125
126
127
128
129
130
131
132
133
CLSN width high
RCLK1 rise/fall time
RCLK1 width low
RCLK1 clock period
RXD1 setup time
RXD1 hold time
40
—
—
15
—
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
40
80
20
5
1
120
—
—
RENA active delay (from RCLK1 rising edge of the last data bit)
10
100
—
—
RENA width low
TCLK1 rise/fall time
TCLK1 width low
—
15
—
40
99
10
10
10
1
TCLK1 clock period
101
50
50
50
TXD1 active delay (from TCLK1 rising edge)
TXD1 inactive delay (from TCLK1 rising edge)
TENA active delay (from TCLK1 rising edge)
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
60
CPM Electrical Characteristics
Table 22. Ethernet Timing (continued)
Characteristic
All Frequencies
Num
Unit
Min
Max
134
135
136
137
138
139
TENA inactive delay (from TCLK1 rising edge)
10
10
10
1
50
50
50
—
ns
ns
RSTRT active delay (from TCLK1 falling edge)
RSTRT inactive delay (from TCLK1 falling edge)
REJECT width low
ns
CLK
ns
2
CLKO1 low to SDACK asserted
—
—
20
20
2
CLKO1 low to SDACK negated
ns
1
2
The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 2/1.
SDACK is asserted whenever the SDMA writes the incoming frame DA into memory.
CLSN(CTS1)
(Input)
120
Figure 60. Ethernet Collision Timing Diagram
RCLK1
121
121
124
123
RxD1
(Input)
Last Bit
125
126
127
RENA(CD1)
(Input)
Figure 61. Ethernet Receive Timing Diagram
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
61
CPM Electrical Characteristics
TCLK1
128
128
129
131
121
TxD1
(Output)
132
133
134
TENA(RTS1)
(Input)
RENA(CD1)
(Input)
(NOTE 2)
NOTES:
1. Transmit clock invert (TCI) bit in GSMR is set.
2. If RENA is deasserted before TENA, or RENA is not asserted at all during transmit, then the
CSL bit is set in the buffer descriptor at the end of the frame transmission.
Figure 62. Ethernet Transmit Timing Diagram
RCLK1
RxD1
(Input)
0
1
1
BIT1
125
BIT2
136
Start Frame Delimiter
RSTRT
(Output)
Figure 63. CAM Interface Receive Start Timing Diagram
REJECT
137
Figure 64. CAM Interface REJECT Timing Diagram
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
62
CPM Electrical Characteristics
11.9 SMC Transparent AC Electrical Specifications
Table 23 provides the SMC transparent timings as shown in Figure 65.
Table 23. SMC Transparent Timing
All Frequencies
Num
Characteristic
Unit
Min
Max
1
150
151
SMCLK clock period
SMCLK width low
100
50
50
—
—
—
—
15
50
—
—
ns
ns
ns
ns
ns
ns
ns
151A SMCLK width high
152
153
154
155
SMCLK rise/fall time
SMTXD active delay (from SMCLK falling edge)
SMRXD/SMSYNC setup time
10
20
5
RXD1/SMSYNC hold time
1
SyncCLK must be at least twice as fast as SMCLK.
SMCLK
152
152
151
151A
150
SMTXD
(Output)
NOTE 1
154
153
155
SMSYNC
154
155
SMRXD
(Input)
NOTE:
1. This delay is equal to an integer number of character-length clocks.
Figure 65. SMC Transparent Timing Diagram
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
63
CPM Electrical Characteristics
11.10 SPI Master AC Electrical Specifications
Table 24 provides the SPI master timings as shown in Figure 66 though Figure 67.
Table 24. SPI Master Timing
All Frequencies
Num
Characteristic
Unit
Min
Max
160
161
162
163
164
165
166
167
MASTER cycle time
4
2
1024
512
—
t
t
cyc
cyc
MASTER clock (SCK) high or low time
MASTER data setup time (inputs)
Master data hold time (inputs)
Master data valid (after SCK edge)
Master data hold time (outputs)
Rise time output
15
0
ns
ns
ns
ns
ns
ns
—
—
0
10
—
—
—
15
Fall time output
15
SPICLK
(CI=0)
(Output)
161
163
167
166
166
167
161
160
SPICLK
(CI=1)
(Output)
162
SPIMISO
(Input)
msb
167
Data
165
lsb
msb
164
166
SPIMOSI
(Output)
msb
Data
lsb
msb
Figure 66. SPI Master (CP = 0) Timing Diagram
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
64
CPM Electrical Characteristics
SPICLK
(CI=0)
(Output)
161
167
166
166
167
161
160
SPICLK
(CI=1)
(Output)
163
162
SPIMISO
(Input)
msb
167
Data
165
lsb
msb
164
166
SPIMOSI
(Output)
msb
Data
lsb
msb
Figure 67. SPI Master (CP = 1) Timing Diagram
11.11 SPI Slave AC Electrical Specifications
Table 25 provides the SPI slave timings as shown in Figure 68 though Figure 69.
Table 25. SPI Slave Timing
All Frequencies
Num
Characteristic
Unit
Min
Max
170
171
172
173
174
175
176
177
Slave cycle time
2
15
15
1
—
—
—
—
—
—
—
50
t
cyc
Slave enable lead time
Slave enable lag time
ns
ns
Slave clock (SPICLK) high or low time
Slave sequential transfer delay (does not require deselect)
Slave data setup time (inputs)
t
cyc
cyc
1
t
20
20
—
ns
ns
ns
Slave data hold time (inputs)
Slave access time
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
65
CPM Electrical Characteristics
SPISEL
(Input)
172
171
174
SPICLK
(CI=0)
(Input)
173
182
181
173
170
SPICLK
(CI=1)
(Input)
177
181
182
180
178
Undef
SPIMISO
(Output)
msb
Data
lsb
msb
msb
175
179
176
181 182
lsb
SPIMOSI
(Input)
msb
Data
Figure 68. SPI Slave (CP = 0) Timing Diagram
SPISEL
(Input)
172
174
171
170
SPICLK
(CI=0)
(Input)
173
182
181
182
173
181
SPICLK
(CI=1)
(Input)
177
180
178
SPIMISO
(Output)
msb
msb
msb
Undef
175
Data
lsb
179
176
181 182
Data
SPIMOSI
(Input)
msb
lsb
Figure 69. SPI Slave (CP = 1) Timing Diagram
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
66
CPM Electrical Characteristics
11.12 I2C AC Electrical Specifications
2
Table 26 provides the I C (SCL < 100 KHz) timings.
2
Table 26. I C Timing (SCL < 100 KHZ)
All Frequencies
Num
Characteristic
Unit
Min
Max
200
200
202
203
204
205
206
207
208
209
210
211
SCL clock frequency (slave)
SCL clock frequency (master)
0
100
100
—
kHz
kHz
μs
1
1.5
4.7
4.7
4.0
4.7
4.0
0
Bus free time between transmissions
Low period of SCL
—
μs
High period of SCL
—
μs
Start condition setup time
Start condition hold time
Data hold time
—
μs
—
μs
—
μs
Data setup time
250
—
—
ns
SDL/SCL rise time
1
μs
SDL/SCL fall time
—
300
—
ns
Stop condition setup time
4.7
μs
1
SCL frequency is given by SCL = BRGCLK_frequency / ((BRG register + 3) * pre_scaler * 2).
The ratio SyncClk/(BRGCLK/pre_scaler) must be greater or equal to 4/1.
2
Table 27 provides the I C (SCL > 100 kHz) timings.
2
Table 27. I C Timing (SCL > 100 kHZ)
All Frequencies
Num
Characteristic
Expression
Unit
Min
Max
200
200
202
203
204
205
206
207
208
209
210
211
SCL clock frequency (slave)
SCL clock frequency (master)
fSCL
fSCL
—
0
BRGCLK/48
Hz
Hz
s
1
BRGCLK/16512
1/(2.2 * fSCL)
1/(2.2 * fSCL)
1/(2.2 * fSCL)
1/(2.2 * fSCL)
1/(2.2 * fSCL)
0
BRGCLK/48
Bus free time between transmissions
Low period of SCL
—
—
—
s
High period of SCL
—
—
s
Start condition setup time
Start condition hold time
Data hold time
—
—
s
—
—
s
—
—
—
s
Data setup time
—
1/(40 * fSCL)
—
s
SDL/SCL rise time
—
1/(10 * fSCL)
1/(33 * fSCL)
—
s
SDL/SCL fall time
—
—
s
Stop condition setup time
—
1/2(2.2 * fSCL)
s
1
SCL frequency is given by SCL = BrgClk_frequency / ((BRG register + 3) * pre_scaler * 2).
The ratio SyncClk/(Brg_Clk/pre_scaler) must be greater or equal to 4/1.
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
67
UTOPIA AC Electrical Specifications
2
Figure 70 shows the I C bus timing.
SDA
202
203
204
208
205
207
SCL
206
209
210
211
2
Figure 70. I C Bus Timing Diagram
12 UTOPIA AC Electrical Specifications
Table 28 shows the AC electrical specifications for the UTOPIA interface.
Table 28. UTOPIA AC Electrical Specifications
Num
Signal Characteristic
Direction
Min
Max
Unit
U1
UtpClk rise/fall time (Internal clock option)
Output
4 ns
50
ns
%
Duty cycle
Frequency
50
40
33
MHz
ns
U1a UtpClk rise/fall time (external clock option)
Input
4ns
60
Duty cycle
Frequency
%
33
MHz
ns
U2
U3
U4
U5
RxEnb and TxEnb active delay
Output
Input
2 ns
4 ns
1 ns
2 ns
16 ns
UTPB, SOC, Rxclav and Txclav setup time
UTPB, SOC, Rxclav and Txclav hold time
ns
Input
ns
UTPB, SOC active delay (and PHREQ and PHSEL active
delay in MPHY mode)
Output
16 ns
ns
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
68
FEC Electrical Characteristics
Figure 71 shows signal timings during UTOPIA receive operations.
U1
U1
UtpClk
U5
PHREQn
U3
U4
RxClav
RxEnb
HighZ at MPHY
HighZ at MPHY
U2
UTPB
SOC
U3
U4
Figure 71. UTOPIA Receive Timing
Figure 72 shows signal timings during UTOPIA transmit operations.
U1
U1
UtpClk
U5
PHSELn
TxClav
U3
U4
HighZ at MPHY
HighZ at MPHY
U2
TxEnb
UTPB
SOC
U5
Figure 72. UTOPIA Transmit Timing
13 FEC Electrical Characteristics
This section provides the AC electrical specifications for the Fast Ethernet controller (FEC). Note that the
timing specifications for the MII signals are independent of system clock frequency (part speed
designation). Furthermore, MII signals use TTL signal levels compatible with devices operating at either
5.0 or 3.3 V.
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
69
FEC Electrical Characteristics
13.1 MII Receive Signal Timing (MII_RXD[3:0], MII_RX_DV, MII_RX_ER,
MII_RX_CLK)
The receiver functions correctly up to a MII_RX_CLK maximum frequency of 25MHz +1%. There is no
minimum frequency requirement. In addition, the processor clock frequency must exceed the
MII_RX_CLK frequency - 1%.
Table 29 provides information on the MII receive signal timing.
Table 29. MII Receive Signal Timing
Num
Characteristic
Min
Max
Unit
M1
M2
M3
M4
MII_RXD[3:0], MII_RX_DV, MII_RX_ER to MII_RX_CLK setup
MII_RX_CLK to MII_RXD[3:0], MII_RX_DV, MII_RX_ER hold
MII_RX_CLK pulse width high
5
—
ns
5
—
ns
35%
35%
65%
65%
MII_RX_CLK period
MII_RX_CLK period
MII_RX_CLK pulse width low
Figure 73 shows MII receive signal timing.
M3
MII_RX_CLK (input)
M4
MII_RXD[3:0] (inputs)
MII_RX_DV
MII_RX_ER
M1
M2
Figure 73. MII Receive Signal Timing Diagram
13.2 MII Transmit Signal Timing (MII_TXD[3:0], MII_TX_EN,
MII_TX_ER, MII_TX_CLK)
The transmitter functions correctly up to a MII_TX_CLK maximum frequency of 25 MHz +1%. There is
no minimum frequency requirement. In addition, the processor clock frequency must exceed the
MII_TX_CLK frequency - 1%.
Table 30 provides information on the MII transmit signal timing.
Table 30. MII Transmit Signal Timing
Num
Characteristic
Min
Max
Unit
M5
M6
MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid
MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid
5
—
ns
—
25
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
70
FEC Electrical Characteristics
Table 30. MII Transmit Signal Timing (continued)
Num
Characteristic
Min
Max
Unit
M7
M8
MII_TX_CLK pulse width high
MII_TX_CLK pulse width low
35%
35%
65%
65%
MII_TX_CLK period
MII_TX_CLK period
Figure 74 shows the MII transmit signal timing diagram.
M7
MII_TX_CLK (input)
M5
M8
MII_TXD[3:0] (outputs)
MII_TX_EN
MII_TX_ER
M6
Figure 74. MII Transmit Signal Timing Diagram
13.3 MII Async Inputs Signal Timing (MII_CRS, MII_COL)
Table 31 provides information on the MII async inputs signal timing.
Table 31. MII Async Inputs Signal Timing
Num
Characteristic
Min
Max
Unit
M9
MII_CRS, MII_COL minimum pulse width
1.5
—
MII_TX_CLK period
Figure 75 shows the MII asynchronous inputs signal timing diagram.
MII_CRS, MII_COL
M9
Figure 75. MII Async Inputs Timing Diagram
13.4 MII Serial Management Channel Timing (MII_MDIO, MII_MDC)
Table 32 provides information on the MII serial management channel signal timing. The FEC functions
correctly with a maximum MDC frequency in excess of 2.5 MHz. The exact upper bound is under
investigation.
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
71
Mechanical Data and Ordering Information
Table 32. MII Serial Management Channel Timing
Num
Characteristic
Min
Max
Unit
M10 MII_MDC falling edge to MII_MDIO output invalid (minimum
propagation delay)
0
—
ns
M11 MII_MDC falling edge to MII_MDIO output valid (max prop delay)
M12 MII_MDIO (input) to MII_MDC rising edge setup
M13 MII_MDIO (input) to MII_MDC rising edge hold
M14 MII_MDC pulse width high
—
10
25
—
ns
ns
0
—
ns
40%
40%
60%
60%
MII_MDC period
MII_MDC period
M15 MII_MDC pulse width low
Figure 76 shows the MII serial management channel timing diagram.
M14
MM15
MII_MDC (output)
MII_MDIO (output)
M10
M11
MII_MDIO (input)
M12
M13
Figure 76. MII Serial Management Channel Timing Diagram
14 Mechanical Data and Ordering Information
Table 33 provides information on the MPC862/857T/857DSL derivative devices.
Table 33. MPC862/857T/857DSL Derivatives
Number
Cache Size
Ethernet
Support
Multi-Channel
HDLC Support
Device
of
ATM Support
1
SCCs
Instruction
Data
MPC862T
MPC862P
Four
Four
10/100 Mbps
10/100 Mbps
Yes
Yes
Yes
Yes
4 Kbytes
4 Kbytes
8 Kbytes
16 Kbytes
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
72
Mechanical Data and Ordering Information
Table 33. MPC862/857T/857DSL Derivatives (continued)
Number
of
SCCs
Cache Size
Ethernet
Support
Multi-Channel
HDLC Support
Device
ATM Support
1
Instruction
Data
MPC857T
One (SCC1) 10/100 Mbps
Yes
No
Yes
4 Kbytes
4 Kbytes
4 Kbytes
4 Kbytes
MPC857DSL One (SCC1) 10/100 Mbps
Up to 4 addresses
1
Serial communications controller (SCC)
Table 34 identifies the packages and operating frequencies orderable for the MPC862/857T/857DSL
derivative devices.
Table 34. MPC862/857T/857DSL Package/Frequency Orderable
Package Type
Temperature (Tj) Frequency (MHz)
Order Number
Plastic ball grid array
(ZP suffix)
0°C to 105°C
50
66
XPC862PZP50B
XPC862TZP50B
XPC857TZP50B
XPC857DSLZP50B
XPC862PZP66B
XPC862TZP66B
XPC857TZP66B
XPC857DSLZP66B
80
XPC862PZP80B
XPC862TZP80B
XPC857TZP80B
100
XPC862PZP100B
XPC862TZP100B
XPC857TZP100B
1
Plastic ball grid array
(CZP suffix)
-40°C to 115°C
66
XPC862PCZP66B
XPC857TCZP66B
1
Additional extended temperature devices can be made available at 50MHz, 66MHz, and
80MHz
14.1 .Pin Assignments
Figure 77 shows the top view pinout of the PBGA package. For additional information, see the MPC862
PowerQUICC Family User s Manual.
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
73
Mechanical Data and Ordering Information
NOTE: This is the top view of the device.
W
V
U
T
PD10 PD8
PD14 PD13 PD9
PA0 PB14 PD15
PD3
IRQ7 D0
D4
D1
D2
D10
D11
D9
D3
D5
VDDL
D20
D6
D7
D29
DP1
DP2 CLKOUT IPA3
VSSSYN1
N/C
PD6 M_Tx_EN IRQ0 D13
D27
D23
D17
D14
D16
D15
D18
D19
D22
D24
D26
D31
D28
DP3
DP0
PD4
PD5 IRQ1
D8
D21
D30 IPA5 IPA4 IPA2
IPA6 IPA0 IPA1 IPA7
N/C VSSSYN
XFC VDDSYN
PA1
PC6
PC5 PC4 PD11
PA2 PB15 PD12
PD7 VDDH D12
VDDH
D25
R
P
N
M
L
VDDH
WAIT_B WAIT_A
VDDL RSTCONF
KAPWR
PORESET
SRESET
PA4 PB17 PA3 VDDL
PB19 PA5 PB18 PB16
GND
GND
XTAL
TEXP
HRESET
EXTCLK EXTAL
PA7
PC8
PA6
PC7
BADDR28
MODCK2
OP0
BADDR29 VDDL
OP1 MODCK1
PB22 PC9
PA8 PB20
AS
K
J
PC10 PA9 PB23 PB21
PC11 PB24 PA10 PB25
GND
BADDR30 IPB6 ALEA IRQ4
IPB5 IPB1 IPB2 ALEB
M_COL IRQ2 IPB0 IPB7
H
G
F
VDDL M_MDIO TDI
TCK
TRST TMS TDO PA11
PB26 PC12 PA12 VDDL
PB27 PC13 PA13 PB29
PB28 PC14 PA14 PC15
BR
VDDL
CS3
IRQ6 IPB4 IPB3
GND
GND
TS
BI
IRQ3 BURST
VDDH
VDDH
CS6
E
D
C
B
A
BG
BB
A8
A9
N/C
A12
A13
N/C
A16
A17
A15
A20
A21
A19
A24
A23
A25
A18 BSA0 GPLA0 N/C
CS2 GPLA5 BDIP TEA
PB30 PA15 PB31
A3
A6
A26 TSIZ1 BSA1 WE0 GPLA1 GPLA3 CS7
CS0
TA GPLA4
A0
19
A1
A4
A10
A22 TSIZ0 BSA3 M_CRS WE2 GPLA2 CS5 CE1A WR GPLB4
A2
18
A5
17
A7
16
A11
15
A14
14
A27
13
A29
12
A30
11
A28
10
A31 VDDL BSA2 WE1 WE3 CS4 CE2A CS1
9
8
7
6
5
4
3
2
1
Figure 77. Pinout of the PBGA Package
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
74
Mechanical Data and Ordering Information
Table 35 contains a list of the MPC862 input and output signals and shows multiplexing and pin
assignments.
Table 35. Pin Assignments
Name
Pin Number
Type
A[0:31]
B19, B18, A18, C16, B17, A17, B16, A16, D15, C15, B15, A15, C14, Bidirectional
B14, A14, D12, C13, B13, D9, D11, C12, B12, B10, B11, C11, D10, Three-state
C10, A13, A10, A12, A11, A9
TSIZ0
REG
B9
C9
B2
F1
D2
F3
C2
Bidirectional
Three-state
TSIZ1
Bidirectional
Three-state
RD/WR
BURST
Bidirectional
Three-state
Bidirectional
Three-state
BDIP
GPL_B5
Output
TS
Bidirectional
Active Pull-up
TA
Bidirectional
Active Pull-up
TEA
BI
D1
E3
Open-drain
Bidirectional
Active Pull-up
IRQ2
RSV
H3
K1
Bidirectional
Three-state
IRQ4
KR
Bidirectional
Three-state
RETRY
SPKROUT
CR
F2
Input
IRQ3
D[0:31]
W14, W12, W11, W10, W13, W9, W7, W6, U13, T11, V11, U11,
Bidirectional
T13, V13, V10, T10, U10, T12, V9, U9, V8, U8, T9, U12, V7, T8, U7, Three-state
V12, V6, W5, U6, T7
DP0
IRQ3
V3
V5
W4
V4
Bidirectional
Three-state
DP1
IRQ4
Bidirectional
Three-state
DP2
IRQ5
Bidirectional
Three-state
DP3
IRQ6
Bidirectional
Three-state
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
75
Mechanical Data and Ordering Information
Table 35. Pin Assignments (continued)
Pin Number
Name
Type
Bidirectional
BR
BG
BB
G4
E2
E1
Bidirectional
Bidirectional
Active Pull-up
FRZ
G3
Bidirectional
IRQ6
IRQ0
IRQ1
V14
U14
W15
Input
Input
Input
M_TX_CLK
IRQ7
CS[0:5]
C3, A2, D4, E4, A4, B4
D5
Output
Output
CS6
CE1_B
CS7
CE2_B
C4
C7
Output
Output
WE0
BS_B0
IORD
WE1
BS_B1
IOWR
A6
B6
A5
Output
Output
Output
WE2
BS_B2
PCOE
WE3
BS_B3
PCWE
BS_A[0:3]
D8, C8, A7, B8
D7
Output
Output
GPL_A0
GPL_B0
OE
GPL_A1
GPL_B1
C6
Output
Output
GPL_A[2:3]
GPL_B[2:3]
CS[2–3]
B5, C5
UPWAITA
GPL_A4
C1
B1
Bidirectional
Bidirectional
UPWAITB
GPL_B4
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
76
Mechanical Data and Ordering Information
Table 35. Pin Assignments (continued)
Pin Number
Name
GPL_A5
Type
D3
R2
P3
N4
P2
P1
N1
T2
W3
N2
N3
K2
Output
PORESET
RSTCONF
HRESET
SRESET
XTAL
Input
Input
Open-drain
Open-drain
Analog Output
Analog Input (3.3 V only)
Analog Input
Output
EXTAL
XFC
CLKOUT
EXTCLK
TEXP
Input (3.3 V only)
Output
ALE_A
Output
MII-TXD1
CE1_A
MII-TXD2
B3
A3
R3
Output
Output
Input
CE2_A
MII-TXD3
WAIT_A
SOC_Split
2
WAIT_B
R4
T5
Input
Input
IP_A0
UTPB_Split0
MII-RXD3
2
2
IP_A1
UTPB_Split1
MII-RXD2
T4
U3
Input
Input
IP_A2
IOIS16_A
UTPB_Split2
MII-RXD1
2
2
2
2
IP_A3
UTPB_Split3
MII-RXD0
W2
U4
U5
Input
Input
Input
IP_A4
UTPB_Split4
MII-RXCLK
IP_A5
UTPB_Split5
MII-RXERR
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
77
Mechanical Data and Ordering Information
Table 35. Pin Assignments (continued)
Pin Number
Name
Type
IP_A6
UTPB_Split6
MII-TXERR
T6
Input
Input
2
IP_A7
UTPB_Split7
MII-RXDV
T3
2
ALE_B
DSCK/AT1
J1
Bidirectional
Three-state
IP_B[0:1]
IWP[0:1]
VFLS[0:1]
H2, J3
Bidirectional
IP_B2
IOIS16_B
AT2
J2
Bidirectional
Three-state
IP_B3
IWP2
VF2
G1
G2
J4
Bidirectional
Bidirectional
Bidirectional
IP_B4
LWP0
VF0
IP_B5
LWP1
VF1
IP_B6
DSDI
AT0
K3
H1
L4
Bidirectional
Three-state
IP_B7
PTR
AT3
Bidirectional
Three-state
OP0
Bidirectional
MII-TXD0
UtpClk_Split
2
OP1
L2
L1
Output
OP2
Bidirectional
MODCK1
STS
OP3
MODCK2
DSDO
M4
K4
Bidirectional
Output
BADDR30
REG
BADDR[28:29]
AS
M3, M2
L3
Output
Input
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
78
Mechanical Data and Ordering Information
Table 35. Pin Assignments (continued)
Pin Number
Name
Type
PA15
RXD1
RXD4
C18
D17
Bidirectional
PA14
TXD1
TXD4
Bidirectional
(Optional: Open-drain)
PA13
RXD2
E17
F17
G16
Bidirectional
PA12
TXD2
Bidirectional
(Optional: Open-drain)
PA11
Bidirectional
L1TXDB
RXD3
(Optional: Open-drain)
PA10
J17
Bidirectional
L1RXDB
TXD3
(Optional: Open-drain)
PA9
K18
Bidirectional
L1TXDA
(Optional: Open-drain)
RXD4
PA8
L17
Bidirectional
L1RXDA
TXD4
(Optional: Open-drain)
PA7
M19
Bidirectional
CLK1
L1RCLKA
BRGO1
TIN1
PA6
CLK2
TOUT1
M17
N18
Bidirectional
Bidirectional
PA5
CLK3
L1TCLKA
BRGO2
TIN2
PA4
CLK4
TOUT2
P19
P17
Bidirectional
Bidirectional
PA3
CLK5
BRGO3
TIN3
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
79
Mechanical Data and Ordering Information
Table 35. Pin Assignments (continued)
Pin Number
Name
Type
Bidirectional
PA2
CLK6
R18
T19
U19
TOUT3
L1RCLKB
PA1
Bidirectional
Bidirectional
CLK7
BRGO4
TIN4
PA0
CLK8
TOUT4
L1TCLKB
PB31
SPISEL
REJECT1
C17
C19
Bidirectional
(Optional: Open-drain)
PB30
Bidirectional
SPICLK
RSTRT2
(Optional: Open-drain)
PB29
SPIMOSI
E16
D19
Bidirectional
(Optional: Open-drain)
PB28
Bidirectional
SPIMISO
BRGO4
(Optional: Open-drain)
PB27
I2CSDA
BRGO1
E19
F19
J16
J18
K17
Bidirectional
(Optional: Open-drain)
PB26
I2CSCL
BRGO2
Bidirectional
(Optional: Open-drain)
PB25
RXADDR3
SMTXD1
Bidirectional
(Optional: Open-drain)
2
PB24
TXADDR3
SMRXD1
Bidirectional
(Optional: Open-drain)
2
PB23
Bidirectional
(Optional: Open-drain)
2
TXADDR2
SDACK1
SMSYN1
PB22
L19
Bidirectional
(Optional: Open-drain)
2
TXADDR4
SDACK2
SMSYN2
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
80
Mechanical Data and Ordering Information
Table 35. Pin Assignments (continued)
Pin Number
Name
Type
PB21
SMTXD2
L1CLKOB
PHSEL1
K16
L16
Bidirectional
(Optional: Open-drain)
1
2
TXADDR1
PB20
Bidirectional
SMRXD2
L1CLKOA
PHSEL0
(Optional: Open-drain)
1
2
TXADDR0
PB19
RTS1
L1ST1
N19
N17
Bidirectional
(Optional: Open-drain)
PB18
RXADDR4
RTS2
Bidirectional
(Optional: Open-drain)
2
L1ST2
PB17
P18
N16
Bidirectional
(Optional: Open-drain)
L1RQb
L1ST3
RTS3
PHREQ1
RXADDR1
1
2
PB16
Bidirectional
L1RQa
L1ST4
RTS4
(Optional: Open-drain)
1
PHREQ0
2
2
RXADDR0
PB15
BRGO3
TxClav
R17
U18
D16
Bidirectional
Bidirectional
Bidirectional
PB14
RXADDR2
RSTRT1
PC15
DREQ0
RTS1
L1ST1
RxClav
PC14
D18
Bidirectional
DREQ1
RTS2
L1ST2
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
81
Mechanical Data and Ordering Information
Table 35. Pin Assignments (continued)
Pin Number
Name
Type
Bidirectional
PC13
E18
F18
L1RQb
L1ST3
RTS3
PC12
Bidirectional
L1RQa
L1ST4
RTS4
PC11
CTS1
J19
Bidirectional
Bidirectional
PC10
CD1
K19
TGATE1
PC9
CTS2
L18
Bidirectional
Bidirectional
PC8
M18
CD2
TGATE2
PC7
M16
Bidirectional
CTS3
L1TSYNCB
SDACK2
PC6
CD3
L1RSYNCB
R19
T18
Bidirectional
Bidirectional
PC5
CTS4
L1TSYNCA
SDACK1
PC4
CD4
L1RSYNCA
T17
U17
Bidirectional
Bidirectional
PD15
L1TSYNCA
MII-RXD3
UTPB0
PD14
V19
V18
Bidirectional
Bidirectional
L1RSYNCA
MII-RXD2
UTPB1
PD13
L1TSYNCB
MII-RXD1
UTPB2
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
82
Mechanical Data and Ordering Information
Table 35. Pin Assignments (continued)
Pin Number
Name
Type
PD12
R16
T16
W18
V17
W17
T15
V16
U15
U16
W16
Bidirectional
L1RSYNCB
MII-MDC
UTPB3
PD11
RXD3
MII-TXERR
RXENB
Bidirectional
Bidirectional
Bidirectional
Bidirectional
Bidirectional
Bidirectional
Bidirectional
Bidirectional
Bidirectional
PD10
TXD3
MII-RXD0
TXENB
PD9
RXD4
MII-TXD0
UTPCLK
PD8
TXD4
MII-MDC
MII-RXCLK
PD7
RTS3
MII-RXERR
UTPB4
PD6
RTS4
MII-RXDV
UTPB5
PD5
REJECT2
MII-TXD3
UTPB6
PD4
REJECT3
MII-TXD2
UTPB7
PD3
REJECT4
MII-TXD1
SOC
TMS
G18
H17
Input
Input
TDI
DSDI
TCK
H16
Input
DSCK
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
83
Mechanical Data and Ordering Information
Table 35. Pin Assignments (continued)
Pin Number
Name
Type
TRST
G19
G17
Input
TDO
Output
DSDO
M_CRS
M_MDIO
M_TXEN
M_COL
KAPWR
GND
B7
Input
H18
V15
H4
Bidirectional
Output
Input
R1
Power
F6, F7, F8, F9, F10, F11, F12, F13, F14, G6, G7, G8, G9, G10, G11, Power
G12, G13, G14, H6, H7, H8, H9, H10, H11, H12, H13, H14, J6, J7,
J8, J9, J10, J11, J12, J13, J14, K6, K7, K8, K9, K10, K11, K12, K13,
K14, L6, L7, L8, L9, L10, L11, L12, L13, L14, M6, M7, M8, M9, M10,
M11, M12, M13, M14, N6, N7, N8, N9, N10, N11, N12, N13, N14,
P6, P7, P8, P9, P10, P11, P12, P13, P14
VDDL
VDDH
A8, M1, W8, H19, F4, F16, P4, P16
Power
Power
E5, E6, E7, E8, E9, E10, E11, E12, E13, E14, E15, F5, F15, G5,
G15, H5, H15, J5, J15, K5, K15, L5, L15, M5, M15, N5, N15, P5,
P15, R5, R6, R7, R8, R9, R10, R11, R12, R13, R14, R15, T14
N/C
D6, D13, D14, U2, V2
No-connect
1
Classic SAR mode only
2
ESAR mode only
14.2 Mechanical Dimensions of the PBGA Package
For more information on the printed circuit board layout of the PBGA package, including thermal via
design and suggested pad layout, please refer to Plastic Ball Grid Array Application Note (order number:
AN1231/D) available from your local Freescale sales office. Figure 78 shows the mechanical dimensions
of the PBGA package.
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
84
Freescale Semiconductor
Mechanical Data and Ordering Information
C
0.2
4X
0.2
C
D
A
0.25 C
0.35 C
E2
E
D2
B
TOP VIEW
A2
A3
A1
A
D1
SIDE VIEW
18X e
NOTES:
W
V
U
T
1. Dimensions and tolerancing per ASME Y14.5M,
1994.
2. Dimensions in millimeters.
R
P
N
M
L
3. Dimensionb isthe maximumsolderballdiameter
measured parallel to datum C.
K
J
E1
H
G
F
MILLIMETERS
E
D
C
B
A
DIM
A
A1
A2
A3
b
MIN
---
0.50
0.95
0.70
0.60
MAX
2.05
0.70
1.35
0.90
0.90
1
3
5
7
9
11 13 15 17 19
2
4 6 8 10 12 14 16 18
357X
b
BOTTOM VIEW
M
0.3
C A B
C
D
D1
25.00 BSC
22.86 BSC
M
0.15
D2 22.40
22.60
1.27 BSC
25.00 BSC
22.86 BSC
22.60
e
E
E1
E2 22.40
Case No. 1103-01
Figure 78. Mechanical Dimensions and Bottom Surface Nomenclature
of the PBGA Package
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
85
Document Revision History
15 Document Revision History
Table 36 lists significant changes between revisions of this document.
Table 36. Document Revision History
Rev. No.
Date
Substantive Changes
0
2001
Initial revision
Change extended temperature from 95 to 105
0.1
0.2
0.3
9/2001
11/2001 Revised for new template, changed Table 7 B23 max value @ 66 MHz from 2 ns to 8 ns.
4/2002
• Timing modified and equations added, for Rev. A and B devices.
• Modified power numbers and temperature ranges. Added ESAR UTOPIA timing.
1.0
9/2002
• Specification changed to include the MPC857T and MPC857DSL.
• Changed maximum operating frequency from 80 MHz to 100 MHz.
• Removed MPC862DP, DT, and SR derivatives and part numbers.
• Corrected power dissipation numbers.
• Changed UTOPIA maximum frequency from 50 MHz to 33 MHz.
• Changed part number ordering information to Rev. B devices only.
• To maximum ratings for temperature, added frequency ranges.
1.1
1.2
5/2003
8/2003
Changed SPI Master Timing Specs. 162 and 164
• Changed B28a through B28d and B29b to show that TRLX can be 0 or 1.
• Non-technical reformatting
2.0
3.0
11/2004
2/2006
• Added a table footnote to Table 5 DC Electrical Specifications about meeting the VIL Max
of the I2C Standard.
• Updated document template.
• Changed Tj from 95C to 105C in table 34
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
86
Document Revision History
THIS PAGE INTENTIONALLY LEFT BLANK
MPC862/857T/857DSL PowerQUICC™ Family Hardware Specifications, Rev. 3
Freescale Semiconductor
87
How to Reach Us:
Home Page:
www.freescale.com
email:
support@freescale.com
USA/Europe or Locations Not Listed:
Freescale Semiconductor
Technical Information Center, CH370
1300 N. Alma School Road
Chandler, Arizona 85224
(800) 521-6274
Information in this document is provided solely to enable system and software
implementers to use Freescale Semiconductor products. There are no express or
implied copyright licenses granted hereunder to design or fabricate any integrated
circuits or integrated circuits based on the information in this document.
480-768-2130
support@freescale.com
Europe, Middle East, and Africa:
Freescale Semiconductor reserves the right to make changes without further notice to
any products herein. Freescale Semiconductor makes no warranty, representation or
guarantee regarding the suitability of its products for any particular purpose, nor does
Freescale Semiconductor assume any liability arising out of the application or use of
any product or circuit, and specifically disclaims any and all liability, including without
limitation consequential or incidental damages. “Typical” parameters which may be
provided in Freescale Semiconductor data sheets and/or specifications can and do
vary in different applications and actual performance may vary over time. All operating
parameters, including “Typicals” must be validated for each customer application by
customer’s technical experts. Freescale Semiconductor does not convey any license
under its patent rights nor the rights of others. Freescale Semiconductor products are
not designed, intended, or authorized for use as components in systems intended for
surgical implant into the body, or other applications intended to support or sustain life,
or for any other application in which the failure of the Freescale Semiconductor product
could create a situation where personal injury or death may occur. Should Buyer
purchase or use Freescale Semiconductor products for any such unintended or
unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor
and its officers, employees, subsidiaries, affiliates, and distributors harmless against all
claims, costs, damages, and expenses, and reasonable attorney fees arising out of,
directly or indirectly, any claim of personal injury or death associated with such
unintended or unauthorized use, even if such claim alleges that Freescale
Freescale Halbleiter Deutschland GmbH
Technical Information Center
Schatzbogen 7
81829 Muenchen, Germany
+44 1296 380 456 (English)
+46 8 52200080 (English)
+49 89 92103 559 (German)
+33 1 69 35 48 48 (French)
support@freescale.com
Japan:
Freescale Semiconductor Japan Ltd.
Headquarters
ARCO Tower 15F
1-8-1, Shimo-Meguro, Meguro-ku
Tokyo 153-0064, Japan
0120 191014
+81 2666 8080
support.japan@freescale.com
Asia/Pacific:
Freescale Semiconductor Hong Kong Ltd.
Technical Information Center
2 Dai King Street
Tai Po Industrial Estate,
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com
Semiconductor was negligent regarding the design or manufacture of the part.
For Literature Requests Only:
Freescale Semiconductor
Literature Distribution Center
P.O. Box 5405
Denver, Colorado 80217
(800) 441-2447
Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc.
The described product contains a PowerPC processor core. The PowerPC name is a
trademark of IBM Corp. and used under license. All other product or service names are
the property of their respective owners.
© Freescale Semiconductor, Inc., 2006.
303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor
@hibbertgroup.com
Document Number: MPC862EC
Rev. 3
2/2006
相关型号:
©2020 ICPDF网 联系我们和版权申明