MC100LVEL11D [ONSEMI]
3.3V ECL 1:2 Differential Fanout Buffer; 3.3V ECL 1 : 2差分扇出缓冲器型号: | MC100LVEL11D |
厂家: | ONSEMI |
描述: | 3.3V ECL 1:2 Differential Fanout Buffer |
文件: | 总8页 (文件大小:142K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
MC100LVEL11
3.3VꢀECL 1:2
Differential Fanout Buffer
Description
The MC100LVEL11 is a differential 1:2 fanout buffer. The device is
functionally similar to the E111 device but with higher performance
capabilities. Having within-device skews and output transition times
significantly improved over the E111, the LVEL11 is ideally suited for
those applications which require the ultimate in AC performance.
The differential inputs of the LVEL11 employ clamping circuitry to
maintain stability under open input conditions. If the inputs are left open
http://onsemi.com
MARKING
DIAGRAMS*
8
8
(pulled to V ) the Q outputs will go LOW.
EE
1
KVL11
ALYW
G
Features
• 330 ps Propagation Delay
• 5 ps Skew Between Outputs
• High Bandwidth Output Transitions
• The 100 Series Contains Temperature Compensation
SOIC−8
D SUFFIX
CASE 751
1
8
8
1
KV11
• PECL Mode Operating Range: V = 3.0 V to 3.8 V
CC
ALYWG
with V = 0 V
EE
TSSOP−8
DT SUFFIX
CASE 948R
G
1
• NECL Mode Operating Range: V = 0 V
CC
with V = −3.0 V to −3.8 V
EE
• Internal Input Pulldown Resistors
• Q Output will Default LOW with Inputs Open or at V
• Pb−Free Packages are Available
EE
1
4
DFN8
MN SUFFIX
CASE 506AA
Q
Q
1
2
8
7
V
CC
0
0
A
L
Y
= Assembly Location
= Wafer Lot
= Year
D
D
W = Work Week
M = Date Code
G
Q
Q
3
4
6
5
1
1
= Pb−Free Package
(Note: Microdot may be in either location)
*For additional marking information, refer to
Application Note AND8002/D.
V
EE
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 5 of this data sheet.
Figure 1. Logic Diagram and Pinout Assignment
© Semiconductor Components Industries, LLC, 2006
1
Publication Order Number:
December, 2006 − Rev. 8
MC100LVEL11/D
MC100LVEL11
Table 1. PIN DESCRIPTION
Pin
Q0, Q0; Q1, Q1
D, D
Function
ECL Data Outputs
ECL Data Inputs
Positive Supply
Negative Supply
V
CC
V
EE
EP
Exposed pad must be connected to a sufficient thermal
conduit. Electrically connect to the most negative supply
or leave floating open.
Table 2. ATTRIBUTES
Characteristics
Value
75 kW
75 kW
Internal Input Pulldown Resistor
Internal Input Pullup Resistor
ESD Protection
Human Body Model
Machine Model
Charge Device Model
> 4 KV
> 400 V
> 2 kV
Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)
Level 1
UL 94 V−0 @ 0.125 in
63
Flammability Rating
Transistor Count
Oxygen Index: 28 to 34
Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
1. For additional information, see Application Note AND8003/D.
Table 3. MAXIMUM RATINGS
Symbol
Parameter
PECL Mode Power Supply
NECL Mode Power Supply
Condition 1
= 0 V
Condition 2
Rating
Units
V
CC
V
EE
V
I
V
V
8 to 0
V
V
V
EE
= 0 V
−8 to 0
CC
PECL Mode Input Voltage
NECL Mode Input Voltage
V
V
= 0 V
= 0 V
V ꢀ V
6 to 0
−6 to 0
EE
I
CC
V ꢁ V
CC
I
EE
I
Output Current
Continuous
Surge
50
100
mA
mA
out
T
Operating Temperature Range
Storage Temperature Range
−40 to +85
°C
°C
A
T
−65 to +150
stg
JA
q
Thermal Resistance (Junction−to−Ambient) 0 lpfm
500 lpfm
SOIC−8
SOIC−8
190
130
°C/W
°C/W
q
q
Thermal Resistance (Junction−to−Case)
Standard Board
Thermal Resistance (Junction−to−Ambient) 0 lpfm
500 lpfm
Standard Board
Thermal Resistance (Junction−to−Ambient) 0 lfpm
SOIC−8
41 to 44 ± 5%
°C/W
JC
JA
TSSOP−8
TSSOP−8
185
140
°C/W
°C/W
q
q
Thermal Resistance (Junction−to−Case)
TSSOP−8
41 to 44 ± 5%
°C/W
JC
JA
DFN8
DFN8
129
84
°C/W
°C/W
500 lfpm
T
sol
Wave Solder
Pb <2 to 3 sec @ 248°C
Pb−Free <2 to 3 sec @ 260°C
265
265
°C
Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the
Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect
device reliability.
http://onsemi.com
2
MC100LVEL11
Table 4. LVPECL DC CHARACTERISTICS V = 3.3 V; V = 0.0 V (Note 2)
CC
EE
−40°C
25°C
Typ
85°C
Typ
Symbol
Characteristic
Power Supply Current
Min
Typ
24
Max
28
Min
Max
28
Min
Max
30
Unit
mA
mV
mV
mV
mV
I
EE
24
25
V
V
V
V
V
Output HIGH Voltage (Note 3)
Output LOW Voltage (Note 3)
2215
1470
2135
1490
2295
1605
2420
1745
2420
1825
2275
1490
2135
1490
2345
1595
2420
1680
2420
1825
2275
1490
2135
1490
2345
1595
2420
1680
2420
1825
OH
OL
Input HIGH Voltage (Single−Ended)
Input LOW Voltage (Single−Ended)
IH
IL
Input HIGH Voltage Common Mode
Range (Differential) (Note 7)
IHCMR
V
< 500 mV
y 500 mV
1.2
1.4
3.1
3.1
150
1.1
1.3
3.1
3.1
150
1.1
1.3
3.1
3.1
150
V
V
pp
V
pp
I
I
Input HIGH Current
Input LOW Current
mA
IH
D
D
0.5
−600
0.5
−600
0.5
−600
mA
mA
IL
NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit
board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared
operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit
values are applied individually under normal operating conditions and not valid simultaneously.
2. Input and output parameters vary 1:1 with V . V can vary ±0.3 V.
CC
EE
3. Outputs are terminated through a 50 W resistor to V − 2.0 V.
CC
4. V
min varies 1:1 with V , max varies 1:1 with V . The V
range is referenced to the most positive side of the differential input signal.
IHCMR
EE
CC
IHCMR
Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V min and 1.0 V.
PP
Table 5. LVNECL DC CHARACTERISTICS V = 0.0 V; V = −3.3 V (Note 5)
CC
EE
−40°C
25°C
Typ
24
85°C
Typ
25
Symbol
Characteristic
Power Supply Current
Min
Typ
Max
Min
Max
Min
Max
Unit
mA
mV
I
EE
24
28
28
30
V
OH
Output HIGH Voltage (Note 6)
−108 −100 −880 −102 −955 −880 −102 −955 −880
5
5
5
5
V
OL
Output LOW Voltage (Note 6)
−183 −169 −155 −181 −170 −162 −181 −170 −162
mV
0
5
5
0
5
0
0
5
0
V
V
Input HIGH Voltage (Single−Ended)
Input LOW Voltage (Single−Ended)
−1165
−880 −1165
−147 −181
−880 −1165
−147 −181
−880
mV
mV
IH
−181
0
−147
5
IL
5
0
5
0
V
Input HIGH Voltage Common Mode
Range (Differential) (Note 7)
IHCMR
V
< 500 mV
y 500 mV
−2.1
−1.9
−0.2
−0.2
150
−2.2
−2.0
−0.2
−0.2
150
−2.2
−2.0
−0.2
−0.2
150
V
V
pp
V
pp
I
I
Input HIGH Current
Input LOW Current
mA
IH
D
D
0.5
−600
0.5
−600
0.5
−600
mA
mA
IL
NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit
board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared
operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit
values are applied individually under normal operating conditions and not valid simultaneously.
5. Input and output parameters vary 1:1 with V . V can vary ±0.3 V.
CC
EE
6. Outputs are terminated through a 50 W resistor to V − 2.0 V.
CC
7. V
min varies 1:1 with V , max varies 1:1 with V . The V
range is referenced to the most positive side of the differential input signal.
IHCMR
EE
CC
IHCMR
Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V min and 1.0 V.
PP
http://onsemi.com
3
MC100LVEL11
Table 6. AC CHARACTERISTICS V = 3.3 V; V = 0.0 V or V = 0.0 V; V = −3.3 V (Note 8)
CC
EE
CC
EE
−40°C
25°C
Typ
1.0
85°C
Symbol
Characteristic
Maximum Toggle Frequency
Propagation Delay to Output
Min
Typ
Max
Min
Max
Min
Typ
Max
Unit
GHz
ps
f
max
t
t
235
385
255
330
405
285
435
PLH
PHL
t
Within-Device Skew (Note 9)
Device−to−Device (Note 10)
Duty Cycle Skew (Note 11)
5
10
20
150
20
5
10
20
150
20
5
10
20
150
20
ps
SKEW
t
Random Clock Jitter (RMS)
Input Swing (Note 12)
0.6
1000
220
ps
mV
ps
JITTER
V
200
120
1000
320
200
120
200
120
1000
PP
t
r
t
f
Output Rise/Fall Times Q
(20% − 80%)
320
320
NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit
board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared
operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit
values are applied individually under normal operating conditions and not valid simultaneously.
8.
9. Within-device skew defined as identical transitions on similar paths through a device.
10.Device−to−device skew for identical transitions at identical V levels.
V
EE
can vary ±0.3 V.
CC
11. Duty cycle skew is the difference between a t
and t
propagation delay through a device.
PLH
PHL
12.V (min) is the minimum input swing for which AC parameters guaranteed. The device will function properly with input swings below 200 mV,
PP
however, AC delays may move outside of the specified range. The device has a DC gain of ≈40.
800
600
400
200
0
0
200
400
600
800
1000
1200
1400
1600
1800
2000
f (MHz)
Figure 2. Output Swing versus Frequency
http://onsemi.com
4
MC100LVEL11
ORDERING INFORMATION
Device
†
Package
Shipping
MC100LVEL11D
SOIC−8
98 Units / Rail
98 Units / Rail
MC100LVEL11DG
SOIC−8
(Pb−Free)
MC100LVEL11DR2
MC100LVEL11DR2G
SOIC−8
2500 Tape & Reel
2500 Tape & Reel
SOIC−8
(Pb−Free)
MC100LVEL11DT
MC100LVEL11DTG
TSSOP−8
100 Units / Rail
100 Units / Rail
TSSOP−8
(Pb−Free)
MC100LVEL11DTR2
MC100LVEL11DTR2G
TSSOP−8
2500 Tape & Reel
2500 Tape & Reel
TSSOP−8
(Pb−Free)
MC100LVEL11MNR4
MC100LVEL11MNR4G
DFN8
1000 / Tape & Reel
1000 / Tape & Reel
DFN8
(Pb−Free)
†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging
Specifications Brochure, BRD8011/D.
Resource Reference of Application Notes
AN1405/D
AN1406/D
AN1503/D
AN1504/D
AN1568/D
AN1672/D
AND8001/D
AND8002/D
AND8020/D
AND8066/D
AND8090/D
−
−
−
−
−
−
−
−
−
−
−
ECL Clock Distribution Techniques
Designing with PECL (ECL at +5.0 V)
ECLinPSt I/O SPiCE Modeling Kit
Metastability and the ECLinPS Family
Interfacing Between LVDS and ECL
The ECL Translator Guide
Odd Number Counters Design
Marking and Date Codes
Termination of ECL Logic Devices
Interfacing with ECLinPS
AC Characteristics of ECL Devices
http://onsemi.com
5
MC100LVEL11
PACKAGE DIMENSIONS
SOIC−8 NB
CASE 751−07
ISSUE AH
NOTES:
1. DIMENSIONING AND TOLERANCING PER
ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A AND B DO NOT INCLUDE
MOLD PROTRUSION.
−X−
A
4. MAXIMUM MOLD PROTRUSION 0.15 (0.006)
PER SIDE.
8
5
4
5. DIMENSION D DOES NOT INCLUDE DAMBAR
PROTRUSION. ALLOWABLE DAMBAR
PROTRUSION SHALL BE 0.127 (0.005) TOTAL
IN EXCESS OF THE D DIMENSION AT
MAXIMUM MATERIAL CONDITION.
6. 751−01 THRU 751−06 ARE OBSOLETE. NEW
STANDARD IS 751−07.
S
M
M
B
0.25 (0.010)
Y
1
K
−Y−
G
MILLIMETERS
DIM MIN MAX
INCHES
MIN
MAX
0.197
0.157
0.069
0.020
A
B
C
D
G
H
J
K
M
N
S
4.80
3.80
1.35
0.33
5.00 0.189
4.00 0.150
1.75 0.053
0.51 0.013
C
N X 45
_
SEATING
PLANE
−Z−
1.27 BSC
0.050 BSC
0.10 (0.004)
0.10
0.19
0.40
0
0.25 0.004
0.25 0.007
1.27 0.016
0.010
0.010
0.050
8
0.020
0.244
M
J
H
D
8
0
_
_
_
_
0.25
5.80
0.50 0.010
6.20 0.228
M
S
S
X
0.25 (0.010)
Z
Y
SOLDERING FOOTPRINT*
1.52
0.060
7.0
4.0
0.275
0.155
0.6
0.024
1.270
0.050
mm
inches
ǒ
Ǔ
SCALE 6:1
*For additional information on our Pb−Free strategy and soldering
details, please download the ON Semiconductor Soldering and
Mounting Techniques Reference Manual, SOLDERRM/D.
http://onsemi.com
6
MC100LVEL11
PACKAGE DIMENSIONS
TSSOP−8
DT SUFFIX
PLASTIC TSSOP PACKAGE
CASE 948R−02
ISSUE A
8x K REF
NOTES:
1. DIMENSIONING AND TOLERANCING PER ANSI
Y14.5M, 1982.
M
S
S
V
0.10 (0.004)
T U
S
0.15 (0.006) T U
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A DOES NOT INCLUDE MOLD FLASH.
PROTRUSIONS OR GATE BURRS. MOLD FLASH
OR GATE BURRS SHALL NOT EXCEED 0.15
(0.006) PER SIDE.
4. DIMENSION B DOES NOT INCLUDE INTERLEAD
FLASH OR PROTRUSION. INTERLEAD FLASH OR
PROTRUSION SHALL NOT EXCEED 0.25 (0.010)
PER SIDE.
2X L/2
8
5
4
0.25 (0.010)
B
−U−
L
1
M
PIN 1
IDENT
5. TERMINAL NUMBERS ARE SHOWN FOR
REFERENCE ONLY.
6. DIMENSION A AND B ARE TO BE DETERMINED
AT DATUM PLANE −W−.
S
0.15 (0.006) T U
A
−V−
F
DETAIL E
MILLIMETERS
INCHES
MIN
DIM MIN
MAX
3.10
3.10
MAX
0.122
0.122
0.043
0.006
0.028
A
B
C
D
F
2.90
2.90
0.80
0.05
0.40
0.114
0.114
C
1.10 0.031
0.15 0.002
0.70 0.016
0.10 (0.004)
−W−
SEATING
PLANE
D
−T−
G
G
K
L
0.65 BSC
0.026 BSC
0.25
0.40 0.010
0.016
4.90 BSC
0.193 BSC
0
DETAIL E
M
0
6
6
_
_
_
_
http://onsemi.com
7
MC100LVEL11
PACKAGE DIMENSIONS
DFN8
CASE 506AA−01
ISSUE D
NOTES:
D
A
B
1. DIMENSIONING AND TOLERANCING PER
ASME Y14.5M, 1994 .
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b APPLIES TO PLATED
TERMINAL AND IS MEASURED BETWEEN
0.25 AND 0.30 MM FROM TERMINAL.
4. COPLANARITY APPLIES TO THE EXPOSED
PAD AS WELL AS THE TERMINALS.
PIN ONE
REFERENCE
MILLIMETERS
DIM MIN
MAX
1.00
0.05
E
A
A1
A3
b
0.80
0.00
0.20 REF
0.20
0.30
2 X
D
D2
E
E2
e
K
2.00 BSC
0.10
C
1.10
1.30
2.00 BSC
2 X
0.70
0.90
0.50 BSC
0.10
C
TOP VIEW
0.20
0.25
−−−
0.35
L
A
0.10
0.08
C
C
8 X
(A3)
SIDE VIEW
D2
A1
SEATING
PLANE
C
e
e/2
4
1
8 X L
E2
K
8
5
0.10 C A B
8 X b
0.05
C
NOTE 3
BOTTOM VIEW
ECLinPS Plus is a trademark of Semiconductor Components Industries, LLC.
ON Semiconductor and
are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice
to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.
“Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All
operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights
nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications
intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should
Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates,
and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death
associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal
Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT:
N. American Technical Support: 800−282−9855 Toll Free
USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81−3−5773−3850
ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA
Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada
Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada
Email: orderlit@onsemi.com
For additional information, please contact your local
Sales Representative
MC100LVEL11/D
相关型号:
©2020 ICPDF网 联系我们和版权申明