NCV51563CADWR2G [ONSEMI]
5 kVRMS Isolated Dual Channel 4.5/9 A Automotive Gate Driver with High Channel-to-Channel spacing;型号: | NCV51563CADWR2G |
厂家: | ONSEMI |
描述: | 5 kVRMS Isolated Dual Channel 4.5/9 A Automotive Gate Driver with High Channel-to-Channel spacing 栅 |
文件: | 总32页 (文件大小:3710K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
DATA SHEET
www.onsemi.com
5 kVRMS, 4.5-A/9-A Isolated
Dual Channel Gate Driver
1
SOIC−16 WB LESS PINS 12 & 13
NCV51563
CASE 752AJ
The NCV51563 are isolated dual−channel gate drivers with
4.5−A/9−A source and sink peak current respectively. They are
designed for fast switching to drive power MOSFETs, and SiC
MOSFET power switches. The NCV51563 offers short and matched
propagation delays.
MARKING DIAGRAM
16
Two independent and 5 kV
input to each output and internal functional isolation between the two
internal galvanic isolation from
RMS
NCV51563
XY
AWLYYWWG
output drivers allows a working voltage of up to 1850 V . This driver
DC
can be used in any possible configurations of two low side, two
high−side switches or a half−bridge driver with programmable dead
time.
An ENA/DIS pin shutdowns both outputs simultaneously when set
low or high for ENABLE or DISABLE mode respectively.
The NCV51563 offers other important protection functions such as
independent under−voltage lockout for both gate drivers and a Dead
Time adjustment function.
1
NCV51563 = Specific Device Code
X
Y
A
WL
YY
WW
G
= A or B or C or D for UVLO Option
= A or B for ENABLE/DISABLE
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
Features
Flexible: Dual Low−Side, Dual High−Side or Half−Bridge Gate
Driver
4.5−A Peak Source, 9−A Peak Sink Output Current Capability
PIN CONNECTIONS
Independent UVLO Protections for Both Output Drivers
Output Supply Voltage from 6.5 V to 30 V with 5−V and 8−V for
MOSFET, 13−V and 17−V UVLO for SiC, Thresholds
Common Mode Transient Immunity CMTI > 200 V/ns
Propagation Delay Typical 36 ns with
5 ns Max Delay Matching per Channel
5 ns Max Pulse−Width Distortion
User Programmable Input Logic
Single or Dual−input Modes via ANB
ENABLE or DISABLE Mode
1
2
3
4
5
6
7
8
INA
VCCA 16
15
INB
VDD
OUTA
VSSA 14
GND
ENA/DIS
DT
VCCB 11
OUTB 10
User Programmable Dead−Time
ANB
AEC−Q100 Qualified for Automotive Application Requirements
Isolation & Safety
VDD
VSSB
9
5 kV
Isolation for 1 Minute (per UL1577 Requirements)
RMS
8000 V Reinforced Isolation Voltage (per VDE0884−11
PK
Requirements)
CQC Certification per GB4943.1−2011
SGS FIMO Certification per IEC 62386−1
These are Pb−Free Devices
ORDERING INFORMATION
See detailed ordering and shipping information on page 30 of
this data sheet.
Typical Applications
On−board Chargers
XEV DC−DC Converters
Traction Inverters
Charging Stations
Semiconductor Components Industries, LLC, 2021
1
Publication Order Number:
October, 2022 − Rev. 1
NCV51563/D
NCV51563
TYPICAL APPLICATION CIRCUIT
VDD
HV Rail
PWMA
PWMB
VDD
1
2
3
INA
INB
VDD
VCCA 16
OUTA 15
VSSA 14
GND
4
5
6
7
8
GND
ENA/DIS
DT
To Load
ENA
VCC
VCCB 11
OUTB 10
ANB
VDD
VSSB
9
(a) High and Low Side MOSFET Gate Drive for ENABLE Version
VDD
HV Rail
PWMA
PWMB
VDD
1
2
3
INA
VCCA 16
OUTA 15
VSSA 14
INB
VDD
GND
DIS
4
5
6
7
8
GND
ENA/DIS
DT
To Load
VCC
VCCB 11
OUTB 10
ANB
VDD
VSSB
9
(b) High and Low Side MOSFET Gate Drive for DISABLE Version
VDD
HV Rail
PWMA
PWMB
VDD
1
2
3
4
5
6
7
8
INA
INB
VDD
VCCA 16
OUTA 15
VSSA 14
GND
GND
ENA/DIS
DT
To Load
ENA
VCC
VCCB 11
OUTB 10
ANB
VDD
VSSB
9
(c) High and Low Side MOSFET Gate Drive with PWM Controller for ENABLE Version
Figure 1. Typical Application Schematic
www.onsemi.com
2
NCV51563
FUNCTIONAL TABLE
INPUT
UVLO
Output Side
Channel A Channel B
GATE DRIVE OUTPUT
ENA/DIS (Note 3)
Input Side
(V
(V
CCA
)
(V
CCB
)
ENABLE
DISABLE
)
DD
ANB
X
X
L
INA
X
INB
X
OUTA
OUTB
X
X
H
H
H
H
L
X
X
L
L
L
L
H
L
L
L
Active
X
X
X
L
L
X
X
Active
Active
Active
Inactive
Inactive
Active
L
L
X
L
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
L
L
L
X
H
X
Active
L
H
L
L
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
Active
L
L
L
H
X
X
Active
H
L
L
X
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
Inactive
Active
L
L
H
H
H
L
L
L
L
L
L
L
H
H
L
H
L
H
L (Note 5)
L (Note 5)
H (Note 6)
H (Note 6)
H
H
H
H
L
L
L
L
L
H
L
L
H
H
H
H
H
H
H
L
H
L
X
X
X
X
X
X
X
L
L
H
L
L
L
L
H
L
Active
Inactive
Inactive
Inactive
Inactive
Inactive
L
H
X
L
Active
H
L
Inactive
Inactive
Inactive
H
H
L
H
H
1. “L” means that LOW, “H” means that HIGH and X: Any Status
2. Inactive means that V , V , and V are above UVLO threshold voltage (Normal operation)
DD
CCA
CCB
Active means that UVLO disables the gate driver output stage.
3. Disables both gate drive output when the ENA/DIS pin is LOW in ENABLE version, which is default is HIGH, if this pin is open.
Enables both gate drive output when the ENA/DIS pin is LOW in DISABLE version, which is default is LOW, if this pin is open.
4. When the ANB pin is HIGH, OUTA and OUTB are complementary outputs from PWM input signal on the INA pin regardless the INB signal.
5. DT pin is left open or programmed with R
.
DT
6. DT pin pulled to V
.
DD
www.onsemi.com
3
NCV51563
FUNCTIONAL BLOCK DIAGRAM
VDD
INA
VDD UVLO
VCCA
OUTA
VSSA
UVLO
INA
INB
INA
LOGIC
Tx
Rx
INB
LOGIC
ANB
Functional
Isolation
3.3 mm
VDD
VCCB
OUTB
VSSB
ENA/DIS
UVLO
INB
DEAD
TIME
CONTROL
LOGIC
Tx
Rx
DT
GND
(a) For Only ENABLE (NCV51563xA) Version
VDD
VDD UVLO
VCCA
OUTA
VSSA
UVLO
INA
INB
INA
(PWM)
INA
LOGIC
Tx
Rx
INB
(NC)
LOGIC
ANB
Functional
Isolation
3.3 mm
ENA/DIS
VCCB
OUTB
VSSB
UVLO
INB
DEAD
TIME
CONTROL
LOGIC
Tx
Rx
DT
GND
(b) For Only DISABLE (NCV51563xB) Version
Figure 2. Simplified Block Diagram
www.onsemi.com
4
NCV51563
PIN CONNECTIONS
1
2
INA
VCCA 16
15
OUTA
INB
3
4
5
6
7
8
VDD
VSSA 14
GND
ENA/DIS
DT
VCCB 11
OUTB 10
ANB
VDD
VSSB
9
Figure 3. Pin Connections − SOIC−16 WB (Top View)
PIN FUNCTION DESCRIPTION
Pin No.
Pin Name
INA
I/O
Description
Logic Input for Channel A with internal pull−down resistor to GND
Logic Input for Channel B with internal pull−down resistor to GND.
Input−side Supply Voltage.
1
2
Input
Input
Power
INB
3, 8
V
DD
It is recommended to place a bypass capacitor from V to GND.
DD
4
5
GND
Power
Input
Ground Input−side. (all signals on input−side are referenced to this pin)
ENA/DIS
Logic Input High Enables Both Output Channels with Internal pull−up resistor for an ENABLE
version. Conversely, Logic Input High disables Both Output Channels with Internal pull−down
resistor for the DISABLE version.
6
7
DT
Input
Input
Input for programmable Dead−Time
It provides three kind of operating modes according to the DT pin voltage as below.
Mode−A: Cross−conduction both channel outputs is not allowed even though dead−time is less
than maximum 20 ns when the DT pin is floating.
Mode−B: Dead−time is adjusted according to an external resistance (R ).
DT
t
DT
(in ns) = 10 x R (in kW)
DT
Recommended dead−time resistor (R ) values are between 1 kW and 300 kW.
DT
MODE−C: Cross−conduction both channel outputs is allowed when the DT pin pulled to V
.
DD
ANB
Logic Input to change the input signal configuration with internal pull*down resistor to GND.
OUTA and OUTB work as complementary outputs from INA PWM input signal regardless of the
INB signal when the ANB pin is high. It is recommended to tie this pin to GND or floating (not
recommended) if the ANB pin is not used to achieve better noise immunity.
The ANB pin has a typical 3.3 ms internal filter to improve noise immunity but we recommend to
tie to GND, if the ANB pin is not used.
9
VSSB
OUTB
Power
Output
Power
Ground for Channel B
10
11
Output for Channel B
V
CCB
Supply Voltage for Output Channel B.
It is recommended to place a bypass capacitor from V
to VSSB.
to VSSA.
CCB
CCA
14
15
16
VSSA
OUTA
Power
Output
Power
Ground for Channel A
Output of Channel A
V
CCA
Supply Voltage for Output Channel A.
It is recommended to place a bypass capacitor from V
www.onsemi.com
5
NCV51563
SAFETY AND INSULATION RATINGS
Symbol
Parameter
Min
−
Typ
I−IV
I−IV
I−IV
I−IV
I−III
−
Max
−
Unit
Installation Classifications per DIN VDE 0110/1.89
Table 1 Rated Mains Voltage
<150 V
<300 V
<450 V
<600 V
RMS
RMS
RMS
RMS
−
−
−
−
−
−
<1000 V
−
−
RMS
CTI
Comparative Tracking Index (DIN IEC 112/VDE 0303 Part 1)
Climatic Classification
600
−
−
40/125/21
2
−
Pollution Degree (DIN VDE 0110/1.89)
−
−
V
Input−to−Output Test Voltage, Method b, V
x 1.875 = V , 100%
2250
−
−
V
V
PR
IORM
PR
PK
Production Test with t = 1 s, Partial Discharge < 5 pC
m
V
IORM
Maximum Repetitive Peak Isolation Voltage
Maximum Working Isolation Voltage
Maximum Transient Isolation Voltage
External Creepage
1200
1200
8000
8.0
−
−
−
−
−
−
−
−
−
−
−
−
−
−
PK
DC
V
IOWM
V
V
IOTM
V
PK
E
CR
mm
mm
mm
W
E
External Clearance
8.0
CL
DTI
Insulation Thickness
17.3
9
R
Insulation Resistance at T , V = 500 V
10
IO
S
IO
UL1577
VISO
Withstand
Isolation Voltage
V
V
= V
= 5000 V
ISO
, t = 60 s (Qualification),
RMS
5000
−
−
V
RMS
TEST
TEST
ISO
RMS
= 1.2 x V
= 6000 V
, t = 1 s (100%
Production)
www.onsemi.com
6
NCV51563
SAFETY LIMITING VALUE
Symbol
Parameter
Side
Min
−
Typ
−
Max
88
Unit
P
S
Safety Supply Power
Maximum Values in Failure; Input Power
P
mW
S,INPUT
Maximum Values in Failure; Output
Power
P
S,OUT
−
−
1412
Maximum Values in Failure; Total Power
P
−
−
−
−
1500
150
S,TOTAL
T
S
Safety Temperature
Maximum Values in Failure; Case
Temperature
C
MAXIMUM RATINGS
Symbol
Parameter
Power Supply Voltage – Input Side (Note 8)
Power Supply Voltage – Driver Side (Note 9)
Driver Output Voltage (Note 9)
Min
−0.3
−0.3
−0.3
Max
Unit
V
V
DD
to GND
5.5
33
V
CCA
– VSSA, V
– VSSB
V
CCB
OUTA to VSSA, OUTB to VSSB
V
V
+ 0.3,
+ 0.3
V
CCA
CCB
OUTA to VSSA, OUTB to VSSB,
Transient for 200 ns (Note 10)
−2
V
+ 0.3,
+ 0.3
V
CCA
CCB
V
INA, INB, and ANB
Input Signal Voltages (Note 8)
Input Signal Voltages (Note 8)
−0.3
−5
20
V
V
INA, INB Transient for 50 ns
(Note 10)
20
ENA/DIS
−0.3
−5
5.5
5.5
V
V
ENA/DIS Transient for 50 ns
(Note 10)
DT
Dead Time Control (Note 8)
Channel to Channel Voltage
Junction Temperature
Storage Temperature
−0.3
1850
−40
−65
−
V
DD
+ 0.3
V
V
VSSA−VSSB, VSSB−VSSA
T
J
+150
+150
2
C
C
kV
T
S
Electrostatic
Discharge
Capability
HBM
Human Body Model
(Note 11)
CDM
(Note 11)
Charged Device Model
−
1
kV
Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality
should not be assumed, damage may occur and reliability may be affected.
7. Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe
Operating parameters.
8. All voltage values are given with respect to GND pin.
9. All voltage values are given with respect to VSSA or VSSB pin.
10.This parameter verified by design and bench test, not tested in production.
11. This device series incorporates ESD protection and is tested by the following methods:
ESD Human Body Model tested per AEC−Q100−002 (EIA/JESD22−A114)
ESD Charged Device Model tested per AEC−Q100−011 (EIA/JESD22−C101)
Latch up Current Maximum Rating: 100 mA per JEDEC standard: JESD78F.
www.onsemi.com
7
NCV51563
RECOMMENDED OPERATING CONDITIONS
Symbol
Rating
Min
3.0
6.5
9.5
14.5
18.5
0
Max
5.0
30
Unit
V
V
Power Supply Voltage – Input Side
Power Supply Voltage – Driver Side
DD
V
, V
5−V UVLO Version
V
CCA
CCB
8−V UVLO Version
13−V UVLO Version
17−V UVLO Version
30
V
30
V
30
V
V
Logic Input Voltage at Pins INA, INB, and ANB
Logic Input Voltage at Pin ENA/DIS
Ambient Temperature
18
V
IN
V
0
5.0
+125
+125
V
ENA/DIS
TA
−40
−40
C
C
TJ
Junction Temperature
Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond
the Recommended Operating Ranges limits may affect device reliability.
THERMAL CHARACTERISTICS
Symbol
Rating
Condition
Value
120
81
Unit
2
R
Thermal Characteristics, (Note 13)
Thermal Resistance Junction−Air
16−SOIC−WB
100 mm , 1 oz Copper, 1 Surface Layer (1S0P)
C/W
q
JA
2
100 mm , 2 oz Copper, 1 Surface Layer (1S0P)
2
R
Thermal Resistance Junction−case
Thermal Resistance Junction−to−top
Thermal Resistance Junction−to−board
100 mm , 1 oz Copper, 1 Surface Layer (1S0P)
38
C/W
C/W
C/W
W
qJC
y
18
JT
y
55
JB
2
P
Power Dissipation (Note 13)
16−SOIC−WB
100 mm , 1 oz Copper, 1 Surface Layer (1S0P)
0.8
1.5
D
2
100 mm , 2 oz Copper, 1 Surface Layer (1S0P)
12.Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe
Operating parameters.
13.JEDEC standard: JESD51−2, and JESD51−3.
ISOLATION CHARACTERISTICS
Symbol
Parameter
Condition
T = 25C, Relative Humidity < 50%,
Min
Typ
Max
Unit
V
Input to Output Isolation Voltage
5000
−
−
V
RMS
ISO,INPUT
A
t = 1.0 minute, I − 10 A, 50 Hz
TO OUTPUT
I
O
(Note 14, 15, 16)
V
OUTA to OUTB Isolation Voltage
Isolation Resistance
Impulse Test > 10 ms (Note 14, 15)
= 500 V (Note 14)
1850
−
−
−
−
V
DC
ISO,OUTA
TO OUTB
11
R
V
I_O
10
W
ISO
14.Device is considered a two−terminal device: pins 1 to 8 are shorted together and pins 9 to 16 are shorted together for input to output isolation
test, and pins 9 to 11 are shorted together and pins 14 to 16 are shorted together for between channel isolation test.
15.5,000 V
for 1−minute duration is equivalent to 6,000 V
for 1−second duration for input to output isolation test, and Impulse Test
RMS
RMS
> 10 ms; sample tested for between channel isolation test.
16.The input−output isolation voltage is a dielectric voltage rating per UL1577. It should not be regarded as an input−output continuous voltage
rating. For the continuous working voltage rating, refer to equipment−level safety specification or DIN VDE V 0884−11 Safety and Insulation
Ratings Table.
www.onsemi.com
8
NCV51563
ELECTRICAL CHARACTERISTICS (V = 5 V, V
= V
= 12 V, or 20 V (Note 18) and VSSA = VSSB, for typical values
DD
CCA
CCB
T = T = 25C, for min/max values T = −40C to +125C, unless otherwise specified. (Note 17))
J
A
J
Symbol
Parameter
Condition
Min
Typ
Max
Unit
PRIMARY POWER SUPPLY SECTION (V
)
DD
I
V
Quiescent Current
V
= V
DISABLE
= 0 V, V
= V
DD
500
500
7
780
820
12
1000
1000
16
mA
mA
mA
mA
V
QVDD
DD
INA
or V V
INB
ENABLE
= 0 V
V
= V
= 5 V, V
= 0 V
INA
INB
ENABLE
or V
= V
DISABLE
DD
V
= V
= 5 V, V
= 0 V
= V
DD
INA
INB
ENABLE
or V
DISABLE
I
V
V
Operating Current
f = 500 kHz, 50% duty cycle,
IN
C
5.0
2.7
2.6
−
7.15
2.8
9.0
2.9
2.8
−
VDD
DD
= 100 pF
OUT
V
V
Supply Under−Voltage
V
DD
V
DD
V
DD
= Sweep
= Sweep
= Sweep
DDUV+
DDUV−
DDHYS
DD
Positive−Going Threshold
V
DD
Supply Under−Voltage
2.7
V
Negative−Going Threshold
V
V
DD
Supply Under−Voltage Lockout
0.1
V
Hysteresis
SECONDARY POWER SUPPLY SECTION (V
AND V
)
CCA
CCB
I
I
V
V
and V
and V
Quiescent Current
V
V
= V
= V
= 0 V, per channel
200
300
2.0
280
410
3.0
500
600
5.5
mA
mA
QVCCA
QVCCB
CCA
CCB
INA
INB
= 5 V, per channel
INA
INB
I
I
Operating Current
Current per channel (f = 500 kHz,
50% duty cycle), C
mA
VCCA
VCCB
CCA
CCB
IN
OUT
= 100 pF
VCCA AND VCCB UVLO THRESHOLD (5−V UVLO VERSION)
V
V
V
and V Supply Under−Voltage
CCB
5.7
5.4
6.0
5.7
6.3
6.0
V
V
CCAUV+
CCBUV+
CCA
Positive−Going Threshold
V
V
V
CCA
and V
Supply Under−Voltage
CCAUV−
CCBUV−
CCB
Negative−Going Threshold
V
Under−Voltage Lockout Hysteresis
Under−Voltage Debounce Time (Note 18)
−
−
0.3
−
V
CCHYS
t
−
10
ms
UVFLT
VCCA AND VCCB UVLO THRESHOLD (8−V UVLO VERSION)
V
V
V
and V Supply Under−Voltage
CCB
8.3
7.8
8.7
8.2
9.2
8.7
V
V
CCAUV+
CCBUV+
CCA
Positive−Going Threshold
V
V
V
CCA
and V
Supply Under−Voltage
CCAUV−
CCBUV−
CCB
Negative−Going Threshold
V
Under−Voltage Lockout Hysteresis
Under−Voltage Debounce Time (Note 18)
−
−
0.5
−
V
CCHYS
t
−
10
ms
UVFLT
VCCA AND VCCB UVLO THRESHOLD (13−V UVLO VERSION)
V
V
V
and V Supply Under−Voltage
CCB
12
11
13
12
14
13
V
V
CCAUV+
CCBUV+
CCA
Positive−Going Threshold
V
V
V
CCA
and V
Supply Under−Voltage
CCAUV−
CCBUV−
CCB
Negative−Going Threshold
V
Under−Voltage Lockout Hysteresis
Under−Voltage Debounce Time (Note 18)
−
−
1
−
V
CCHYS
t
−
10
ms
UVFLT
www.onsemi.com
9
NCV51563
ELECTRICAL CHARACTERISTICS (V = 5 V, V
= V
= 12 V, or 20 V (Note 18) and VSSA = VSSB, for typical values
DD
CCA
CCB
T = T = 25C, for min/max values T = −40C to +125C, unless otherwise specified. (Note 17)) (continued)
J
A
J
Symbol
Parameter
Condition
Min
Typ
Max
Unit
VCCA AND VCCB UVLO THRESHOLD (17−V UVLO VERSION)
V
V
V
and V Supply Under−Voltage
CCB
16
15
17
16
18
17
V
V
CCAUV+
CCBUV+
CCA
Positive−Going Threshold
V
V
V
CCA
and V
Supply Under−Voltage
CCAUV−
CCBUV−
CCB
Negative−Going Threshold
V
Under−Voltage Lockout Hysteresis
Under−Voltage Debounce Time (Note 18)
−
−
1
−
V
CCHYS
t
−
10
ms
UVFLT
LOGIC INPUT SECTION (INA, INB, AND ANB)
V
High Level Input Voltage
1.4
0.9
−
1.6
1.1
0.5
25
−
1.8
1.3
−
V
V
INH
V
Low Level Input Voltage
INL
V
INHYS
Input Logic Hysteresis
V
I
High Level Logic Input Bias Current
Low Level Logic Input Bias Current
V
V
= 5 V
= 0 V
20
−
33
1.0
mA
mA
IN+
IN
I
IN−
IN
LOGIC INPUT SECTION (FOR ONLY ENABLE VERSION)
V
Enable High Voltage
Enable Low Voltage
Enable Logic Hysteresis
1.4
0.9
−
1.6
1.1
0.5
1.8
1.3
−
V
V
V
ENAH
V
ENAL
V
ENAHYS
LOGIC INPUT SECTION (FOR ONLY DISABLE VERSION)
V
Disable High Voltage
Disable Low Voltage
Disable Logic Hysteresis
1.4
0.9
−
1.6
1.1
0.5
1.8
1.3
−
V
V
V
DISH
V
DISL
V
DISHYS
DEAD−TIME AND OVERLAP SECTION
t
Minimum Dead−Time
Dead−Time
DT pin is left open
0
10
200
1000
−
29
245
ns
ns
ns
ns
ns
V
DT,MIN
t
DT
145
R
DT
R
DT
R
DT
R
DT
= 20 kW
= 100 kW
= 20 kW
= 100 kW
800
1200
30
Dt
DT
Dead−Time Mismatch between
OUTB OUTA and OUTA OUTB
−30
−150
0.85 x
−
150
V
DT Threshold Voltage for OUTA & OUTB
Overlap
0.9 x
0.95 x
DT,SHORT
V
DD
V
DD
V
DD
GATE DRIVE SECTION
I
I
OUTA and OUTB Source Peak Current
(Note 18)
V
V
= V = 5 V, PW 5 ms
INB
2.6
7.0
4.5
9.0
−
−
A
A
OUTA+, OUTB+
INA
= V
= 12 V
CCA
CCB
I
I
OUTA and OUTB Sink Peak Current
(Note 18)
V
V
= V
= 0 V, PW 3 5 ms
CCB
OUTA−, OUTB−
INA
CCA
INB
= V
= 12 V
R
Output Resistance at High State
Output Resistance at Low State
I
I
= 100 mA
= 100 mA
−
−
−
−
1.4
0.5
−
2.7
1.0
W
W
OH
OUTH
R
OL
OUTL
V
V
High Level Output Voltage (V
− V
)
I
= 100 mA
= 100 mA
270
100
mV
mV
OHA, OHB
CCX
OUTX
OUT
V
V
Low Level Output Voltage (V
− V )
SSX
I
−
OLA, OLB
OUTX
OUT
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product
performance may not be indicated by the Electrical Characteristics if operated under different conditions.
17.Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at T = T = 25C.
J
A
18.V
= V
= 12 V is used for the test condition of 5−V and 8−V UVLO, V
= V
= 20 V is used for 13−V and 17−V UVLO.
CCA
CCB
CCA
CCB
19.These parameters are verified by bench test only and not tested in production.
www.onsemi.com
10
NCV51563
DYNAMIC ELECTRICAL CHARACTERISTICS (V = 5 V, V
= V
= 12 V, or 20 V (Note 21) and VSSA = VSSB, for typical
DD
CCA
CCB
values T = T = 25C, for min/max values T = −40C to +125C, unless otherwise specified. (Note 20))
J
A
J
Symbol
Parameter
Condition
Min
22
25
22
25
−5
−5
Typ
36
39
36
39
−
Max
55
58
55
58
5
Unit
ns
t
Turn−On Propagation Delay from INx to
V
V
V
V
= V
= V
= V
= V
= 12 V, C
= 20 V, C
= 12 V, C
= 20 V, C
= 0 nF
= 0 nF
= 0 nF
= 0 nF
PDON
CCA
CCA
CCA
CCA
CCB
CCB
CCB
CCB
LOAD
LOAD
LOAD
LOAD
OUTx
ns
t
Turn−Off Propagation Delay from INx to
ns
PDOFF
OUTx
ns
t
Pulse Width Distortion (t
– t )
PDOFF
ns
PWD
PDON
t
Propagation Delay Mismatching between
Channels
f
IN
= 100 kHz
−
5
ns
DM
t
Turn−On Rise Time
V
V
V
V
V
V
= V
= V
= V
= V
= V
= V
= 12 V, C
= 20 V, C
= 12 V, C
= 20 V, C
= 12 V
= 1.8 nF
= 1.8 nF
= 1.8 nF
= 1.8 nF
−
−
9
16
19
16
19
55
58
30
ns
ns
ns
ns
ns
ns
ns
R
CCA
CCA
CCA
CCA
CCA
CCA
CCB
CCB
CCB
CCB
CCB
CCB
LOAD
LOAD
LOAD
LOAD
11
8
t
Turn−Off Fall Time
−
F
−
10
36
39
15
T
T
ENABLE or DISABLE to OUTx Turn−On/
Off Propagation Delay
22
25
−
ENABLE,OUT,
DISABLE,OUT
= 20 V
t
Minimum Input Pulse Width that Change
Output State
C
= 0 nF
PW
LOAD
T
Glitch Filter on the ANB Pin
2.0
3.3
4.5
ms
FLT,ANB
CMTI
Common Mode Transient Immunity
(Note 22)
Slew rate of GND versus VSSA and
VSSB. INA and INB both are tied to
200
−
−
V/ns
V
DD
or GND. V = 1500 V
CM
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product
performance may not be indicated by the Electrical Characteristics if operated under different conditions.
20.Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at T = T = 25C.
J
A
21.V
= V
= 12 V is used for the test condition of 5−V and 8−V UVLO, V
= V
= 20 V is used for 13−V and 17−V UVLO.
CCA
CCB
CCA
CCB
22.These parameters are verified by bench test only and not tested in production.
INSULATION CHARACTERISTICS CURVES
80
70
60
50
40
30
20
10
0
1800
IVCCA/B for V = 12 V
1600
1400
1200
1000
800
600
400
200
0
CC
IVCCA/B for V = 33 V
CC
0
25
50
75
100
125
150
200
0
25
50
75
100
125
150
200
Ambient Temperature [5C]
Ambient Temperature [5C]
Figure 4. Thermal Derating Curve for
Figure 5. Thermal Derating Curve for
Safety−Related Limiting Current (Current in Each
Channel with Both Channels Running
Simultaneously)
Safety−Related Limiting Power
www.onsemi.com
11
NCV51563
TYPICAL CHARACTERISTICS
Figure 6. Quiescent VDD Supply Current vs.
Temperature (VDD = 5 V, INA = INB = 0 V, ENA/DIS = 5 V
or , INA = INB = 5 V, ENA/DIS = 0 V and No Load)
Figure 7. Quiescent VDD Supply Current vs.
Temperature (VDD = 5 V, INA = INB = ENA/DIS = 5 V
and No Load)
Figure 8. VDD Operating Current vs. Temperature
(VDD = 5 V, No Load, and Switching
Frequency = 500 kHz)
Figure 9. VDD Operating Current vs. Temperature
(VDD = 5 V, No Load, and Different Switching
Frequency)
Figure 10. Per Channel VDD Operating Current vs.
Temperature (VDD = 5 V, No Load, and Different
Switching Frequency
Figure 11. Per Channel Quiescent VCC Supply
Current vs. Temperature (INA = INB = 0 V or 5 V,
ENA/DIS = 5 V and No Load)
www.onsemi.com
12
NCV51563
TYPICAL CHARACTERISTICS (CONTINUED)
Figure 12. Per Channel VCC Operating Current vs.
Figure 13. Per Channel Operating Current vs.
Frequency (No Load, VCCA = VCCB = 12 V, or 25 V)
Temperature (No Load and Switching
Frequency = 500 kHz
Figure 14. Per Channel Operating Current vs.
Frequency (CLOAD = 1 nF, VCCA = VCCB = 12 V, or 25 V)
Figure 15. Per Channel Operating Current vs.
Frequency (CLOAD = 1.8 nF, VCCA = VCCB = 12 V, or 25 V)
Figure 16. Per Channel VCC Quiescent Current vs.
Figure 17. Per Channel VCC Quiescent Current vs.
V
CC Supply Voltage (INA = INB = 0 V, ENA = 5 V)
VCC Supply Voltage (INA = INB = 5 V, ENA = 5 V)
www.onsemi.com
13
NCV51563
TYPICAL CHARACTERISTICS (CONTINUED)
Figure 18. VDD UVLO Threshold vs. Temperature
Figure 19. VDD UVLO Hysteresis vs. Temperature
Figure 21. VCC 5−V UVLO Hysteresis vs. Temperature
Figure 23. VCC 8−V UVLO Hysteresis vs. Temperature
Figure 20. VCC 5−V UVLO Threshold vs. Temperature
Figure 22. VCC 8−V UVLO Threshold vs. Temperature
www.onsemi.com
14
NCV51563
TYPICAL CHARACTERISTICS (CONTINUED)
Figure 24. VCC 13−V UVLO Threshold vs. Temperature
Figure 25. VCC 13−V UVLO Hysteresis vs. Temperature
Figure 27. VCC 17−V UVLO Hysteresis vs. Temperature
Figure 29. ANB Filer Time vs. Temperature
Figure 26. VCC 17−V UVLO Threshold vs. Temperature
Figure 28. Output Current vs. VCC Supply Voltage
www.onsemi.com
15
NCV51563
TYPICAL CHARACTERISTICS (CONTINUED)
Figure 30. Input Logic Threshold vs. Temperature
Figure 31. Input Logic Hysteresis vs. Temperature
(INA, INB, and ANB)
(INA, INB, and ANB)
Figure 32. ENA/DIS Threshold vs. Temperature
(ENABLE, and DISABLE)
Figure 33. ENA/DIS Hysteresis vs. Temperature
(ENABLE, and DISABLE)
Figure 34. Rise/Fall Time vs. Temperature
(CLOAD = 1.8 nF)
Figure 35. Rise/Fall Time vs. Temperature
(VCCA = VCCB = 12 V, and Different Load)
www.onsemi.com
16
NCV51563
TYPICAL CHARACTERISTICS (CONTINUED)
Figure 36. ENA/DIS Delay Time vs. Temperature
Figure 37. Dead Time vs. Temperature (RDT = Open)
Figure 38. Dead Time vs. Temperature (RDT = 20 kW)
Figure 39. Dead Time vs. Temperature (RDT = 100 kW)
Figure 40. Dead Time Mismatching vs. Temperature
Figure 41. Dead Time vs. RDT
www.onsemi.com
17
NCV51563
TYPICAL CHARACTERISTICS (CONTINUED)
Figure 42. Turn−on Propagation Delay vs. Temperature
Figure 43. Turn−off Propagation Delay vs. Temperature
Figure 44. Pulse Width Distortion vs. Temperature
Figure 45. Propagation Delay Matching vs. Temperature
Figure 46. Turn−on Propagation Delay vs. VCC Supply
Figure 47. Turn−off Propagation Delay vs. VCC Supply
Voltage
Voltage
www.onsemi.com
18
NCV51563
PARAMETER MEASUREMENT DEFINITION
Switching Time Definitions
output signals OUTA, OUTB. The typical values of the
propagation delay (t , T ), pulse width distortion
Figure 48 shows the switching time definitions of the
turn−on (t ) and turn−off (t ) propagation delay
PDON PDOFF
(t
) and delay matching between channels times are
PDON
PDOFF
PWD
time among the driver’s two input signals INA, INB and two
specified in the electrical characteristics table.
VINH
INA
VINL
(INB)
t PDON
t PDOFF
90%
90%
OUTA
(OUTB)
10%
10%
t F
t R
Figure 48. Switching Time Definitions
Enable and Disable Function
Figure 49 shows the response time according to an
ENABLE or the DISABLE operating modes. If the
ENA/DIS pin voltage goes to LOW state, i.e. V
shuts down both outputs simultaneously and Pull the
operate normally in an ENABLE mode as shown in
Figure 49 (a). Conversely, if the ENA/DIS pin voltage goes
to HIGH state, i.e. V
1.6 V shuts down both outputs
DIS
1.1 V
simultaneously and Pull the ENA/DIS pin LOW (or left
open), i.e. V 1.1 V operate normally in the DISABLE
ENA
DIS
ENA/DIS pin HIGH (or left open), i.e. V
1.6 V to
mode as shown in Figure 49 (b).
ENA
INA
(INB)
VENAH
ENA/DIS
(ENABLE)
VENAL
ENABLE low response time
90%
ENABLE high response time
10%
OUTA
(OUTB)
(a) ENABLE Version
INA
(INB)
VDISH
ENA/DIS
(DISABLE)
VDISL
DISABLE high response time
90%
DISABLE low response time
OUTA
(OUTB)
10%
(b) DISABLE Version
Figure 49. Timing Chart of Enable and Disable Function
www.onsemi.com
19
NCV51563
Programmable Dead−Time
DT2). Otherwise, if the external input signal dead times are
larger than internal dead− time, the dead time is not modified
by the gate driver and internal dead−time definition as
shown in Figure 50.
Dead time is automatically inserted whenever the dead
time of the external two input signals (between INA and INB
signals) is shorter than internal setting dead times (DT1 and
INA
INB
90%
10%
OUTB
DT1
DT2
OUTA
90%
10%
Figure 50. Internal Dead−Time Definitions
Figure 51 shows the definition of internal dead time and
shoot−through prevention when input signals applied at
same time.
Case − A
Case − B
Case − C
Case − D
Case − E
INA
INB
Shoot−Through
Prevention
DT
DT
DT
DT
DT
DT
DT
DT
DT
DT
TRIG_INA
TRIG_INB
VDT
Timer_Cap
OUTA_
OUTB
Dead − Time
Shoot−Through Prevention
Gate Driver Output OFF
Case – A: Control signal edges overlapped, but inside the dead−time (Dead−Time)
Case – B: Control signal edges overlapped, but outside the dead−time (Shoot−Through)
Case – C: Control signal edges synchronous (Dead−Time)
Case – D: Control signal edges not overlapped, but inside the dead−time (Dead−Time)
Case – E: Control signal edges not overlapped, but outside the dead−time (Direct Drive)
Figure 51. Internal Dead−Time Definitions
www.onsemi.com
20
NCV51563
Input to Output Operation Definitions
The NCV51563 provides important protection functions
such as independent under−voltage lockout for both gate
driver; enable or disable function and dead−time control
function. Figure 52 shows an overall input to output timing
diagram when shutdown mode via ENA/DIS pin in the
CASE−A, and Under−Voltage Lockout protection on the
primary− and secondary−sides power supplies events in the
CASE−B. The gate driver output (OUTA and OUTB) were
turn−off when cross−conduction event at the dead time
control mode in the CASE−C.
A
B
C
INA
INB
ENA/DIS
(ENABLE)
Shutdown
Shutdown
ENA/DIS
(DISABLE)
VDDUV+
VDD
VDDUV −
Shoot−Through
Prevention
(VCCA , VCCB
)
UVLO
OUTA
OUTB
DT
DT
Figure 52. Overall Operating Waveforms Definitions at the Dead−Time Control Mode
Input and Output Logic Table
Table 1 shows an input to output logic table according to
the dead time control modes and an enable or disable
operation mode.
Table 1. INPUT AND OUTPUT LOGIC TABLE
INPUT
OUTPUT
ENA/DIS
ENABLE
DISABLE
INA
INB
OUTA
OUTB
NOTE
L
L
H or Left open L or Left open
H or Left open L or Left open
H or Left open L or Left open
H or Left open L or Left open
H or Left open L or Left open
H or Left open L or Left open
L
L
L
H
L
Programmable dead time control with R .
DT
L
H
H
L
H
L
H
H
L
DT pin is left open Or programmed with R .
DT
H
Left open
X
H
Left open
X
H
L
H
L
DT pin pulled to V
.
DD
L
H
L
L
23.“X” means L, H or left open.
www.onsemi.com
21
NCV51563
Input Signal Configuration
The NCV51563 allows to set the input signal
configuration through the ANB pin for user convenience.
There are four operating modes that allow to change the
configuration of the input to output channels (e.g. single
input – dual output, or dual input – dual output), and select
the shutdown function (e.g. Disable or Enable mode) as
below Table 2. Unused input pins (e.g. INA, INB, and ANB)
should be tied to GND to achieve better noise immunity.
In addition, the ANB pin has an internal filter time
typically 3.3 ms to achieve the noise immunity.
Table 2. INPUT SIGNAL CONFIGURATION LOGIC TABLE
Functional Input Pin
INA
INA
INA
INA
INA
INB
INB
X
ANB
ENA/DIS
Mode
Input Configuration
1
2
3
4
L
H
L
DISABLE Dual−Input, Dual−Output with disable mode (ENA/DIS = LOW)
DISABLE Single−Input (INA), Dual−Output with disable mode(ENA/DIS = LOW)
INB
X
ENABLE
ENABLE
Dual−Input, Dual−Output with enable mode (ENA/DIS = HIGH)
H
Single−Input (INA), Dual−Output with enable mode (ENA/DIS = HIGH)
Figure 53 shows an operating timing chart of input to
output and shutdown function according to the ANB and
ENA/DIS pins setting. The ENA/DIS and ANB pins are
When it is not possible to connect ANB to GND then
external pull−down resistor few ten kW (e.g. 10~47 kW) is
recommended to prevent unwanted ANB activation by
external interference as despite its internal 3.3 ms filter.
The OUTA and OUTB works as complementary outputs
from PWM input signal on the INA pin regardless the INB
signal when the ANB pin is HIGH.
only functional when V stays above the specified UVLO
DD
threshold. It is recommended to tie these pins to Ground if
the ENA/DIS and ANB pins are not used to achieve better
noise immunity, and it is recommended to bypass using a
1 nF low ESR/ESL capacitor close to these pins for the
DISABLE (e.g. NCV51563xB) mode.
PWM
(INA)
INA
INB
INB
ANB
ANB
ENA/DIS
(DISABLE)
ENA/DIS
(DISABLE)
OUTA
OUTB
OUTA
OUTB
tDISABLE
tDISABLE
MODE 1 : Dual input mode with DISABLE (ANB=LOW)
MODE 2 : PWM input mode with DISABLE (ANB=HIGH)
PWM
(INA)
INA
INB
INB
ANB
ANB
ENA/DIS
(ENABLE)
ENA/DIS
(ENABLE)
OUTA
OUTB
OUTA
OUTB
tDISABLE
tDISABLE
MODE 3 : Dual input mode with ENABLE (ANB=LOW)
MODE 4 : PWM input mode with ENABLE (ANB=HIGH)
Figure 53. Timing Chart of ENABLE and DISABLE Modes
www.onsemi.com
22
NCV51563
PROTECTION FUNCTION
channel supply voltages in secondary−side (e.g. V
, and
CCA
The NCV51563 provides the protection features include
enable or disable function, Cross Conduction Protection,
and Under−Voltage Lockout (UVLO) of power supplies on
V ) need to be greater than specified UVLO threshold
CCB
level in secondary−side to let the output operate per input
signal. The typical V UVLO threshold voltage levels for
CCx
primary−side (V ), and secondary−side both channels
each option are per below Table 3.
DD
(V
, and V ).
CCB
CCA
Table 3. VCCX UVLO OPTION TABLE
Under−Voltage Lockout Protection VDD and VCCx
The NCV51561 provides the Under−Voltage Lockout
Option
5−V
V
CC
UVLO Level
Unit
V
(UVLO) protection function for V in primary−side and
6.0
8.7
13
DD
both gate drive output for V
and V
in
CCA
CCB
8−V
V
secondary−side as shown in Figure 54.
13−V
17−V
V
The gate driver is running when the V supply voltage
DD
17
V
is greater than the specified under−voltage lockout threshold
voltage (e.g. typically 2.8 V) and ENA/DIS pin is HIGH or
LOW states for an ENABLE (e.g. NCV51561xA) or the
DISABLE (e.g. NCV51561xB) mode respectively.
UVLO protection has an hysteresis to provide immunity
to short V drops that can occur.
CC
In addition, both gate output drivers have independent
under voltage lockout protection (UVLO) function and each
ENA/DIS
(ENABLE)
ENA/DIS
(DISABLE)
INA
INB
VDDUV+
VDD
VDDUV−
tUVFLT
tUVFLT
tUVFLT
VCCA
(VCCB
VCCUV+
tUVFLT
)
VCCUV−
tUVFLT
tUVFLT
OUTA
OUTB
Case A
t1
Case B
Case B
Case C
t0
t2
t7
t8
t3 t4 t5 t6
Figure 54. Timing Chart Under−Voltage Lockout Protection
www.onsemi.com
23
NCV51563
VCCX Power−Up and INX Signal
In case IN pins are active when V
is above 4.7 V,
X
CCX
To provide a variety of Under−Voltage Lockout (UVLO)
thresholds NCV51563 has a power−up delay time during
outputs would occur until settling time has elapsed as shown
in Figure 55 (A). If IN are only active after settling time has
X
initial V
start−up or after POR event.
expired, outputs won’t be active until V
cross
CCX
CCX
NCV51561 specific V
as shown in Figure 55 (B).
CCUV+
INx
tPORUV,OUT
VCCUV+
VCCx
V
PREUV = 6.0 V
VPOR = 4.7 V
OUTx
A. Power up with PWM signals during Preset
INx
tPORUV,OUT
VCCUV+
VCCx
VPREUV = 6.0 V
VPOR = 4.7 V
OUTx
B. Power up without PWM signals during Preset
Figure 55. VCCX Power−up
Cross−Conduction Prevention and Allowed
Overlapped Operation
The cross conduction prevents both high− and low−side
switches from conducting at the same time when the dead
time (DT) control mode is in half−bridge type, as shown in
Figure 56.
For full topologies flexibility, cross conduction can be
allowed both high− and low−side switches conduct at the
same time when the DT pin is pulled to V for example, as
DD
shown in Figure 57.
www.onsemi.com
24
NCV51563
INA
INB
INA
INB
Allowed Overlap
Operation
Shoot−Through
Prevent
DT
DT
After DT
OUTA
OUTB
OUTA
OUTB
(a) In case of Shoot−Through less than DT
(b) In case of Shoot−Through longer than DT
(a) In case of Shoot−Through less than DT
(b) In case of Shoot−Through longer than DT
Example A
Example A
INA
INB
INA
INB
Allowed Overlap
Operation
Shoot−Through
Prevent
Shoot−Through
Prevent
DT
DT
OUTA
OUTB
OUTA
OUTB
Always LOW
(a) In case of Shoot−Through less than DT
(b) In case of Shoot−Through longer than DT
(a) In case of Shoot−Through less than DT
(b) In case of Shoot−Through longer than DT
Example B
Example B
Figure 56. Concept of Shoot−Through Prevention
Figure 57. Concept of Allowed the Shoot−Through
Programmable Dead Time Control
Cross−conduction between both driver outputs (OUTA,
and OUTB) is not allowed with minimum dead time
MODE−B. Overlap is not allowed when the dead time (DT)
control mode is activated.
The dead time (DT) between both outputs is set according
(t
) typically 10 ns when the DT pin is open in the
to: DT (in ns) = 10 x R (in kW).
DTMIN
DT
MODE−A. External resistance (R ) controls dead time
Overlap is allowed for both outputs when the DT pin is
DT
when the DT pin resistor between 1 kW and 300 kW in the
pulled to V in the MODE−C, as shown in Figure 58.
DD
t
DT
(ns)
Minimum Deat−time
MODE A – DT pin Open
Output Overlap ENABLED
MODE C – DT pin pull to V
DD
t
= 10 ns
t
= 0 ns
DT
DT
Cross−conduction prevention active
Cross−conduction prevention disabled
3000
2500
Deat−time Control Range
MODE B – 1 kW < R < 300 kW
DT
t
(ns) = 10 · R (kW)
DT
DT
Cross−conduction prevention active
2000
1500
1000
500
0
300
200
250
150
1
50
100
R
(kW)
DT
Figure 58. Timing Chart of Dead−Time Mode Control
www.onsemi.com
25
NCV51563
Common Mode Transient Immunity Testing
Figure 59 is a simplified diagram of the Common Mode
Transient Immunity (CMTI) testing configuration.
CMTI is the maximum sustainable common−mode
voltage slew rate while maintaining the correct output.
CMTI applies to both rising and falling common−mode
voltage edges. CMTI is tested with the transient generator
connected between GND and
V
SSA
and
V
SSB
.
(V = 1500 V).
CM
VDD
VCC
1
2
3
4
INA
INB
VDD
GND
VCCA 16
+
OUTA
OUTA 15
VSSA 14
VDD
Monitor V
5
6
7
8
ENA/DIS
DT
VCCB 11
OUTB 10
+
OUTB
ANB
Monitor V
VDD
VSSB
9
1.5 kV
0 V
dV/dt
Common Mode Surge
Generator
Figure 59. Common Mode Transient Immunity Test Circuit
www.onsemi.com
26
NCV51563
APPLICATION INFORMATION
V DD
This section provides application guidelines when using
the NCV51563.
R1
R2
INA
INB
VDD
1
2
INA
INB
Power Supply Recommendations
It is important to remember that during the Turn−On of
switch the output current to the gate is drawn from the V
200 k
200 k
C1
CCA
pins should be
and V
supply pins. The V
and V
CCB
CCA
CCB
C2
C3
bypassed with a capacitor with a value of at least ten times
the gate capacitance, and no less than 100 nF and located as
close to the device as possible for the purpose of decoupling.
A low ESR, ceramic surface mount capacitor is necessary.
We recommend using 2 capacitors; a 100 nF ceramic
surface−mount capacitor which can be very close to the pins
of the device, and another surface−mount capacitor of few
microfarads added in parallel.
3
4
C4
VDD
REN
GND
200 k
ENA/DIS
5
7
ENABLE
ANB
In addition, it is recommended to provide various V
CCX
R3
ANB
Under−Voltage Lockout voltage options (e.g. 8−V, or
13−V), the V rising time from 5−V to 6−V should be at
200 k
C5
CCX
least 16 ms or above at initial start−up.
Input Stage
Figure 60. Schematic of Input Stage
The input signal pins (INA, INB, ANB, and ENA/DIS) of
the NCV51563 are based on the TTL compatible
Output Stage
The output driver stage of the NCV51563 features a pull
up structure and a pull down structure.
The pull up structure of the NCV51563 consists of a
input−threshold logic that is independent of the V supply
DD
voltage. The logic level compatible input provides a
typically high and low threshold of 1.6 V and 1.1 V
respectively. The input signal pins impedance of the
NCV51563 is 200 kW typically and the INA, INB, and ANB
pins are pulled to GND pin and ENA/DIS pin is pulled to
PMOS stage ensuring to pull all the way to the V rail. The
CC
pull down structure of the NCV51563 consists of a NMOS
device as shown in Figure 61.
The output impedance of the pull up and pull down
switches shall be able to provide about +4.5 A and −9 A peak
currents typical at 25C and the minimum sink and source
peak currents at −40C are −7 A sink and +2.6 A source.
V
pin for an ENABLE version as shown in Figure 60.
DD
Conversely, ENA/DIS pin pulled to GND pin for the
DISABLE version. It is recommended that ENA/DIS pin
should be tie to V
or GND pins for ENABLE and
DD
DISABLE versions respectively if the ENA/DIS pin is not
used to achieve better noise immunity because the ENA/DIS
pin is quite responsive, as far as propagation delay and other
switching parameters are concerned.
An RC filter is recommended to be added on the input
signal pins to reduce the impact of system noise and ground
bounce, the time constant of the RC filter. Such a filter
VCCx
VCC UVLO
LOGIC
INx
OUTx
VSSx
should use an R in the range of 0 W to 100 W and a C
IN
IN
between 10 pF and 100 pF. In the example, an R = 51 W
GND
IN
and a C = 33 pF are selected, with a corner frequency of
IN
approximately 100 MHz. When selecting these
components, it is important to pay attention to the trade−off
between good noise immunity and propagation delay.
Figure 61. Schematic of Output Stage
www.onsemi.com
27
NCV51563
Consideration of Driving Current Capability
Application Circuits with Output Stage Negative Bias
Peak source and sink currents (I
capability should be larger than average current (I
shown in Figure 62.
, and I
)
SiC MOSFET unique operating characteristics need to be
carefully considered to fully benefits from SiC
characteristics. The gate driver needs to be capable of
providing +20 V and −2 V to −5 V negative bias with
minimum output impedance and high current capability.
When parasitic inductances are introduced by non−ideal
PCB layout and long package leads (e.g. TO−220 and
TO−247 type packages), there could be ringing in the
gate−source drive voltage of the power transistor during
high di/dt and dv/dt switching. If the ringing is over the
threshold voltage, there is the risk of unintended turn−on and
even shoot−through. Applying a negative bias on the gate
drive is a popular way to keep such ringing below the
threshold. Negative voltage can improve the noise tolerance
of SiC MOSFET to suppress turning it unintentionally. The
negative gate−source voltage makes the capacitance of Cgd
becoming lower, which can reduce the ringing voltage.
Below are a few examples of implementing negative gate
drive bias. The first example with negative bias with two
isolated−bias power supplies as shown in Figure 63.
SOURCE
SINK
) as
G, AV
ISOURCE
IG,AV
ISINK
VGS
TSW,ON
TSW,OFF
Figure 62. Definition of Current Driving Capability
The approximate maximum gate charge Q that can be
switched in the indicated time for each driver current rating
may be calculate: Needed driver current ratings depend on
G
what gate charge Q must be moved in what switching time
G
t
because average gate current during switching
SW−ON/OFF
Power supply VHx determines the positive drive output
voltage and VLx determines the negative turn−off voltage
for each channels. This solution requires more power
supplies than the conventional bootstrapped power supply
example; however, it provides more flexibility when setting
the positive, VHx, and negative, VLx, rail voltages.
is I .
G
QG
IG.AV
+
tSW,ONńOFF
(eq. 1)
The approximate gate driver source and sink peak currents
can be calculated as below equations.
At turn−on (Sourcing current)
VDD
HV Rail
QG
PWMA
PWMB
VDD
1
INA
VCCA 16
OUTA 15
ISOURCE w 1.5
VHA
VLA
tSW,ON
(eq. 2)
(eq. 3)
2
3
4
5
6
7
8
INB
VSSA
14
VDD
At turn−off (Sinking current)
GND
GND
ENA/DIS
DT
QG
To Load
ENA
ISINK w 1.5
tSW,OFF
VCCB 11
VHB
VLB
10
9
OUTB
VSSB
ANB
VDD
where, Q = Gate charge at V = V
G
GS
CC
t
= Switch On / Off time
SW, ON/OFF
1.5 = empirically determined factor
(Influenced by I vs. I , and circuit parasitic)
G,AV
DRV
Figure 63. Negative Bias with Two Isolated−Bias
Power Supplies
Consideration of Gate Resistor
The gate resistor is also sized to reduce ringing voltage by
parasitic inductances and capacitances. However, it limits
the current capability of the gate driver output. The limited
current capability value induced by turn−on and off gate
resistors can be obtained with below equation.
Figure 64 shows another example with negative bias
turn−off on the gate driver using a Zener diode on an isolated
power supply. The negative bias set by the voltage of Zener
diode.
For example, if the isolated power supply, VHx for each
channels, the turn−off voltage will be –5.1 V and turn−on
voltage will be 20 V − 5.1 V 15 V.
V
CC * VOH
ISOURCE
+
RG,ON
V
CC * VOL
ISINK
+
RG,OFF
(eq. 4)
where:
I
I
: Source peak current
: Sink peak current.
SOURCE
SINK
V
V
: High level output voltage drop
: Low level output voltage drop
OH
OL
www.onsemi.com
28
NCV51563
VDD
HV Rail
PCB LAYOUT GUIDELINE
To improve the switching characteristics and efficiency of
design, the following should be considered before beginning
a PCB layout.
16
15
14
PWMA
PWMB
VDD
1
INA
INB
VDD
VCCA
OUTA
VSSA
RZA
2
3
4
5
6
7
8
ZA
VHA
GND
GND
Component Placement
To Load
ENA
ENA/DIS
Keep the input/output traces as short as possible.
Minimize influence of the parasitic inductance and
capacitance on the layout. (To maintain low signal−path
inductance, avoid using via.)
DT
VCCB 11
RZB
10
9
ANB
VDD
OUTB
VSSB
ZB
VHB
Placement and routing for supply bypass capacitors for
Figure 64. Negative Bias with Zener Diode on
V
and V , and gate resistors need to be located as
DD
CCx
Single Isolated−Bias Power Supply
close as possible to the gate driver.
The gate driver should be located switching device as
close as possible to decrease the trace inductance and
avoid output ringing.
Moreover, this configuration could easily be changed
negative bias by a using different Zener diode with the same
20 V isolated power supply. This configuration needs two
isolated power supplies for a half−bridge configuration, but
this scheme is very simple.
Grounding Consideration
Have a solid ground plane underneath the high−speed
signal layer.
However, it has the disadvantage of having a steady state
power consumption from R . Therefore, one should be
Have a solid ground plane next to V
and V
pins
Zx
SSA
SSB
careful in selecting the R values. It is recommended that
Zx
with multiple V
and V
vias to reduce the parasitic
SSA
SSB
R
Zx
allow the minimal current flow to stabilize the Zener
inductance and minimize the ringing on the output
signals.
clamping voltage (e.g. I : 5 mA~10 mA).
Z
Typical recommended values are in the few kohm range
(e.g. 1 kW~4.7 kW) of SiC MOSFETs application.
High−Voltage (V ) Consideration
ISO
To ensure isolation performance between the primary and
secondary side, any PCB traces or copper should be not
place under the driver device as shown in Figure 66.
A PCB cutout is recommended in order to prevent
contamination that may impair the isolation performance
of NCV51563.
Experimental Results
Figure 65 show the experimental results of the negative
bias with Zener diode on single isolated power supply of the
NCV51563 for SiC MOSFET gate drive application. The
examples were design to have a +15 V and −5.1 V drive
power supply referenced to the device source by using the
20 V isolated power supply.
High−speed signal
10 mils
10 mils
0.25 mm
0.25 mm
Ground plane
Keep this space free
from traces, pads
and vias
40 mils
1 mm
40 mils
1 mm
Power plane
10 mils
10 mils
0.25 mm
0.25 mm
Low−speed signal
314 mils
8 mm
Figure 66. Recommended Layer Stack
Figure 67 shows the printed circuit board layout of
NCV51563 evaluation board.
CH1: INPUT [2 V/div], and CH2: OUTPUT [5 V/div]
Figure 65. Experimental Waveforms of Negative Bias
with Zener Diode on Single Isolated Power Supply
www.onsemi.com
29
NCV51563
(a) Top & Bottom View
(b) Top View
(c) Bottom View
Figure 67. Printed Circuit Board
ORDERING INFORMATION
†
Device
Description
Package
UVLO
ENA/DIS
Shipping
NCV51563AADWR2G*
High current dual
isolated MOS driver
SOIC−16 WB
(Pb−Free)
5 V
ENABLE
1000 / Tape & Reel
1000 / Tape & Reel
1000 / Tape & Reel
1000 / Tape & Reel
1000 / Tape & Reel
1000 / Tape & Reel
1000 / Tape & Reel
1000 / Tape & Reel
NCV51563ABDWR2G*
NCV51563BADWR2G*
NCV51563BBDWR2G
NCV51563CADWR2G
NCV51563CBDWR2G*
NCV51563DADWR2G*
NCV51563DBDWR2G*
SOIC−16 WB
(Pb−Free)
5 V
8 V
DISABLE
ENABLE
DISABLE
ENABLE
DISABLE
ENABLE
DISABLE
SOIC−16 WB
(Pb−Free)
SOIC−16 WB
(Pb−Free)
8 V
SOIC−16 WB
(Pb−Free)
13 V
13 V
17 V
17 V
SOIC−16 WB
(Pb−Free)
SOIC−16 WB
(Pb−Free)
SOIC−16 WB
(Pb−Free)
†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging
Specifications Brochure, BRD8011/D.
*Option on demand
www.onsemi.com
30
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS
SOIC−16 WB LESS PINS 12 & 13
CASE 752AJ
ISSUE O
DATE 17 FEB 2021
1
SCALE 1:1
GENERIC
MARKING DIAGRAM*
16
XXXXXXXXXX
XXXXXXXXXX
XXXXXXXXXX
AWLYYWW
XXXXX = Specific Device Code
*This information is generic. Please refer to
A
= Assembly Location
= Wafer Lot
device data sheet for actual part marking.
Pb−Free indicator, “G” or microdot “G”, may
or may not be present. Some products may
not follow the Generic Marking.
WL
YY
WW
= Year
= Work Week
1
Electronic versions are uncontrolled except when accessed directly from the Document Repository.
Printed versions are uncontrolled except when stamped “CONTROLLED COPY” in red.
DOCUMENT NUMBER:
DESCRIPTION:
98AON30578H
SOIC−16 WB LESS PINS 12 & 13
PAGE 1 OF 1
ON Semiconductor and
are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.
ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding
the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically
disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the
rights of others.
© Semiconductor Components Industries, LLC, 2019
www.onsemi.com
onsemi,
, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba “onsemi” or its affiliates
and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property.
A listing of onsemi’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. onsemi reserves the right to make changes at any time to any
products or information herein, without notice. The information herein is provided “as−is” and onsemi makes no warranty, representation or guarantee regarding the accuracy of the
information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use
of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products
and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information
provided by onsemi. “Typical” parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may
vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. onsemi does not convey any license
under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems
or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should
Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates,
and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death
associated with such unintended or unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of the part. onsemi is an Equal
Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
ADDITIONAL INFORMATION
TECHNICAL PUBLICATIONS:
Technical Library: www.onsemi.com/design/resources/technical−documentation
onsemi Website: www.onsemi.com
ONLINE SUPPORT: www.onsemi.com/support
For additional information, please contact your local Sales Representative at
www.onsemi.com/support/sales
相关型号:
©2020 ICPDF网 联系我们和版权申明