EPF8017GM [PCA]
10/100 LAN Interface Module with Enhanced Common Mode Attenuation; 10/100 LAN接口模块,加强了共模衰减型号: | EPF8017GM |
厂家: | PCA ELECTRONICS INC. |
描述: | 10/100 LAN Interface Module with Enhanced Common Mode Attenuation |
文件: | 总2页 (文件大小:59K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
10/100 LAN Interface Module with
Enhanced Common Mode Attenuation
E L E C T R O N I C S I N C .
EPF8017GM
• Optimized for DP83840A/DP83223 Chip Set •
• Recommended for use with ICS 1890 Series and SS578Q2120 •
when connected per appropriate schematic
• Guaranteed to operate with 8 mA DC bias at 70°C •
• Complies with or exceeds IEEE 802.3, 10 BT/100 BX Standards •
Electrical Parameters @ 25° C
Insertion Loss
Return Loss
(dB Min.)
Common Mode Rejection
Crosstalk (dB Min.)
[Between Channels]
OCL
@ 70°C
(dB Max.)
(dB Min.)
10-100
MHz
1-80
MHz
80-100
MHz
100-150
MHz
1-30
MHz
30-60
MHz
60-100
MHz
1-30
MHz
30-100
MHz
100-500
MHz
5-10
MHz
100 KHz, 0.1 Vrms
8 mA DC Bias
Xmit Rcv Xmit Rcv Xmit Rcv Xmit Rcv Xmit Rcv Xmit Rcv Xmit Rcv Xmit Rcv Xmit Rcv
Cable Side
-35
350µH
-1
•
-1
-2
-2 -3.5 -3 -18 -18 -12 -12 -10 -10 -40 -40 -35 -30 -10 -10
-35
Isolation : 1500 Vrms
•
Impedance : 100 Ω
•
Rise Time : 3.0 nS Max. • * CMT : Optional
•
Schematic
Receive Channel
Transmit Channel
RD+
1
11 TX-
7
RX+
CT
TD- 15
5
6
CMC
CMT*
12 CT
CT 14
RD-
CT
2
3
10 TX+
12 CT
RX-
TD+ 16
1:1
1:1
Dimensions
Package
(Inches)
(Millimeters)
A
Dim. Min. Max. Nom.
Min. Max. Nom.
A
B
C
D
E
F
G
H
I
.970
.380
.223
.700
.010
.100
.500
.016
.008
.090
0°
.990
.400
.243
Typ.
.015
Typ.
.520
.022
.012
Typ.
8°
24.64 25.15
9.65 10.16
J
N
5.66
6.17
Pin 1
I.D.
17.78 Typ.
PCA
Pad
.254
2.54
.381
Typ.
EPF8017GM
Date Code
Q
P
B
E
Layout
12.7 13.20
.406
.203
2.28
0°
.559
.305
Typ.
8°
J
D
M
K
L
M
N
P
Q
.025
.045
.635
1.14
.030
.100
.092
.560
.762
2.54
K
C
2.34
14.22
L
I
G
H
F
CSF8017GMa Rev. C 11/3/97
PCA ELECTRONICS, INC.
16799 SCHOENBORN ST.
NORTH HILLS, CA 91343
TEL: (818) 892-0761
FAX: (818) 894-5791
http://www.pca.com
Product performance is limited to specified parameters. Data is subject to change without prior notice.
10/100 LAN Interface Module with
Enhanced Common Mode Attenuation
E L E C T R O N I C S I N C .
The circuit below is a guideline for interconnecting PCA’s EPF8017GM with National DP83840A and DP83223 twister chip
set for 10/100 Mb/s applications. Further details can be obtained from the chip manufacturer application notes. Please
consult PCA for applications help regarding the SSI78Q2120 or ICS1890 series parts or consult with the respective
application notes.
Typical insertion loss of the isolation transformer is 0.5dB. This parameter covers the entire spectrum of the encoded
signals in 10/100 protocols. Under terminated conditions, to transmit a 2V pk-pk signal across the cable, you must adjust
the TXREF resistor of the twister chip to get at least 2.12V pk-pk across pins 16-15.
Note that significant low frequency response improvement can be obtained in the system (improving equalization effects) if
the DC blocking capacitors were not used; this can only be done by choosing a different pinout for the 10 Base-T receiver
side. This is accomplished without impacting any other behavior. If any user has a need to improve this feature, please
consult with the PCA Technical support group . This solution is similar to approaches used in EPF8013GM, EPF8022G and
EPF8038S (a repeater interface module).
It is recommended that system designers do not use the receiver side center tap to ground, via a capacitor. This may
worsen EMI, specifically if the secondary “common mode termination” is pulled to chassis ground as shown.
The phantom resistors shown around the connector have been known to suppress unwanted radiation that unused wires
pick up from the immediate environment. Their placement and use are to be considered carefully before a design is
finalized.
The “common mode termination” load of 75 Ω shown from the center taps of the secondary may be taken to chassis ground
via a cap of suitable value. This depends upon user’s design, EMI margin etc.
It is recommended that there be a neat separation of ground planes in the layout. It is generally accepted practice to limit
the plane off at least 0.05 inches away from the chip side pins of EPF8017GM. There need not be any ground plane beyond
this point.
For best results, PCB designer should design the outgoing traces preferably to be 50 Ω, balanced and well coupled to
achieve minimum radiation from these traces.
Typical Application Circuit for UTP (Excerpts from NSC DP83840A application notes)
0.10µF {Note 1}
+
-
1
8
7
RXD
TXU
50Ω
50Ω
75Ω
75Ω
7
6
5
5
6
0.1µF
1000pF
{Note 1}
2
12.1Ω
12.1Ω
4
RJ45*
+
-
10
16
14
15
3
2
12
11
1000pF
2000V
1
TXO
PMRD
+
-
EPF8017GM
Isolation Cap
TD
RXI
DP83840A
DP83223
Chassis
Ground
SD
PMID
+
SD
RD
Other pull down/up resistors not shown, for clarification please refer to National’s application notes.
-
+
Notes : 1. See text above for clarification.
2. *NIC Side is shown. Hub side connections will have crossover swapping pins 3-6 & 1-2.
-
CSF8017GMb Rev. C 11/3/97
PCA ELECTRONICS, INC.
16799 SCHOENBORN ST.
NORTH HILLS, CA 91343
TEL: (818) 892-0761
FAX: (818) 894-5791
http://www.pca.com
相关型号:
©2020 ICPDF网 联系我们和版权申明