HYS72T64000HP-25F-B [QIMONDA]
240-Pin Registered DDR2 SDRAM Modules; 240引脚注册DDR2 SDRAM模组型号: | HYS72T64000HP-25F-B |
厂家: | QIMONDA AG |
描述: | 240-Pin Registered DDR2 SDRAM Modules |
文件: | 总65页 (文件大小:3801K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
March 2007
HYS72T64000HP–[25F/2.5/3/3S/3.7]–B
HYS72T128000HP–[25F/2.5/3/3S/3.7]–B
HYS72T128020HP–[25F/2.5/3/3S/3.7]–B
HYS72T256220HP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM Modules
RDIMM SDRAM
DDR2 SDRAM
RoHS Compliant
Internet Data Sheet
Rev. 1.1
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
HYS72T64000HP–[25F/2.5/3/3S/3.7]–B, HYS72T128000HP–[25F/2.5/3/3S/3.7]–B,
HYS72T128020HP–[25F/2.5/3/3S/3.7]–B, HYS72T256220HP–[25F/2.5/3/3S/3.7]–B
Revision History: 2007-03, Rev. 1.1
All
All
Adapted internet edition
Updated for HYS72T[64/128/256]×××–3.7–B Product Types
Previous Revision: 2006-12, Rev. 1.01
All Qimonda update
Previous Revision: 2006-03, Rev. 1.0
We Listen to Your Comments
Any information within this document that you feel is wrong, unclear or missing at all?
Your feedback will help us to continuously improve the quality of this document.
Please send your proposal (including a reference to this document) to:
techdoc@qimonda.com
qag_techdoc_rev400 / 3.2 QAG / 2006-08-07
03292006-EO3M-LEK7
2
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
1
Overview
This chapter gives an overview of the 1.8 V 240-Pin Registered DDR2 SDRAM Modules with parity bit product family and
describes its main characteristics.
1.1
Features
•
•
240-Pin PC2–6400, PC2–5300 and PC2–4200 DDR2
SDRAM memory modules.
One rank 64M ×72, 128M ×72, and two ranks 128M ×72,
256M ×72 module organization, and 512M ×8, 512M ×4
chip organization
Registered DIMM Parity bit for address and control bus
512 MB, 1 GB, and 2 GB module built with 512 Mbit DDR2
SDRAMs in P-TFBGA-60 chipsize packages.
Standard Double-Data-Rate-Two Synchronous DRAMs
(DDR2 SDRAM) with a single + 1.8 V (± 0.1 V) power
supply
•
•
•
•
•
Programmable self refresh rate via EMRS2 setting
Programmable partial array refresh via EMRS2 settings
DCC enabling via EMRS2 setting
All inputs and outputs SSTL_18 compatible
Off-Chip Driver Impedance Adjustment (OCD) and On-Die
Termination (ODT)
•
•
•
•
Serial Presence Detect with E2PROM
RDIMM Dimensions (nominal): 30 mm high, 133.35 mm
wide
•
•
•
•
Based on standard reference card layouts Raw Card “F”,
“G“, “H“, ”J” and “L“
•
•
Programmable CAS Latencies (3, 4, 5, 6), Burst Length
(4 & 8) and Burst Type
Auto Refresh (CBR) and Self Refresh
All speed grades faster than DDR2–400 comply with
DDR2–400 timing specifications.
RoHS compliant products1)
TABLE 1
Performance Table
Product Type Speed Code
Speed Grade
–2.5F
–2.5
–3
–3S
–3.7
Unit
PC2–6400
5–5–5
PC2–6400
6–6–6
PC2–5300
4–4–4
PC2–5300
5–5–5
PC2–4200
4–4–4
—
Max. Clock Frequency
@CL6 fCK6 400
@CL5 fCK5 400
400
333
266
200
15
—
—
—
MHz
MHz
MHz
MHz
ns
333
333
200
12
333
266
200
15
266
266
200
15
@CL4 fCK4 266
@CL3 fCK3 200
tRCD 12.5
Min. RAS-CAS-Delay
Min. Row Precharge Time
Min. Row Active Time
Min. Row Cycle Time
tRP
12.5
15
12
15
15
ns
tRAS 45
45
45
45
45
ns
tRC 57.5
60
57
60
60
ns
1) RoHS Compliant Product: Restriction of the use of certain hazardous substances (RoHS) in electrical and electronic equipment as defined
in the directive 2002/95/EC issued by the European Parliament and of the Council of 27 January 2003. These substances include mercury,
lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominated biphenyl ethers.
Rev. 1.1, 2007-03
3
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
1.2
Description
The Qimonda HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
module family are Registered DIMM (with parity) modules
with 30 mm height based on DDR2 technology.
capacitive loading to the system bus, but adds one cycle to
the SDRAM timing. Decoupling capacitors are mounted on
the PCB board. The DIMMs feature serial presence detect
based on a serial E2PROM device using the 2-pin I2C
protocol. The first 128 bytes are programmed with
configuration data and the second 128 bytes are available to
the customer.
DIMMs are available as ECC modules in 64M × 72 (512 MB),
128M × 72 (1 GB), 256M x72 (2GB) organization and density,
intended for mounting into 240-Pin connector sockets.
The memory array is designed with 512-Mbit Double-Data-
Rate-Two (DDR2) Synchronous DRAMs. All control and
address signals are re-driven on the DIMM using register
devices and a PLL for the clock distribution. This reduces
TABLE 2
Ordering Information for RoHS Compliant Products
Product Type1)
Compliance Code2)
Description
SDRAM
Technology
PC2–6400
HYS72T64000HP–25F–B
HYS72T128000HP–25F–B
HYS72T128020HP–25F–B
HYS72T256220HP–25F–B
PC2–6400
512 MB 1Rx8 PC2-6400P-555-12-F0
1 GB 1Rx4 PC2--6400P-555-12-H0
1 GB 2Rx8 PC2--6400P-555-12-G0
2 GB 2Rx4 PC2--6400P-555-12-L0
1 Rank ECC
1 Rank ECC
2 Ranks, ECC
2 Ranks, ECC
512 Mbit (×8)
512 Mbit (×4)
512 Mbit (×8)
512 Mbit (×4)
HYS72T64000HP–2.5–B
HYS72T128000HP–2.5–B
HYS72T128020HP–2.5–B
HYS72T256220HP–2.5–B
PC2–5300
512 MB 1Rx8 PC2--6400P-666-12-F0
1 GB 1Rx4 PC2--6400P-666-12-H0
1 GB 2Rx8 PC2--6400P-666-12-G0
2 GB 2Rx4 PC2--6400P-666-12-L0
1 Rank ECC
1 Rank ECC
2 Ranks, ECC
2 Ranks, ECC
512 Mbit (×8)
512 Mbit (×4)
512 Mbit (×8)
512 Mbit (×4)
HYS72T64000HP–3–B
HYS72T128000HP–3–B
HYS72T128020HP–3–B
HYS72T256220HP–3–B
PC2–5300
512 MB 1Rx8 PC2-5300P-444-12-F0
1 GB 1Rx4 PC2-5300P-444-12-H0
1 GB 2Rx8 PC2-5300P-444-12-G0
2 GB 2Rx4 PC2-5300P-444-12-J2
1 Rank ECC
1 Rank ECC
2 Ranks, ECC
2 Ranks, ECC
512 Mbit (×8)
512 Mbit (×4)
512 Mbit (×8)
512 Mbit (×4)
HYS72T64000HP–3S–B
HYS72T128000HP–3S–B
HYS72T128020HP–3S–B
HYS72T256220HP–3S–B
PC2–4200
512 MB 1Rx8 PC2-5300P-555-12-F0
1 GB 1Rx4 PC2-5300P-555-12-H0
1 GB 2Rx8 PC2-5300P-555-12-G0
2 GB 2Rx4 PC2-5300P-555-12-J2
1 Rank ECC
1 Rank ECC
2 Ranks, ECC
2 Ranks, ECC
512 Mbit (×8)
512 Mbit (×4)
512 Mbit (×8)
512 Mbit (×4)
HYS72T64000HP–3.7–B
HYS72T128000HP–3.7–B
HYS72T128020HP–3.7–B
HYS72T256220HP–3.7–B
512 MB 1Rx8 PC2-4200P-444-12-F0
1 GB 1Rx4 PC2-4200P-444-12-H0
1 GB 2Rx8 PC2-4200P-444-12-G0
2 GB 2Rx4 PC2-4200P-444-12-J2
1 Rank ECC
1 Rank ECC
2 Ranks, ECC
2 Ranks, ECC
512 Mbit (×8)
512 Mbit (×4)
512 Mbit (×8)
512 Mbit (×4)
1) All Product Type number end with a place code, designating the silicon die revision. Example: HYS72T64000HP–3.7–B, indicating Rev.
“B” dies are used for DDR2 SDRAM components. For all Qimonda DDR2 module and component nomenclature see Chapter 6 of this data
sheet.
Rev. 1.1, 2007-03
4
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
2) The Compliance Code is printed on the module label and describes the speed grade, for example “PC2–4200R–444–12–F0”, where 4200P
means Registered DIMM modules (with Parity Bit) with 4.26 GB/sec Module Bandwidth and “444-12” means Column Address Strobe
(CAS) latency = 4, Row Column Delay (RCD) latency = 4 and Row Precharge (RP) latency = 4 using the latest JEDEC SPD Revision 1.2
and produced on the Raw Card “F”
TABLE 3
Address Format Table
DIMM
Density
Module
Organization
Memory
Ranks
ECC/
Non-ECC
# of SDRAMs # of row/bank/column
bits
Raw
Card
512 MB
1 GB
64M ×72
1
1
2
2
2
ECC
ECC
ECC
ECC
ECC
9
14/2/10
14/2/11
14/2/10
14/2/11
14/2/11
F
H
G
J
128M ×72
128M ×72
256M ×72
256M ×72
18
18
36
36
1 GB
2 GB
2 GB
L
TABLE 4
Components on Modules
Product Type1)
DRAM Components1)2)
DRAM Density
DRAM Organisation
HYS72T64000HP
HYS72T128000HP
HYS72T128020HP
HYB18T512800BF
HYB18T512400BF
HYB18T512800BF
HYB18T512400BF
512 Mbit
512 Mbit
512 Mbit
512 Mbit
512M × 8
512M × 4
512M × 8
512M × 4
HYS72T256220HP
1) Green Product
2) For a detailed description of all functionalities of the DRAM components on these modules see the component data sheet.
Rev. 1.1, 2007-03
5
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
2
Pin Configuration
The pin configuration of the Registered DDR2 SDRAM DIMM
is listed by function in Table 5 (240 pins). The abbreviations
used in columns Pin and Buffer Type are explained in Table 6
and Table 7 respectively. The pin numbering is depicted in
Figure 1.
TABLE 5
Pin Configuration of RDIMM
Ball No.
Name
Pin
Buffer
Function
Type Type
Clock Signals
185
186
52
CK0
CK0
CKE0
CKE1
NC
I
SSTL
SSTL
SSTL
SSTL
—
Clock Signal CK0, Complementary Clock Signal CK0
I
I
Clock Enables 1:0
Note: 2-Ranks module
171
I
NC
Not Connected
Note: 1-Rank module
Control Signals
193
76
S0
S1
NC
I
SSTL
SSTL
—
Chip Select Rank 1:0
Note: 2-Ranks module
I
NC
Not Connected
Note: 1-Rank module
192
RAS
I
I
I
I
SSTL
SSTL
SSTL
CMOS
Row Address Strobe (RAS), Column Address Strobe (CAS), Write
Enable (WE)
74
CAS
73
WE
18
RESET
Register Reset
Address Signals
71
BA0
BA1
BA2
I
I
I
SSTL
SSTL
SSTL
Bank Address Bus 1:0
190
54
Bank Address Bus 2
Greater than 512Mb DDR2 SDRAMS
NC
I
SSTL
Not Connected
Less than 1Gb DDR2 SDRAMS
Rev. 1.1, 2007-03
6
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Ball No.
Name
Pin
Buffer
Function
Type Type
188
183
63
A0
I
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
—
Address Bus 12:0, Address Signal 10/AutoPrecharge
A1
I
A2
I
182
61
A3
I
A4
I
60
A5
I
180
58
A6
I
A7
I
179
177
70
A8
I
A9
I
A10
AP
A11
A12
A13
NC
I
I
57
I
176
196
I
I
Address Signal 13
NC
Not Connected
Note: Non CA parity modules based on 256 Mbit component
Address Signal 14
174
173
A14
NC
I
SSTL
—
Note: CA Parity module
NC
I
Not Connected
Note: Non CA parity module. Less than 1 GBit per DRAM die.
Address Signal 14
A15
NC
SSTL
—
Note: CA Parity module
NC
Not Connected
Note: Non CA parity module. Less than 1 GBit per DRAM die.
Rev. 1.1, 2007-03
7
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Ball No.
Name
Pin
Buffer
Function
Type Type
Data Signals
3
DQ0
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
Data Bus 63:0
Data Input/Output pins
4
DQ1
9
DQ2
10
DQ3
122
123
128
129
12
DQ4
DQ5
DQ6
DQ7
DQ8
13
DQ9
21
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
DQ16
DQ17
DQ18
DQ19
DQ20
DQ21
DQ22
DQ23
DQ24
DQ25
DQ26
DQ27
DQ28
DQ29
DQ30
DQ31
DQ32
DQ33
DQ34
DQ35
DQ36
DQ37
DQ38
22
131
132
140
141
24
25
30
31
143
144
149
150
33
34
39
40
152
153
158
159
80
81
86
87
199
200
205
Rev. 1.1, 2007-03
8
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Ball No.
Name
Pin
Buffer
Function
Type Type
206
89
DQ39
DQ40
DQ41
DQ42
DQ43
DQ44
DQ45
DQ46
DQ47
DQ48
DQ49
DQ50
DQ51
DQ52
DQ53
DQ54
DQ55
DQ56
DQ57
DQ58
DQ59
DQ60
DQ61
DQ62
DQ63
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
Data Bus 63:0
90
95
96
208
209
214
215
98
99
107
108
217
218
226
227
110
111
116
117
229
230
235
236
Check Bits
42
CB0
CB1
CB2
CB3
CB4
CB5
CB6
CB7
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
Check Bits 7:0
Check Bit Input / Output pins
43
Note: NC on Non-ECC module
48
49
161
162
167
168
Rev. 1.1, 2007-03
9
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Ball No.
Name
Pin
Buffer
Function
Type Type
Data Strobe Bus
7
DQS0
DQS0
DQS1
DQS1
DQS2
DQS2
DQS3
DQS3
DQS4
DQS4
DQS5
DQS5
DQS6
DQS6
DQS7
DQS7
DQS8
DQS8
DQS9
DQS9
DQS10
DQS10
DQS11
DQS11
DQS12
DQS12
DQS13
DQS13
DQS14
DQS14
DQS15
DQS15
DQS16
DQS16
DQS17
DQS17
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
Data Strobes 17:0
6
16
15
28
27
37
36
84
83
93
92
105
104
114
113
46
45
125
126
134
135
146
147
155
156
202
203
211
212
223
224
232
233
164
165
Rev. 1.1, 2007-03
10
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Ball No.
Name
Pin
Buffer
Function
Type Type
Data Mask
125
DM0
DM1
DM2
DM3
DM4
DM5
DM6
DM7
DM8
I
I
I
I
I
I
I
I
I
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
Data Masks 8:0
Note: ×8 based module
134
146
155
202
211
223
232
164
EEPROM
120
SCL
SDA
SA0
SA1
SA2
I
CMOS
OD
Serial Bus Clock
119
I/O
Serial Bus Data
239
I
I
I
CMOS
CMOS
CMOS
Serial Address Select Bus 2:0
240
101
Parity
55
ERR_OUT
PAR_IN
O
I
CMOS
CMOS
Parity bits
68
Power Supplies
1
VREF
AI
—
—
—
I/O Reference Voltage
EEPROM Power Supply
I/O Driver Power Supply
238
VDDSPD
PWR
PWR
51, 56, 62, 72, 75, VDDQ
78, 170, 175, 181,
191, 194
53, 59, 64, 67, 69, VDD
172, 178, 184, 187,
189, 197
PWR
GND
—
—
Power Supply
Ground Plane
2, 5, 8, 11, 14, 17, VSS
20, 23, 26, 29, 32,
35, 38, 41, 44, 47,
50, 65, 66, 79, 82,
85, 88, 91, 94, 97,
100, 103, 106, 109,
112, 115, 118, 121,
124, 127, 130, 133,
136, 139, 142, 145,
148, 151, 154, 157,
160, 163, 166, 169,
198, 201, 204, 207,
210, 213, 216, 219,
222, 225, 228, 231,
234, 237
Rev. 1.1, 2007-03
11
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Ball No.
Name
Pin
Buffer
Function
Type Type
Other Pins
19, 102, 137, 138, NC
220, 221
NC
—
Not connected
195
77
ODT0
I
SSTL
SSTL
—
On-Die Termination Control 1:0
Note: 2-Ranks module
ODT1
NC
I
NC
Note: 1-Rank modules
TABLE 6
Abbreviations for Buffer Type
Abbreviation
Description
SSTL
CMOS
OD
Serial Stub Terminated Logic (SSTL_18)
CMOS Levels
Open Drain. The corresponding pin has 2 operational states, active low and tristate,
and allows multiple devices to share as a wire-OR.
TABLE 7
Abbreviations for Pin Type
Abbreviation
Description
I
Standard input-only pin. Digital levels.
Output. Digital levels.
I/O is a bidirectional input/output signal.
Input. Analog levels.
Power
O
I/O
AI
PWR
GND
NU
NC
Ground
Not Usable
Not Connected
Rev. 1.1, 2007-03
12
03292006-EO3M-LEK7
ꢃ
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
FIGURE 1
Pin Configuration for RDIMM (240 pins)
95()
'4ꢀ
966
'46ꢀ
'4ꢈ
966
'4ꢇ
'46ꢁ
966
1&
'4ꢁꢀ
966
'4ꢁꢂ ꢃ 3LQꢄꢀꢈꢆ
'46ꢈ 3ꢄLQꢄꢀꢈꢂ
966 ꢃ 3LQꢄꢀꢈꢇ
'4ꢁꢇ ꢃ 3LQꢄꢀꢅꢁ
'4ꢈꢉ ꢃ 3LQꢄꢀꢅꢅ
966 ꢃ 3LQꢄꢀꢅꢆ
'46ꢅ ꢃ 3LQꢄꢀꢅꢂ
'4ꢈꢊ ꢃ 3LQꢄꢀꢅꢇ
966 ꢃ 3LQꢄꢀꢉꢁ
&%ꢁ ꢃ 3LQꢄꢀꢉꢅ
'46ꢋ ꢃ 3LQꢄꢀꢉꢆ
966 ꢃ 3LQꢄꢀꢉꢂ
&%ꢅ ꢃ 3LQꢄꢀꢉꢇ
9''4 ꢃ 3LQꢄꢀꢆꢁ
9'' ꢃ 3LQꢄꢀꢆꢅ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
3LQꢄꢀꢀꢁ
3LQꢄꢀꢀꢅ
3LQꢄꢀꢀꢆ
3LQꢄꢀꢀꢂ
3LQꢄꢀꢀꢇ
3LQꢄꢀꢁꢁ
3LQꢄꢀꢁꢅ
3LQꢄꢀꢁꢆ
3LQꢄꢀꢁꢂ
3LQꢄꢀꢁꢇ
3LQꢄꢀꢈꢁ
3LQꢄꢀꢈꢅ
3LQꢄꢁꢈꢁ ꢃ 966
3LQꢄꢁꢈꢈ ꢃ '4ꢉ
966
ꢃ 3LQꢄꢀꢀꢈ
3LQꢄꢁꢈꢅ ꢃ '4ꢆ
'4ꢁ ꢃ 3LQꢄꢀꢀꢉ
'46ꢀ ꢃ 3LQꢄꢀꢀꢊ
966
'4ꢅ ꢃ 3LQꢄꢀꢁꢀ
'4ꢋ ꢃ 3LQꢄꢀꢁꢈ
966
'46ꢁ ꢃ 3LQꢄꢀꢁꢊ
5(6(7 ꢃ 3LQꢄꢀꢁꢋ
966
'4ꢁꢁ 3LQꢄꢀꢈꢈ
'4ꢁꢊ 3LQꢄꢀꢈꢉ
966 3LQꢄꢀꢈꢊ
'46ꢈ 3LQꢄꢀꢈꢋ
'4ꢁꢋ 3LQꢄꢀꢅꢀ
966 3LQꢄꢀꢅꢈ
'4ꢈꢆ 3LQꢄꢀꢅꢉ
'46ꢅ 3LQꢄꢀꢅꢊ
966 3LQꢄꢀꢅꢋ
'4ꢈꢂ 3LQꢄꢀꢉꢀ
&%ꢀ 3LQꢄꢀꢉꢈ
966 3LQꢄꢀꢉꢉ
'46ꢋ 3LQꢄꢀꢉꢊ
&%ꢈ 3LQꢄꢀꢉꢋ
966 3LQꢄꢀꢆꢀ
&.(ꢀ 3LQꢄꢀꢆꢈ
1&ꢌ%$ꢈ 3LQꢄꢀꢆꢉ
9''4 3LQꢄꢀꢆꢊ
$ꢂ 3LQꢄꢀꢆꢋ
$ꢆ 3LQꢄꢀꢊꢀ
9''4 3LQꢄꢀꢊꢈ
9'' 3LQꢄꢀꢊꢉ
3LQꢄꢁꢈꢉ ꢃ 966
3LQꢄꢁꢈꢆ ꢃ '0ꢀꢌ'46ꢇ
3LQꢄꢁꢈꢊ ꢃ 1&ꢌ'46ꢇ
3LQꢄꢁꢈꢂ ꢃ 966
ꢃ
3LQꢄꢀꢀꢋ
3LQꢄꢁꢈꢋ ꢃ '4ꢊ
3LQꢄꢁꢈꢇ ꢃ '4ꢂ
3LQꢄꢁꢅꢀ ꢃ 966
3LQꢄꢁꢅꢁ ꢃ '4ꢁꢈ
3LQꢄꢁꢅꢈ ꢃ '4ꢁꢅ
3LQꢄꢁꢅꢅ ꢃ 966
ꢃ
3LQꢄꢀꢁꢉ
3LQꢄꢁꢅꢉ ꢃ '0ꢁꢌ'46ꢁꢀ
3LQꢄꢁꢅꢆ ꢃ 1&ꢌ'46ꢁꢀ
3LQꢄꢁꢅꢊ ꢃ 966
3LQꢄꢁꢅꢂ ꢃ 1&
3LQꢄꢁꢅꢇ ꢃ 966
3LQꢄꢁꢉꢁ ꢃ '4ꢁꢆ
3LQꢄꢁꢉꢅ ꢃ '4ꢈꢀ
3LQꢄꢁꢉꢆ ꢃ 966
3ꢄLQꢄꢁꢉꢂ ꢃ 1&ꢌ'46ꢁꢁ
3LQꢄꢁꢉꢇ ꢃ '4ꢈꢈ
3LQꢄꢁꢆꢁ ꢃ 966
3LQꢄꢁꢆꢅ ꢃ '4ꢈꢇ
3LQꢄꢁꢆꢆ ꢃ '0ꢅꢌ'46ꢁꢈ
3LQꢄꢁꢆꢂ ꢃ 966
3LQꢄꢁꢆꢇ ꢃ '4ꢅꢁ
3LQꢄꢁꢊꢁ ꢃ &%ꢉ
3LQꢄꢁꢊꢅ ꢃ 966
3LQꢄꢁꢊꢆ ꢃ 1&ꢌ'46ꢁꢂ
3LQꢄꢁꢊꢂ ꢃ &%ꢊ
3LQꢄꢁꢊꢇ ꢃ 966
3LQꢄꢁꢂꢁ ꢃ 1&ꢌ&.(ꢁ
3LQꢄꢁꢂꢅ ꢃ 1&
3LQꢄꢁꢂꢆ ꢃ 9''4
3LQꢄꢁꢂꢂ ꢃ $ꢇ
3LQꢄꢁꢂꢇ ꢃ $ꢋ
3LQꢄꢁꢅꢋ ꢃ 1&
3LQꢄꢁꢉꢀ ꢃ '4ꢁꢉ
ꢃ
3LQꢄꢁꢉꢈ 966
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
3LQꢄꢀꢈꢀ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
3LQꢄꢁꢉꢉ '4ꢈꢁ
ꢃ
3LQꢄꢁꢉꢊ '0ꢈꢌ'46ꢁꢁ
)
5
2
1
7
6
,
%
$
&
.
6
,
ꢃ
3LQꢄꢁꢉꢋ 966
ꢃ
3LQꢄꢁꢆꢀ '4ꢈꢅ
ꢃ
3LQꢄꢁꢆꢈ '4ꢈꢋ
ꢃ
3LQꢄꢁꢆꢉ 966
ꢃ
3LQꢄꢁꢆꢊ 1&ꢌ'46ꢁꢈ
ꢃ
3LQꢄꢁꢆꢋ '4ꢅꢀ
'
(
'
(
ꢃ
3LQꢄꢁꢊꢀ 966
ꢃ
3LQꢄꢁꢊꢈ &%ꢆ
ꢃ
3LQꢄꢁꢊꢉ '0ꢋꢌ'46ꢁꢂ
ꢃ
3LQꢄꢁꢊꢊ 966
ꢃ
3LQꢄꢁꢊꢋ &%ꢂ
ꢃ
3LQꢄꢁꢂꢀ 9''4
ꢃ
3LQꢄꢁꢂꢈ 9''
ꢃ
3LQꢄꢁꢂꢉ 1&ꢌ$ꢁꢉ
ꢃ 3LQꢄꢀꢆꢆ
1&ꢌ(55B287
ꢃ
ꢃ
ꢃ
ꢃ
ꢃ
3LQꢄꢁꢂꢊ $ꢁꢈ
$ꢁꢁ ꢃ 3LQꢄꢀꢆꢂ
9'' ꢃ 3LQꢄꢀꢆꢇ
$ꢉ ꢃ 3LQꢄꢀꢊꢁ
$ꢈ ꢃ 3LQꢄꢀꢊꢅ
ꢃ
3LQꢄꢁꢂꢋ 9''
ꢃ
3LQꢄꢁꢋꢀ $ꢊ
3LQꢄꢁꢋꢁ ꢃ 9''4
3LQꢄꢁꢋꢅ ꢃ $ꢁ
ꢃ
3LQꢄꢁꢋꢈ $ꢅ
ꢃ
ꢃ
3LQꢄꢁꢋꢉ 9''
966 ꢃ 3LQꢄꢀꢊꢆ
9'' ꢃ 3LQꢄꢀꢊꢂ
9'' ꢃ 3LQꢄꢀꢊꢇ
%$ꢀ ꢃ 3LQꢄꢀꢂꢁ
:( ꢃ 3LQꢄꢀꢂꢅ
9''4 ꢃ 3LQꢄꢀꢂꢆ
3LQꢄꢁꢋꢆ ꢃ &.ꢀ
3LQꢄꢁꢋꢂ ꢃ 9''
3LQꢄꢁꢋꢇ ꢃ 9''
3LQꢄꢁꢇꢁ ꢃ 9''4
3LQꢄꢁꢇꢅ ꢃ 6ꢀ
3LQꢄꢁꢇꢆ ꢃ 2'7ꢀ
3LQꢄꢁꢇꢂ ꢃ 9''
3LQꢄꢁꢇꢇ ꢃ '4ꢅꢊ
3LQꢄꢈꢀꢁ ꢃ 966
3LQꢄꢈꢀꢅ ꢃ 1&ꢌ'46ꢁꢅ
3LQꢄꢈꢀꢆ ꢃ '4ꢅꢋ
3LQꢄꢈꢀꢂ ꢃ 966
3LQꢄꢈꢀꢇ ꢃ '4ꢉꢆ
3LQꢄꢈꢁꢁ ꢃ '0ꢆꢌ'46ꢁꢉ
3LQꢄꢈꢁꢅ ꢃ 966
3LQꢄꢈꢁꢆ ꢃ '4ꢉꢂ
3LQꢄꢈꢁꢂ ꢃ '4ꢆꢈ
3LQꢄꢈꢁꢇ ꢃ 966
3LQꢄꢈꢈꢁ ꢃ 1&
3LQꢄꢈꢈꢅ ꢃ '0ꢊꢌ'46ꢁꢆ
3LQꢄꢈꢈꢆ ꢃ 966
3LQꢄꢈꢈꢂ ꢃ '4ꢆꢆ
3LQꢄꢈꢈꢇ ꢃ '4ꢊꢀ
3LQꢄꢈꢅꢁ ꢃ 966
3LQꢄꢈꢅꢅ ꢃ 1&ꢌ'46ꢁꢊ
3LQꢄꢈꢅꢆ ꢃ '4ꢊꢈ
3LQꢄꢈꢅꢂ 966
ꢃ
ꢃ
3LQꢄꢁꢋꢊ &.ꢀ
966 3LQꢄꢀꢊꢊ
ꢃ
ꢃ
1&ꢌ3$5B,1 3LQꢄꢀꢊꢋ
3LQꢄꢁꢋꢋ $ꢀ
ꢃ
ꢃ
3LQꢄꢁꢇꢀ %$ꢁ
$ꢁꢀꢌ$3 3LQꢄꢀꢂꢀ
ꢃ
ꢃ
9''4 3LQꢄꢀꢂꢈ
3LQꢄꢁꢇꢈ 5$6
ꢃ
ꢃ
3LQꢄꢁꢇꢉ 9''4
&$6 3LQꢄꢀꢂꢉ
ꢃ
ꢃ
1&ꢌ6ꢁ 3LQꢄꢀꢂꢊ
3LQꢄꢁꢇꢊ 1&ꢌ$ꢁꢅ
ꢃ 3LQꢄꢀꢂꢂ
1&ꢌ2'7ꢁ
ꢃ
ꢃ
3LQꢄꢁꢇꢋ 966
9''4 3LQꢄꢀꢂꢋ
966 ꢃ 3LQꢄꢀꢂꢇ
'4ꢅꢅ ꢃ 3LQꢄꢀꢋꢁ
'46ꢉ ꢃ 3LQꢄꢀꢋꢅ
966 ꢃ 3LQꢄꢀꢋꢆ
ꢃ
ꢃ
'4ꢅꢈ 3LQꢄꢀꢋꢀ
3LQꢄꢈꢀꢀ '4ꢅꢂ
ꢃ
ꢃ
3LQꢄꢈꢀꢈ '0ꢉꢌ'46ꢁꢅ
966 3LQꢄꢀꢋꢈ
ꢃ
ꢃ
'46ꢉ 3LQꢄꢀꢋꢉ
3LQꢄꢈꢀꢉ 966
ꢃ
ꢃ
3LQꢄꢈꢀꢊ '4ꢅꢇ
'4ꢅꢉ 3LQꢄꢀꢋꢊ
'4ꢅꢆ ꢃ 3LQꢄꢀꢋꢂ
'4ꢉꢀ ꢃ 3LQꢄꢀꢋꢇ
966 ꢃ 3LQꢄꢀꢇꢁ
'46ꢆ ꢃ 3LQꢄꢀꢇꢅ
'4ꢉꢈ ꢃ 3LQꢄꢀꢇꢆ
966 ꢃ 3LQꢄꢀꢇꢂ
'4ꢉꢇ ꢃ 3LQꢄꢀꢇꢇ
6$ꢈ ꢃ 3LQꢄꢁꢀꢁ
966 ꢃ 3LQꢄꢁꢀꢅ
'46ꢊ ꢃ 3LQꢄꢁꢀꢆ
'4ꢆꢀ ꢃ 3LQꢄꢁꢀꢂ
966 ꢃ 3LQꢄꢁꢀꢇ
'4ꢆꢂ ꢃ 3LQꢄꢁꢁꢁ
'46ꢂ ꢃ 3LQꢄꢁꢁꢅ
966 ꢃ 3LQꢄꢁꢁꢆ
'4ꢆꢇ ꢃ 3LQꢄꢁꢁꢂ
6'$ ꢃ 3LQꢄꢁꢁꢇ
ꢃ
ꢃ
966 3LQꢄꢀꢋꢋ
3LQꢄꢈꢀꢋ '4ꢉꢉ
ꢃ
ꢃ
3LQꢄꢈꢁꢀ 966
'4ꢉꢁ 3LQꢄꢀꢇꢀ
ꢃ
ꢃ
'46ꢆ 3LQꢄꢀꢇꢈ
3LQꢄꢈꢁꢈ 1&ꢌ'46ꢁꢉ
ꢃ
ꢃ
3LQꢄꢈꢁꢉ '4ꢉꢊ
966 3LQꢄꢀꢇꢉ
ꢃ
ꢃ
'4ꢉꢅ 3LQꢄꢀꢇꢊ
3LQꢄꢈꢁꢊ 966
ꢃ
ꢃ
3LQꢄꢈꢁꢋ '4ꢆꢅ
'4ꢉꢋ 3LQꢄꢀꢇꢋ
ꢃ
ꢃ
966 3LQꢄꢁꢀꢀ
3LQꢄꢈꢈꢀ 1&
ꢃ
ꢃ
3LQꢄꢈꢈꢈ 966
1& 3LQꢄꢁꢀꢈ
ꢃ
ꢃ
'46ꢊ 3LQꢄꢁꢀꢉ
3LQꢄꢈꢈꢉ 1&ꢌ'46ꢁꢆ
ꢃ
ꢃ
3LQꢄꢈꢈꢊ '4ꢆꢉ
966 3LQꢄꢁꢀꢊ
ꢃ
ꢃ
'4ꢆꢁ 3LQꢄꢁꢀꢋ
3LQꢄꢈꢈꢋ 966
ꢃ
ꢃ
3LQꢄꢈꢅꢀ '4ꢊꢁ
'4ꢆꢊ 3LQꢄꢁꢁꢀ
ꢃ
ꢃ
966 3LQꢄꢁꢁꢈ
3LQꢄꢈꢅꢈ '0ꢂꢌ'46ꢁꢊ
ꢃ
ꢃ
3LQꢄꢈꢅꢉ 966
'46ꢂ 3LQꢄꢁꢁꢉ
ꢃ
ꢃ
'4ꢆꢋ 3LQꢄꢁꢁꢊ
3LQꢄꢈꢅꢊ '4ꢊꢅ
ꢃ
966 3LQꢄꢁꢁꢋ
3LQꢄꢈꢅꢋ 9''63'
3LQꢄꢈꢉꢀ 6$ꢁ
3LQꢄꢈꢅꢇ 6$ꢀ
ꢃ
6&/ 3LQꢄꢁꢈꢀ
0337ꢀꢁꢂꢀ
Rev. 1.1, 2007-03
13
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
3
Electrical Characteristics
3.1
Absolute Maximum Ratings
Caution is needed not to exceed absolute maximum ratings of the DRAM device listed in Table 8 at any time.
TABLE 8
Absolute Maximum Ratings
Symbol
Parameter
Rating
Min.
Unit
Note
Max.
1)
VDD
Voltage on VDD pin relative to VSS
Voltage on VDDQ pin relative to VSS
Voltage on VDDL pin relative to VSS
Voltage on any pin relative to VSS
Storage Temperature
–1.0
–0.5
–0.5
–0.5
–55
+2.3
+2.3
+2.3
+2.3
+100
V
1)2)
1)2)
1)
VDDQ
VDDL
V
V
VIN, VOUT
TSTG
V
1)2)
°C
1) When VDD and VDDQ and VDDL are less than 500 mV; VREF may be equal to or less than 300 mV.
2) Storage Temperature is the case surface temperature on the center/top side of the DRAM.
Attention: Stresses greater than those listed under “Absolute Maximum Ratings” may cause permanent damage to
the device. This is a stress rating only and functional operation of the device at these or any other
conditions above those indicated in the operational sections of this specification is not implied. Exposure
to absolute maximum rating conditions for extended periods may affect reliability.
TABLE 9
DRAM Component Operating Temperature Range
Symbol
Parameter
Rating
Unit
Note
Min.
Max.
1)2)3)4)
TCASE
Operating Temperature
0
95
°C
1) Operating Temperature is the case surface temperature on the center / top side of the DRAM.
2) The operating temperature range are the temperatures where all DRAM specification will be supported. During operation, the DRAM case
temperature must be maintained between 0 - 95 °C under all other specification parameters.
3) Above 85 °C the Auto-Refresh command interval has to be reduced to tREFI= 3.9 µs
4) When operating this product in the 85 °C to 95 °C TCASE temperature range, the High Temperature Self Refresh has to be enabled by
setting EMR(2) bit A7 to “1”. When the High Temperature Self Refresh is enabled there is an increase of IDD6 by approximately 50%
Rev. 1.1, 2007-03
14
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
3.2
DC Characteristics
TABLE 10
Operating Conditions
Parameter
Symbol
Values
Min.
Unit
Note
Max.
Operating temperature (ambient)
DRAM Case Temperature
TOPR
TCASE
TSTG
PBar
0
+65
+95
+100
+105
90
°C
°C
°C
kPa
%
—
1)2)3)4)
0
Storage Temperature
– 50
+69
10
—
5)
Barometric Pressure (operating & storage)
Operating Humidity (relative)
HOPR
—
1) DRAM Component Case Temperature is the surface temperature in the center on the top side of any of the DRAMs.
2) Within the DRAM Component Case Temperature Range all DRAM specifications will be supported
3) Above 85 °C DRAM Case Temperature the Auto-Refresh command interval has to be reduced to tREFI = 3.9 µs
4) When operating this product in the 85 °C to 95 °C TCASE temperature range, the High Temperature Self Refresh has to be enabled by
setting EMR(2) bit A7 to “1”. When the High Temperature Self Refresh is enabled there is an increase of IDD6 by approximately 50 %.
5) Up to 3000 m.
TABLE 11
Supply Voltage Levels and DC Operating Conditions
Parameter
Symbol
Values
Min.
Unit
Note
Typ.
Max.
Device Supply Voltage
Output Supply Voltage
Input Reference Voltage
SPD Supply Voltage
VDD
1.7
1.8
1.9
V
—
1)
VDDQ
VREF
1.7
1.8
1.9
V
2)
0.49 × VDDQ
0.5 × VDDQ
0.51 × VDDQ
V
VDDSPD
VIH(DC)
VIL (DC
IL
1.7
—
—
—
—
3.6
V
—
—
DC Input Logic High
V
REF + 0.125
V
V
5
DDQ + 0.3
V
DC Input Logic Low
)
– 0.30
– 5
REF – 0.125
V
—
3)
In / Output Leakage Current
µA
1) Under all conditions, VDDQ must be less than or equal to VDD
2) Peak to peak AC noise on VREF may not exceed ± 2% VREF (DC).VREF is also expected to track noise in VDDQ
3) Input voltage for any connector pin under test of 0 V ≤ VIN ≤ VDDQ + 0.3 V; all other pins at 0 V. Current is per pin
.
Rev. 1.1, 2007-03
15
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
3.3
Component AC Characteristics
3.3.1
Speed Grade Definitions
All Speed grades faster than DDR2-DDR400B comply with DDR2-DDR400B timing specifications(tCK = 5ns with tRAS = 40ns).
Speed Grade Definition Tables: Table 12 for DDR2–800, Table 13 for DDR2–667 and Table 14 for DDR2–553C
TABLE 12
Speed Grade Definition Speed Bins for DDR2–800
Speed Grade
DDR2–800D
DDR2–800E
Unit
Note
QAG Sort Name
CAS-RCD-RP latencies
–2.5F
–2.5
5–5–5
6–6–6
tCK
Parameter
Symbol
Min.
Max.
Min.
Max.
—
1)2)3)4)
1)2)3)4)
1)2)3)4)
1)2)3)4)
1)2)3)4)5)
1)2)3)4)
1)2)3)4)
1)2)3)4)
Clock Frequency
@ CL = 3
@ CL = 4
@ CL = 5
@ CL = 6
tCK
5
8
5
8
ns
ns
ns
ns
ns
ns
ns
ns
tCK
3.75
2.5
8
3.75
3
8
tCK
8
8
tCK
2.5
45
8
2.5
45
60
15
15
8
Row Active Time
Row Cycle Time
RAS-CAS-Delay
Row Precharge Time
tRAS
tRC
tRCD
tRP
70000
—
70000
—
57.5
12.5
12.5
—
—
—
—
1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. Timings are further guaranteed for normal
OCD drive strength (EMRS(1) A1 = 0)
2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,
input reference level is the crosspoint when in differential strobe mode.
3) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.
4) The output timing reference voltage level is VTT
.
5) RAS.MAX is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x tREFI
t
.
Rev. 1.1, 2007-03
16
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
TABLE 13
Speed Grade Definition Speed Bins for DDR2–667
Speed Grade
DDR2–667C
DDR2–667D
Unit
Note
QAG Sort Name
CAS-RCD-RP latencies
–3
–3S
4–4–4
5–5–5
tCK
Parameter
Symbol
Min.
Max.
Min.
Max.
—
1)2)3)4)
1)2)3)4)
1)2)3)4)
1)2)3)4)5)
1)2)3)4)
1)2)3)4)
1)2)3)4)
Clock Frequency
@ CL = 3
@ CL = 4
@ CL = 5
tCK
5
8
5
8
ns
ns
ns
ns
ns
ns
ns
tCK
3
8
3.75
3
8
tCK
3
8
8
Row Active Time
Row Cycle Time
RAS-CAS-Delay
Row Precharge Time
tRAS
tRC
tRCD
tRP
45
57
12
12
70000
—
45
60
15
15
70000
—
—
—
—
—
1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. Timings are further guaranteed for normal
OCD drive strength (EMRS(1) A1 = 0) .
2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,
input reference level is the crosspoint when in differential strobe mode
3) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.
4) The output timing reference voltage level is VTT
.
5) RAS.MAX is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x tREFI
t
.
TABLE 14
Speed Grade Definition Speed Bins for DDR2–533C
Speed Grade
DDR2–533C
Unit
Note
QAG Sort Name
CAS-RCD-RP latencies
–3.7
4–4–4
tCK
Parameter
Symbol
Min.
Max.
—
1)2)3)4)
1)2)3)4)
1)2)3)4)
1)2)3)4)5)
1)2)3)4)
1)2)3)4)
1)2)3)4)
Clock Frequency
@ CL = 3
@ CL = 4
@ CL = 5
tCK
5
8
ns
ns
ns
ns
ns
ns
ns
tCK
3.75
3.75
45
8
tCK
8
Row Active Time
Row Cycle Time
RAS-CAS-Delay
Row Precharge Time
tRAS
tRC
tRCD
tRP
70000
—
60
15
—
15
—
1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.Timings are further guaranteed for normal
OCD drive strength (EMRS(1) A1 = 0)
2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,
input reference level is the crosspoint when in differential strobe mode.
3) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.
4) The output timing reference voltage level is VTT
.
5) RAS.MAX is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x tREFI
t
.
Rev. 1.1, 2007-03
17
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
3.3.2
Timing Parameters
Component AC Timing parameter: Table 15 for DDR2–800, Table 16 for DDR2–667 and Table 17 for DDR2–533C.
TABLE 15
DRAM Component Timing Parameter by Speed Grade - DDR2–800
Parameter
Symbol
DDR2–800
Unit
Note1)2)3)4)5)6)7)
8)
Min.
Max.
9)
DQ output access time from CK / CK
CAS to CAS command delay
Average clock high pulse width
Average clock period
tAC
–400
2
+400
—
ps
tCCD
nCK
tCK.AVG
ps
—
10)11)
tCH.AVG
tCK.AVG
0.48
2500
3
0.52
8000
—
10)11)
12)
CKE minimum pulse width ( high and low pulse tCKE
nCK
width)
10)11)
13)14)
Average clock low pulse width
tCL.AVG
0.48
0.52
—
tCK.AVG
nCK
ns
Auto-Precharge write recovery + precharge time tDAL
WR + tnRP
Minimum time clocks remain ON after CKE
asynchronously drops LOW
tDELAY
tIS + tCK .AVG
tIH
+
—
19)20)15)
DQ and DM input hold time
tDH.BASE
tDIPW
tDQSCK
tDQSH
125
—
ps
DQ and DM input pulse width for each input
DQS output access time from CK / CK
DQS input high pulse width
0.35
–350
0.35
0.35
—
—
tCK.AVG
ps
—
9)
+350
—
tCK.AVG
tCK.AVG
ps
—
DQS input low pulse width
tDQSL
—
—
16)
DQS-DQ skew for DQS & associated DQ signals tDQSQ
200
+ 0.25
17)
DQS latching rising transition to associated clock tDQSS
– 0.25
tCK.AVG
edges
18)19)20)
17)
DQ and DM input setup time
DQS falling edge hold time from CK
DQS falling edge to CK setup time
CK half pulse width
tDS.BASE
50
––
—
—
__
ps
tDSH
tDSS
tHP
0.2
tCK.AVG
tCK.AVG
ps
17)
0.2
21)
Min (tCH.ABS
,
tCL.ABS
)
9)22)
Data-out high-impedance time from CK / CK
Address and control input hold time
tHZ
—
tAC.MAX
—
ps
23)25)
tIH.BASE
250
0.6
ps
Control & address input pulse width for each input tIPW
—
tCK.AVG
ps
—
24)25)
Address and control input setup time
DQ low impedance time from CK/CK
DQS/DQS low-impedance time from CK / CK
MRS command to ODT update delay
Mode register set command cycle time
OCD drive mode output delay
tIS.BASE
175
—
9)22)
9)22)
31)
tLZ.DQ
tLZ.DQS
tMOD
tMRD
tOIT
2 x tAC.MIN
tAC.MAX
tAC.MAX
12
ps
tAC.MIN
ps
0
2
0
ns
—
nCK
ns
—
31)
12
26)
DQ/DQS output hold time from DQS
DQ hold skew factor
tQH
t
HP – tQHS
—
ps
27)
tQHS
tRPRE
—
300
1.1
ps
28)29)
Read preamble
0.9
tCK.AVG
Rev. 1.1, 2007-03
18
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Parameter
Symbol
DDR2–800
Min.
Unit
Note1)2)3)4)5)6)7)
8)
Max.
28)30)
31)
Read postamble
tRPST
tRTP
0.4
7.5
0.35
0.4
15
0.6
—
—
0.6
—
—
—
—
tCK.AVG
ns
Internal Read to Precharge command delay
Write preamble
tWPRE
tWPST
tWR
tCK.AVG
tCK.AVG
ns
—
Write postamble
—
31)
Write recovery time
31)32)
Internal write to read command delay
Exit power down to read command
tWTR
tXARD
7.5
2
ns
nCK
nCK
—
—
Exit active power-down mode to read command tXARDS
8 – AL
(slow exit, lower power)
Exit precharge power-down to any valid
command (other than NOP or Deselect)
tXP
2
—
nCK
—
31)
Exit self-refresh to a non-read command
Exit self-refresh to read command
tXSNR
tXSRD
t
RFC +10
—
—
ns
200
nCK
nCK
—
—
Write command to DQS associated clock edges WL
RL – 1
1) For details and notes see the relevant Qimonda component data sheet
2)
VDDQ = 1.8 V ± 0.1V; VDD = 1.8 V ± 0.1 V.
3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down
and then restarted through the specified initialization sequence before normal operation can continue.
4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.
5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,
input reference level is the crosspoint when in differential strobe mode.
6) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.
7) The output timing reference voltage level is VTT
.
8) New units, ‘tCK.AVG‘ and ‘nCK‘, are introduced in DDR2–667 and DDR2–800. Unit ‘tCK.AVG‘ represents the actual tCK.AVG of the input clock
under operation. Unit ‘nCK‘ represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2–400 and
DDR2–533, ‘tCK‘ is used for both concepts. Example: tXP = 2 [nCK] means; if Power Down exit is registered at Tm, an Active command
may be registered at Tm + 2, even if (Tm + 2 - Tm) is 2 x tCK.AVG + tERR.2PER(Min)
.
9) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tERR(6-10per) of the input clock. (output
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tERR(6-10PER).MIN = – 272
ps and tERR(6- 10PER).MAX = + 293 ps, then tDQSCK.MIN(DERATED) = tDQSCK.MIN – tERR(6-10PER).MAX = – 400 ps – 293 ps = – 693 ps and
tDQSCK.MAX(DERATED) = tDQSCK.MAX – tERR(6-10PER).MIN = 400 ps + 272 ps = + 672 ps. Similarly, tLZ.DQ for DDR2–667 derates to tLZ.DQ.MIN(DERATED)
= - 900 ps – 293 ps = – 1193 ps and tLZ.DQ.MAX(DERATED) = 450 ps + 272 ps = + 722 ps. (Caution on the MIN/MAX usage!)
10) Input clock jitter spec parameter. These parameters are referred to as 'input clock jitter spec parameters' and these parameters apply to
DDR2–667 and DDR2–800 only. The jitter specified is a random jitter meeting a Gaussian distribution.
11) These parameters are specified per their average values, however it is understood that the relationship between the average timing and
the absolute instantaneous timing holds all the times (min. and max of SPEC values are to be used for calculations).
12) tCKE.MIN of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the
entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during
the time period of tIS + 2 x tCK + tIH.
13) DAL = WR + RU{tRP(ns) / tCK(ns)}, where RU stands for round up. WR refers to the tWR parameter stored in the MRS. For tRP, if the result
of the division is not already an integer, round up to the next highest integer. tCK refers to the application clock period. Example: For
DDR2–533 at tCK = 3.75 ns with tWR programmed to 4 clocks. tDAL = 4 + (15 ns / 3.75 ns) clocks = 4 + (4) clocks = 8 clocks.
14) tDAL.nCK = WR [nCK] + tnRP.nCK = WR + RU{tRP [ps] / tCK.AVG[ps] }, where WR is the value programmed in the EMR.
15) Input waveform timing tDH with differential data strobe enabled MR[bit10] = 0, is referenced from the differential data strobe crosspoint to
the input signal crossing at the VIH.DC level for a falling signal and from the differential data strobe crosspoint to the input signal crossing
at the VIL.DC level for a rising signal applied to the device under test. DQS, DQS signals must be monotonic between VIL.DC.MAX and
VIH.DC.MIN. See Figure 3.
16) tDQSQ: Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output
slew rate mismatch between DQS / DQS and associated DQ in any given cycle.
Rev. 1.1, 2007-03
19
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
17) These parameters are measured from a data strobe signal ((L/U/R)DQS / DQS) crossing to its respective clock signal (CK / CK) crossing.
The spec values are not affected by the amount of clock jitter applied (i.e. tJIT.PER, tJIT.CC, etc.), as these are relative to the clock signal
crossing. That is, these parameters should be met whether clock jitter is present or not.
18) Input waveform timing tDS with differential data strobe enabled MR[bit10] = 0, is referenced from the input signal crossing at the VIH.AC level
to the differential data strobe crosspoint for a rising signal, and from the input signal crossing at the VIL.AC level to the differential data strobe
crosspoint for a falling signal applied to the device under test. DQS, DQS signals must be monotonic between Vil(DC)MAX and Vih(DC)MIN. See
Figure 3.
19) If tDS or tDH is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed.
20) These parameters are measured from a data signal ((L/U)DM, (L/U)DQ0, (L/U)DQ1, etc.) transition edge to its respective data strobe signal
((L/U/R)DQS / DQS) crossing.
21) tHP is the minimum of the absolute half period of the actual input clock. tHP is an input parameter but not an input specification parameter.
It is used in conjunction with tQHS to derive the DRAM output timing tQH. The value to be used for tQH calculation is determined by the
following equation; tHP = MIN (tCH.ABS, tCL.ABS), where, tCH.ABS is the minimum of the actual instantaneous clock high time; tCL.ABS is the
minimum of the actual instantaneous clock low time.
22) tHZ and tLZ transitions occur in the same access time as valid data transitions. These parameters are referenced to a specific voltage level
which specifies when the device output is no longer driving (tHZ), or begins driving (tLZ) .
23) Input waveform timing is referenced from the input signal crossing at the VIL.DC level for a rising signal and VIH.DC for a falling signal applied
to the device under test. See Figure 4.
24) Input waveform timing is referenced from the input signal crossing at the VIH.AC level for a rising signal and VIL.AC for a falling signal applied
to the device under test. See Figure 4.
25) These parameters are measured from a command/address signal (CKE, CS, RAS, CAS, WE, ODT, BA0, A0, A1, etc.) transition edge to
its respective clock signal (CK / CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT.PER, tJIT.CC
,
etc.), as the setup and hold are relative to the clock signal crossing that latches the command/address. That is, these parameters should
be met whether clock jitter is present or not.
26) tQH = tHP – tQHS, where: tHP is the minimum of the absolute half period of the actual input clock; and tQHS is the specification value under
the max column. {The less half-pulse width distortion present, the larger the tQH value is; and the larger the valid data eye will be.}
Examples: 1) If the system provides tHP of 1315 ps into a DDR2–667 SDRAM, the DRAM provides tQH of 975 ps minimum. 2) If the system
provides tHP of 1420 ps into a DDR2–667 SDRAM, the DRAM provides tQH of 1080 ps minimum.
27) tQHS accounts for: 1) The pulse duration distortion of on-chip clock circuits, which represents how well the actual tHP at the input is
transferred to the output; and 2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next
transition, both of which are independent of each other, due to data pin skew, output pattern effects, and pchannel to n-channel variation
of the output drivers.
28) tRPST end point and tRPRE begin point are not referenced to a specific voltage level but specify when the device output is no longer driving
(tRPST), or begins driving (tRPRE). Figure 2 shows a method to calculate these points when the device is no longer driving (tRPST), or begins
driving (tRPRE) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the
calculation is consistent.
29) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.PER of the input clock. (output
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tJIT.PER.MIN = – 72 ps
and tJIT.PER.MAX = + 93 ps, then tRPRE.MIN(DERATED) = tRPRE.MIN + tJIT.PER.MIN = 0.9 x tCK.AVG – 72 ps = + 2178 ps and tRPRE.MAX(DERATED) = tRPRE.MAX
+ tJIT.PER.MAX = 1.1 x tCK.AVG + 93 ps = + 2843 ps. (Caution on the MIN/MAX usage!).
30) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.DUTY of the input clock. (output
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tJIT.DUTY.MIN = – 72 ps
and tJIT.DUTY.MAX = + 93 ps, then tRPST.MIN(DERATED) = tRPST.MIN + tJIT.DUTY.MIN = 0.4 x tCK.AVG – 72 ps = + 928 ps and tRPST.MAX(DERATED) = tRPST.MAX
+ tJIT.DUTY.MAX = 0.6 x tCK.AVG + 93 ps = + 1592 ps. (Caution on the MIN/MAX usage!).
31) For these parameters, the DDR2 SDRAM device is characterized and verified to support tnPARAM = RU{tPARAM / tCK.AVG}, which is in clock
cycles, assuming all input clock jitter specifications are satisfied. For example, the device will support tnRP = RU{tRP / tCK.AVG}, which is in
clock cycles, if all input clock jitter specifications are met. This means: For DDR2–667 5–5–5, of which tRP = 15 ns, the device will support
tnRP = RU{tRP / tCK.AVG} = 5, i.e. as long as the input clock jitter specifications are met, Precharge command at Tm and Active command at
Tm + 5 is valid even if (Tm + 5 - Tm) is less than 15 ns due to input clock jitter.
32) tWTR is at lease two clocks (2 x tCK) independent of operation frequency.
Rev. 1.1, 2007-03
20
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
TABLE 16
DRAM Component Timing Parameter by Speed Grade - DDR2–667
Parameter
Symbol
DDR2–667
Unit
Note1)2)3)4)5)6)7)
8)
Min.
Max.
9)
DQ output access time from CK / CK
CAS to CAS command delay
Average clock high pulse width
Average clock period
tAC
–450
2
+450
—
ps
tCCD
nCK
tCK.AVG
ps
—
10)11)
tCH.AVG
tCK.AVG
0.48
3000
3
0.52
8000
—
—
12)
CKE minimum pulse width ( high and low pulse tCKE
nCK
width)
10)11)
13)14)
Average clock low pulse width
tCL.AVG
0.48
0.52
—
tCK.AVG
nCK
ns
Auto-Precharge write recovery + precharge time tDAL
WR + tnRP
Minimum time clocks remain ON after CKE
asynchronously drops LOW
tDELAY
tIS + tCK .AVG
tIH
+
––
19)20)15)
DQ and DM input hold time
tDH.BASE
tDIPW
tDQSCK
tDQSH
175
––
ps
DQ and DM input pulse width for each input
DQS output access time from CK / CK
DQS input high pulse width
0.35
–400
0.35
0.35
—
—
tCK.AVG
ps
—
9)
+400
—
tCK.AVG
tCK.AVG
ps
—
DQS input low pulse width
tDQSL
—
—
16)
DQS-DQ skew for DQS & associated DQ signals tDQSQ
240
+ 0.25
17)
DQS latching rising transition to associated clock tDQSS
– 0.25
tCK.AVG
edges
18)19)20)
17)
DQ and DM input setup time
DQS falling edge hold time from CK
DQS falling edge to CK setup time
CK half pulse width
tDS.BASE
100
––
—
—
__
ps
tDSH
tDSS
tHP
0.2
tCK.AVG
tCK.AVG
ps
17)
0.2
21)
Min (tCH.ABS
,
tCL.ABS
)
9)22)
Data-out high-impedance time from CK / CK
Address and control input hold time
tHZ
—
tAC.MAX
—
ps
25)23)
tIH.BASE
275
0.6
ps
Control & address input pulse width for each input tIPW
—
tCK.AVG
ps
—
24)25)
Address and control input setup time
DQ low impedance time from CK/CK
DQS/DQS low-impedance time from CK / CK
MRS command to ODT update delay
Mode register set command cycle time
OCD drive mode output delay
DQ/DQS output hold time from DQS
DQ hold skew factor
tIS.BASE
200
—
9)22)
9)22)
31)
tLZ.DQ
tLZ.DQS
tMOD
tMRD
tOIT
2 x tAC.MIN
tAC.MAX
tAC.MAX
12
ps
tAC.MIN
ps
0
2
0
ns
—
nCK
ns
—
31)
12
26)
tQH
t
HP – tQHS
—
ps
27)
tQHS
—
340
1.1
0.6
—
ps
28)29)
28)30)
31)
Read preamble
tRPRE
tRPST
tRTP
0.9
0.4
7.5
0.35
tCK.AVG
tCK.AVG
ns
Read postamble
Internal Read to Precharge command delay
Write preamble
tWPRE
—
tCK.AVG
—
Rev. 1.1, 2007-03
21
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Parameter
Symbol
DDR2–667
Min.
Unit
Note1)2)3)4)5)6)7)
8)
Max.
Write postamble
tWPST
tWR
tWTR
tXARD
0.4
15
0.6
—
—
—
—
tCK.AVG
ns
—
31)
Write recovery time
31)32)
Internal write to read command delay
Exit power down to read command
7.5
2
ns
nCK
nCK
—
—
Exit active power-down mode to read command tXARDS
7 – AL
(slow exit, lower power)
Exit precharge power-down to any valid
command (other than NOP or Deselect)
tXP
2
—
nCK
—
31)
Exit self-refresh to a non-read command
Exit self-refresh to read command
tXSNR
tXSRD
t
RFC +10
—
—
ns
200
nCK
nCK
—
—
Write command to DQS associated clock edges WL
RL–1
1) For details and notes see the relevant Qimonda component data sheet
2)
VDDQ = 1.8 V ± 0.1V; VDD = 1.8 V ± 0.1 V.
3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down
and then restarted through the specified initialization sequence before normal operation can continue.
4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.
5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,
input reference level is the crosspoint when in differential strobe mode.
6) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.
7) The output timing reference voltage level is VTT
.
8) New units, ‘tCK.AVG‘ and ‘nCK‘, are introduced in DDR2–667 and DDR2–800. Unit ‘tCK.AVG‘ represents the actual tCK.AVG of the input clock
under operation. Unit ‘nCK‘ represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2–400 and
DDR2–533, ‘tCK‘ is used for both concepts. Example: tXP = 2 [nCK] means; if Power Down exit is registered at Tm, an Active command
may be registered at Tm + 2, even if (Tm + 2 - Tm) is 2 x tCK.AVG + tERR.2PER(Min)
.
9) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tERR(6-10per) of the input clock. (output
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tERR(6-10PER).MIN = – 272
ps and tERR(6- 10PER).MAX = + 293 ps, then tDQSCK.MIN(DERATED) = tDQSCK.MIN – tERR(6-10PER).MAX = – 400 ps – 293 ps = – 693 ps and
tDQSCK.MAX(DERATED) = tDQSCK.MAX – tERR(6-10PER).MIN = 400 ps + 272 ps = + 672 ps. Similarly, tLZ.DQ for DDR2–667 derates to tLZ.DQ.MIN(DERATED)
= - 900 ps – 293 ps = – 1193 ps and tLZ.DQ.MAX(DERATED) = 450 ps + 272 ps = + 722 ps. (Caution on the MIN/MAX usage!)
10) Input clock jitter spec parameter. These parameters are referred to as 'input clock jitter spec parameters' and these parameters apply to
DDR2–667 and DDR2–800 only. The jitter specified is a random jitter meeting a Gaussian distribution.
11) These parameters are specified per their average values, however it is understood that the relationship between the average timing and
the absolute instantaneous timing holds all the times (min. and max of SPEC values are to be used for calculations).
12) tCKE.MIN of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the
entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during
the time period of tIS + 2 x tCK + tIH.
13) DAL = WR + RU{tRP(ns) / tCK(ns)}, where RU stands for round up. WR refers to the tWR parameter stored in the MRS. For tRP, if the result
of the division is not already an integer, round up to the next highest integer. tCK refers to the application clock period. Example: For
DDR2–533 at tCK = 3.75 ns with tWR programmed to 4 clocks. tDAL = 4 + (15 ns / 3.75 ns) clocks = 4 + (4) clocks = 8 clocks.
14) tDAL.nCK = WR [nCK] + tnRP.nCK = WR + RU{tRP [ps] / tCK.AVG[ps] }, where WR is the value programmed in the EMR.
15) Input waveform timing tDH with differential data strobe enabled MR[bit10] = 0, is referenced from the differential data strobe crosspoint to
the input signal crossing at the VIH.DC level for a falling signal and from the differential data strobe crosspoint to the input signal crossing
at the VIL.DC level for a rising signal applied to the device under test. DQS, DQS signals must be monotonic between VIL.DC.MAX and
VIH.DC.MIN. See Figure 3.
16) tDQSQ: Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output
slew rate mismatch between DQS / DQS and associated DQ in any given cycle.
17) These parameters are measured from a data strobe signal ((L/U/R)DQS / DQS) crossing to its respective clock signal (CK / CK) crossing.
The spec values are not affected by the amount of clock jitter applied (i.e. tJIT.PER, tJIT.CC, etc.), as these are relative to the clock signal
crossing. That is, these parameters should be met whether clock jitter is present or not.
Rev. 1.1, 2007-03
22
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
18) Input waveform timing tDS with differential data strobe enabled MR[bit10] = 0, is referenced from the input signal crossing at the VIH.AC level
to the differential data strobe crosspoint for a rising signal, and from the input signal crossing at the VIL.AC level to the differential data strobe
crosspoint for a falling signal applied to the device under test. DQS, DQS signals must be monotonic between Vil(DC)MAX and Vih(DC)MIN. See
Figure 3.
19) If tDS or tDH is violated, data corruption may occur and the data must be re-written with valid data before a valid READ can be executed.
20) These parameters are measured from a data signal ((L/U)DM, (L/U)DQ0, (L/U)DQ1, etc.) transition edge to its respective data strobe signal
((L/U/R)DQS / DQS) crossing.
21) tHP is the minimum of the absolute half period of the actual input clock. tHP is an input parameter but not an input specification parameter.
It is used in conjunction with tQHS to derive the DRAM output timing tQH. The value to be used for tQH calculation is determined by the
following equation; tHP = MIN (tCH.ABS, tCL.ABS), where, tCH.ABS is the minimum of the actual instantaneous clock high time; tCL.ABS is the
minimum of the actual instantaneous clock low time.
22) tHZ and tLZ transitions occur in the same access time as valid data transitions. These parameters are referenced to a specific voltage level
which specifies when the device output is no longer driving (tHZ), or begins driving (tLZ) .
23) Input waveform timing is referenced from the input signal crossing at the VIL.DC level for a rising signal and VIH.DC for a falling signal applied
to the device under test. See Figure 4.
24) Input waveform timing is referenced from the input signal crossing at the VIH.AC level for a rising signal and VIL.AC for a falling signal applied
to the device under test. See Figure 4.
25) These parameters are measured from a command/address signal (CKE, CS, RAS, CAS, WE, ODT, BA0, A0, A1, etc.) transition edge to
its respective clock signal (CK / CK) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT.PER, tJIT.CC
,
etc.), as the setup and hold are relative to the clock signal crossing that latches the command/address. That is, these parameters should
be met whether clock jitter is present or not.
26) tQH = tHP – tQHS, where: tHP is the minimum of the absolute half period of the actual input clock; and tQHS is the specification value under
the max column. {The less half-pulse width distortion present, the larger the tQH value is; and the larger the valid data eye will be.}
Examples: 1) If the system provides tHP of 1315 ps into a DDR2–667 SDRAM, the DRAM provides tQH of 975 ps minimum. 2) If the system
provides tHP of 1420 ps into a DDR2–667 SDRAM, the DRAM provides tQH of 1080 ps minimum.
27) tQHS accounts for: 1) The pulse duration distortion of on-chip clock circuits, which represents how well the actual tHP at the input is
transferred to the output; and 2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next
transition, both of which are independent of each other, due to data pin skew, output pattern effects, and pchannel to n-channel variation
of the output drivers.
28) tRPST end point and tRPRE begin point are not referenced to a specific voltage level but specify when the device output is no longer driving
(tRPST), or begins driving (tRPRE). Figure 2 shows a method to calculate these points when the device is no longer driving (tRPST), or begins
driving (tRPRE) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the
calculation is consistent.
29) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.PER of the input clock. (output
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tJIT.PER.MIN = – 72 ps
and tJIT.PER.MAX = + 93 ps, then tRPRE.MIN(DERATED) = tRPRE.MIN + tJIT.PER.MIN = 0.9 x tCK.AVG – 72 ps = + 2178 ps and tRPRE.MAX(DERATED) = tRPRE.MAX
+ tJIT.PER.MAX = 1.1 x tCK.AVG + 93 ps = + 2843 ps. (Caution on the MIN/MAX usage!).
30) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.DUTY of the input clock. (output
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tJIT.DUTY.MIN = – 72 ps
and tJIT.DUTY.MAX = + 93 ps, then tRPST.MIN(DERATED) = tRPST.MIN + tJIT.DUTY.MIN = 0.4 x tCK.AVG – 72 ps = + 928 ps and tRPST.MAX(DERATED) = tRPST.MAX
+ tJIT.DUTY.MAX = 0.6 x tCK.AVG + 93 ps = + 1592 ps. (Caution on the MIN/MAX usage!).
31) For these parameters, the DDR2 SDRAM device is characterized and verified to support tnPARAM = RU{tPARAM / tCK.AVG}, which is in clock
cycles, assuming all input clock jitter specifications are satisfied. For example, the device will support tnRP = RU{tRP / tCK.AVG}, which is in
clock cycles, if all input clock jitter specifications are met. This means: For DDR2–667 5–5–5, of which tRP = 15 ns, the device will support
tnRP = RU{tRP / tCK.AVG} = 5, i.e. as long as the input clock jitter specifications are met, Precharge command at Tm and Active command at
Tm + 5 is valid even if (Tm + 5 - Tm) is less than 15 ns due to input clock jitter.
32) tWTR is at lease two clocks (2 x tCK) independent of operation frequency.
Rev. 1.1, 2007-03
23
03292006-EO3M-LEK7
92+
ꢄꢃꢄ[ꢄP9
ꢄ
977ꢄꢍꢄꢈ[ꢄP9ꢄ
977ꢄꢍꢄ[ꢄP9ꢄ
W/=ꢄ
92+
ꢄꢃꢄꢈ[ꢄP9ꢄ
W53
5(ꢄꢄEHJLꢄQꢄSRLQWꢄ
7
ꢄ
Hꢄ
ꢄSRLꢄQW
ꢄ
92/
ꢄꢍꢄꢈ[ꢄP9
ꢄꢍꢄ[ꢄP9
ꢄ
977ꢄꢃꢄ[ꢄP
9ꢄ
92/
ꢄ
977ꢄꢃꢄꢈ[ꢄP9ꢄ
7ꢁꢄ 7ꢈꢄ
W+=ꢎW536
7ꢄꢄHQG
ꢄSRLQ
Wꢄꢄ
ꢄꢈꢏ
7ꢁꢃ7ꢈꢄ
W/=ꢎW
535(ꢄEꢄ
Wꢄꢄ
ꢄꢈꢏ7
ꢁꢃ7ꢈꢄ
ꢄ
W'+ꢄ
W'6ꢄ
ꢄ
9,ꢄ+ꢐDFꢑꢄꢄPLQ
9,ꢄ+ꢐGFꢑꢄꢄPLQ
95ꢄ ()ꢐGFꢑꢄ
ꢄ
ꢄ
9,ꢄ/ꢐGFꢑꢄꢄPD[
9,ꢄ/ꢐDFꢑꢄꢄPD[
96ꢄ 6ꢄ
ꢄ
ꢄ
W,+ꢄ
W,+
ꢄ
W,6ꢄ
W,6ꢄ
ꢄ
ꢑꢄ
ꢑꢄ
9,ꢄ/ꢐGF ꢄPD[
ꢄ
ꢄ
ꢑꢄ
9,ꢄ/ꢐDF ꢄPD[
ꢑꢄ
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
FIGURE 2
Method for calculating transitions and endpoint
W+=ꢄ
W536 QG
7ꢁꢄ 7ꢈꢄ
HJLQꢄSRLQ
FIGURE 3
Differential input waveform timing - tDS and tDS
'46ꢄ
'46
W'+ꢄ
W'6ꢄ
9'ꢄ '4
FIGURE 4
Differential input waveform timing - tlS and tlH
&.ꢄ
&.ꢄ
9'ꢄ '4
9,ꢄ+ꢐDF ꢄPLQꢄ
9,ꢄ+ꢐGF ꢄPLQꢄ
95ꢄ ()ꢐGFꢑꢄ
96ꢄ 6ꢄ
Rev. 1.1, 2007-03
24
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
TABLE 17
DRAM Component Timing Parameter by Speed Grade - DDR2–533
Parameter
Symbol
DDR2–533
Unit
Note1)2)3)4)5)
6)7)
Min.
Max.
DQ output access time from CK / CK
CAS A to CAS B command period
CK, CK high-level width
tAC
–500
2
+500
—
ps
—
—
—
—
tCCD
tCH
tCKE
tCL
tCK
tCK
tCK
tCK
tCK
0.45
3
0.55
—
CKE minimum high and low pulse width
CK, CK low-level width
0.45
WR + tRP
0.55
—
—
8)18)
Auto-Precharge write recovery + precharge
time
tDAL
9)
Minimum time clocks remain ON after CKE
asynchronously drops LOW
tDELAY
tIS + tCK + tIH
225
––
––
—
ns
ps
ps
10)
11)
DQ and DM input hold time (differential data
strobe)
t
t
DH (base)
DH1 (base)
DQ and DM input hold time (single ended data
strobe)
–25
DQ and DM input pulse width (each input)
DQS output access time from CK / CK
tDIPW
0.35
–450
0.35
—
—
tCK
ps
tCK
ps
—
—
tDQSCK
+450
—
DQS input low (high) pulse width (write cycle) tDQSL,H
—
11)
DQS-DQ skew (for DQS & associated DQ
signals)
tDQSQ
300
Write command to 1st DQS latching transition tDQSS
– 0.25
100
+ 0.25
—
tCK
—
11)
DQ and DM input setup time (differential data
strobe)
t
DS(base)
ps
11)
DQ and DM input setup time (single ended data tDS1(base)
strobe)
–25
0.2
—
—
—
ps
DQS falling edge hold time from CK (write
cycle)
tDSH
tCK
—
DQS falling edge to CK setup time (write cycle) tDSS
0.2
tCK
—
—
12)
Clock half period
tHP
tHZ
MIN. (tCL, tCH)
13)
11)
Data-out high-impedance time from CK / CK
Address and control input hold time
—
tAC.MAX
—
ps
ps
tCK
t
IH (base)
375
0.6
Address and control input pulse width
(each input)
tIPW
—
—
11)
14)
14)
Address and control input setup time
DQ low-impedance time from CK / CK
DQS low-impedance from CK / CK
Mode register set command cycle time
OCD drive mode output delay
tIS (base)
tLZ(DQ)
tLZ(DQS)
tMRD
250
—
ps
ps
ps
tCK
ns
—
ps
µs
2 × tAC.MIN
tAC.MAX
tAC.MAX
—
tAC.MIN
2
0
—
—
—
tOIT
12
Data output hold time from DQS
Data hold skew factor
tQH
t
HP –tQHS
—
tQHS
—
—
400
7.8
14)15)
Average periodic refresh Interval
tREFI
Rev. 1.1, 2007-03
25
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Parameter
Symbol
DDR2–533
Min.
Unit
Note1)2)3)4)5)
6)7)
Max.
16)18)
17)
Average periodic refresh Interval
tREFI
tRFC
—
3.9
—
µs
Auto-Refresh to Active/Auto-Refresh
command period
105
ns
Precharge-All (4 banks) command period
Precharge-All (8 banks) command period
Read preamble
tRP
t
RP + 1tCK
—
ns
ns
tCK
tCK
ns
—
tRP
15 + 1tCK
0.9
—
—
14)
tRPRE
tRPST
tRRD
1.1
0.60
—
14)
Read postamble
0.40
14)18)
Active bank A to Active bank B command
period
7.5
16)22)
Active bank A to Active bank B command
period
tRRD
10
—
ns
Internal Read to Precharge command delay
Write preamble
tRTP
7.5
—
ns
tCK
tCK
ns
—
tWPRE
tWPST
tWR
0.25
0.40
15
—
—
19)
Write postamble
0.60
—
Write recovery time for write without Auto-
Precharge
—
20)
21)
Internal Write to Read command delay
tWTR
7.5
2
—
—
ns
Exit power down to any valid command
(other than NOP or Deselect)
tXARD
tCK
21)
Exit active power-down mode to Read
command (slow exit, lower power)
tXARDS
tXP
6 – AL
2
—
—
tCK
tCK
Exit precharge power-down to any valid
command (other than NOP or Deselect)
—
—
Exit Self-Refresh to non-Read command
Exit Self-Refresh to Read command
tXSNR
tXSRD
WR
t
RFC +10
200
WR/tCK
—
—
—
ns
tCK
tCK
—
22)
Write recovery time for write with Auto-
Precharge
t
1) For details and notes see the relevant Qimonda component data sheet
2) DDQ = 1.8 V ± 0.1 V; VDD = 1.8 V ±0.1 V.
V
3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down
and then restarted through the specified initialization sequence before normal operation can continue.
4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.
5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,
input reference level is the crosspoint when in differential strobe mode.
6) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.
7) The output timing reference voltage level is VTT
.
8) For each of the terms, if not already an integer, round to the next highest integer. tCK refers to the application clock period. WR refers to
the WR parameter stored in the MR.
9) The clock frequency is allowed to change during self-refresh mode or precharge power-down mode.
10) For timing definition, refer to the Component data sheet.
11) Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output Slew Rate
mis-match between DQS / DQS and associated DQ in any given cycle.
12) MIN (tCL, tCH) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can
be greater than the minimum specification limits for tCL and tCH).
Rev. 1.1, 2007-03
26
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
13) The tHZ, tRPST and tLZ, tRPRE parameters are referenced to a specific voltage level, which specify when the device output is no longer driving
(tHZ, tRPST), or begins driving (tLZ, tRPRE). tHZ and tLZ transitions occur in the same access time windows as valid data transitions.These
parameters are verified by design and characterization, but not subject to production test.
14) The Auto-Refresh command interval has be reduced to 3.9 µs when operating the DDR2 DRAM in a temperature range between 85 °C
and 95 °C.
15) 0 °C≤ TCASE ≤ 85 °C
16) 85 °C < TCASE ≤ 95 °C
17) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device.
18) The tRRD timing parameter depends on the page size of the DRAM organization. See Table 2 “Ordering Information for RoHS
Compliant Products” on Page 4.
19) The maximum limit for the tWPST parameter is not a device limit. The device operates with a greater value for this parameter, but system
performance (bus turnaround) degrades accordingly.
20) Minimum tWTR is two clocks when operating the DDR2-SDRAM at frequencies ≤ 200 ΜΗz.
21) User can choose two different active power-down modes for additional power saving via MRS address bit A12. In “standard active power-
down mode” (MR, A12 = “0”) a fast power-down exit timing tXARD can be used. In “low active power-down mode” (MR, A12 =”1”) a slow
power-down exit timing tXARDS has to be satisfied.
22) WR must be programmed to fulfill the minimum requirement for the tWR timing parameter, where WRMIN[cycles] = tWR(ns)/tCK(ns) rounded
up to the next integer value. tDAL = WR + (tRP/tCK). For each of the terms, if not already an integer, round to the next highest integer. tCK
refers to the application clock period. WR refers to the WR parameter stored in the MRS.
3.3.3
ODT AC Electrical Characteristics
This chapter describes the ODT AC electrical characteristics.
TABLE 18
ODT AC Characteristics and Operating Conditions for DDR2-667 & DDR2-800
Symbol
Parameter / Condition
Values
Unit
Note
Min.
Max.
1)
tAOND
tAON
ODT turn-on delay
2
2
nCK
ns
1)2)
1)
ODT turn-on
tAC.MIN
tAC.MAX + 0.7 ns
tAONPD
tAOFD
tAOF
ODT turn-on (Power-Down Modes)
ODT turn-off delay
t
AC.MIN + 2 ns
2 tCK +
t
AC.MAX + 1 ns
ns
1)
2.5
2.5
nCK
ns
1)3)
1)
ODT turn-off
tAC.MIN
tAC.MAX + 0.6 ns
tAOFPD
tANPD
tAXPD
ODT turn-off (Power-Down Modes)
ODT to Power Down Mode Entry Latency
ODT Power Down Exit Latency
t
AC.MIN + 2 ns
2.5 tCK +
tAC.MAX + 1 ns
ns
1)
3
8
—
—
nCK
nCK
1)
1) New units, “tCK.AVG” and “nCK”, are introduced in DDR2-667 and DDR2-800. Unit “tCK.AVG” represents the actual tCK.AVG of the input clock
under operation. Unit “nCK” represents one clock cycle of the input clock, counting the actual clock edges. Note that in DDR2-400 and
DDR2-533, “tCK” is used for both concepts. Example: tXP = 2 [nCK] means; if Power Down exit is registered at Tm, an Active command may
be registered at Tm + 2, even if (Tm + 2 - Tm) is 2 x tCK.AVG + tERR.2PER(Min)
.
2) ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the
ODT resistance is fully on. Both are measured from tAOND, which is interpreted differently per speed bin. For DDR2-667/800, tAOND is 2 clock
cycles after the clock edge that registered a first ODT HIGH counting the actual input clock edges.
3) ODT turn off time min is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance.
Both are measured from tAOFD, which is interpreted differently per speed bin. For DDR2-667/800, if tCK(avg) = 3 ns is assumed, tAOFD is 1.5
ns (= 0.5 x 3 ns) after the second trailing clock edge counting from the clock edge that registered a first ODT LOW and by counting the
actual input clock edges.
Rev. 1.1, 2007-03
27
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
TABLE 19
ODT AC Characteristics and Operating Conditions for DDR2-533 & DDR2-400
Symbol
Parameter / Condition
Values
Unit
Note
Min.
Max.
tAOND
tAON
ODT turn-on delay
2
2
tCK
ns
ns
tCK
ns
ns
tCK
tCK
—
1)
ODT turn-on
tAC.MIN
tAC.MAX + 1 ns
tAONPD
tAOFD
tAOF
ODT turn-on (Power-Down Modes)
ODT turn-off delay
t
AC.MIN + 2 ns
2 tCK +
t
AC.MAX + 1 ns
—
2.5
2.5
—
2)
ODT turn-off
tAC.MIN
tAC.MAX + 0.6 ns
tAOFPD
tANPD
tAXPD
ODT turn-off (Power-Down Modes)
ODT to Power Down Mode Entry Latency
ODT Power Down Exit Latency
t
AC.MIN + 2 ns
2.5 tCK +
tAC.MAX + 1 ns
—
—
—
3
8
—
—
1) ODT turn on time min. is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when
the ODT resistance is fully on. Both are measured from tAOND, which is interpreted differently per speed bin. For DDR2-400/533, tAOND is
10 ns (= 2 x 5 ns) after the clock edge that registered a first ODT HIGH if tCK = 5 ns.
2) ODT turn off time min. is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance.
Both are measured from tAOFD. Both are measured from tAOFD, which is interpreted differently per speed bin. For DDR2-400/533, tAOFD is
12.5 ns (= 2.5 x 5 ns) after the clock edge that registered a first ODT HIGH if tCK = 5 ns.
Rev. 1.1, 2007-03
28
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
3.4
IDD Specifications and Conditions
TABLE 20
DD Measurement Conditions
I
Parameter
Symbol Note
1)2)3)4)5)
Operating Current 0
IDD0
One bank Active - Precharge; tCK = tCK.MIN, tRC = tRC.MIN, tRAS = tRAS.MIN, CKE is HIGH, CS is HIGH between
valid commands. Address and control inputs are SWITCHING, Databus inputs are SWITCHING.
6)
Operating Current 1
IDD1
One bank Active - Read - Precharge; IOUT = 0 mA, BL = 4, tCK = tCK.MIN, tRC = tRC.MIN, tRAS = tRAS.MIN
,
t
RCD = tRCD.MIN, AL = 0, CL = CLMIN; CKE is HIGH, CS is HIGH between valid commands. Address and
control inputs are SWITCHING, Databus inputs are SWITCHING.
Precharge Standby Current
IDD2N
All banks idle; CS is HIGH; CKE is HIGH; tCK = tCK.MIN; Other control and address inputs are SWITCHING,
Databus inputs are SWITCHING.
Precharge Power-Down Current
Other control and address inputs are STABLE, Data bus inputs are FLOATING.
IDD2P
IDD2Q
Precharge Quiet Standby Current
All banks idle; CS is HIGH; CKE is HIGH; tCK = tCK.MIN; Other control and address inputs are STABLE,
Data bus inputs are FLOATING.
Active Standby Current
IDD3N
Burst Read: All banks open; Continuous burst reads; BL = 4; AL = 0, CL = CLMIN; tCK = tCK.MIN
;
t
RAS = tRAS.MAX, tRP = tRP.MIN; CKE is HIGH, CS is HIGH between valid commands. Address inputs are
SWITCHING; Data Bus inputs are SWITCHING; IOUT = 0 mA.
Active Power-Down Current
All banks open; tCK = tCK.MIN, CKE is LOW; Other control and address inputs are STABLE, Data bus inputs
are FLOATING. MRS A12 bit is set to LOW (Fast Power-down Exit);
IDD3P(0)
IDD3P(1)
IDD4R
Active Power-Down Current
All banks open; tCK = tCK.MIN, CKE is LOW; Other control and address inputs are STABLE, Data bus inputs
are FLOATING. MRS A12 bit is set to HIGH (Slow Power-down Exit);
6)
Operating Current - Burst Read
All banks open; Continuous burst reads; BL = 4; AL = 0, CL = CLMIN; tCK = tCKMIN; tRAS = tRASMAX
;
t
RP = tRPMIN; CKE is HIGH, CS is HIGH between valid commands; Address inputs are SWITCHING; Data
bus inputs are SWITCHING; IOUT = 0mA.
Operating Current - Burst Write
IDD4W
All banks open; Continuous burst writes; BL = 4; AL = 0, CL = CLMIN; tCK = tCK.MIN
;
t
RAS = tRAS.MAX., tRP = tRP.MAX; CKE is HIGH, CS is HIGH between valid commands. Address inputs are
SWITCHING; Data Bus inputs are SWITCHING;
Burst Refresh Current
IDD5B
t
CK = tCK.MIN., Refresh command every tRFC = tRFC.MIN interval, CKE is HIGH, CS is HIGH between valid
commands, Other control and address inputs are SWITCHING, Data bus inputs are SWITCHING.
Distributed Refresh Current
IDD5D
t
CK = tCK.MIN., Refresh command every tRFC = tREFI interval, CKE is LOW and CS is HIGH between valid
commands, Other control and address inputs are SWITCHING, Data bus inputs are SWITCHING.
Rev. 1.1, 2007-03
29
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Parameter
Symbol Note
1)2)3)4)5)
Self-Refresh Current
IDD6
CKE ≤ 0.2 V; external clock off, CK and CK at 0 V; Other control and address inputs are FLOATING, Data
bus inputs are FLOATING. IDD6 current values are guaranteed up to TCASE of 85 °C max.
6)
All Bank Interleave Read Current
IDD7
All banks are being interleaved at minimum tRC without violating tRRD using a burst length of 4. Control
and address bus inputs are STABLE during DESELECTS. Iout = 0 mA.
1)
2)
V
DDQ = 1.8 V ± 0.1 V; VDD = 1.8 V ± 0.1 V
IDD specifications are tested after the device is properly initialized and IDD parameter are specified with ODT disabled.
3) Definitions for IDD see Table 21
4) For two rank modules: All active current measurements in the same IDD current mode. The other rank is in IDD2P Precharge Power-Down
Mode
5) For details and notes see the relevant Qimonda component data sheet
6)
IDD1, IDD4R and IDD7 current measurements are defined with the outputs disabled (IOUT = 0 mA). To achieve this on module level the output
buffers can be disabled using an EMRS(1) (Extended Mode Register Command) by setting A12 bit to HIGH.
TABLE 21
Definitions for IDD
Parameter
LOW
Description
VIN ≤ VIL(ac).MAX, HIGH is defined as VIN ≥ VIH(ac).MIN
Inputs are stable at a HIGH or LOW level
Inputs are VREF = VDDQ /2
STABLE
FLOATING
SWITCHING
Inputs are changing between HIGH and LOW every other clock (once per 2 cycles) for address and control
signals, and inputs changing between HIGH and LOW every other data transfer (once per cycle) for DQ
signals not including mask or strobes
Rev. 1.1, 2007-03
30
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
TABLE 22
DD for HYS72T[64/128/256]0x0HP-25F-B
I
Product Type
Unit Note1)
Organization
512MB
1 Rank
×72
1GB
1GB
2GB
1 Rank
×72
2 Ranks
×72
2 Ranks
×72
–25F
–25F
Max.
–25F
Max.
–25F
Symbol
Max.
Max.
2)
IDD0
1190
1330
490
2190
2480
810
1500
1640
810
2320
2610
930
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
2)
IDD1
3)
IDD2P
3)
IDD2N
890
1600
1490
1380
840
1600
1490
1380
840
2520
2300
2080
1000
2840
3600
3600
3420
1000
252
3)
IDD2Q
840
3)
IDD3P( MRS = 0)
IDD3P( MRS = 1)
IDD3N
780
3)
510
3)
970
1760
3470
3470
3290
840
1760
2140
2140
2050
840
2)
IDD4R
1830
1830
1740
510
2)
IDD4W
IDD5B
2)
3)4)
3)4)
2)
IDD5D
IDD6
63
126
126
IDD7
1960
3740
2270
3870
1) Module IDDis calculated on the basis of component IDDand includes currents of Registers and PLL. ODT disabled. IDD1,
defined with the outputs disabled.
IDD4R, and IDD7, are
2) The other rank is in IDD2P Precharge Power-Down Current mode
3) Both ranks are in the same IDDcurrent mode
4)
IDD5D and IDD6 values are for 0 °C ≤ TCase ≤ 85 °C
Rev. 1.1, 2007-03
31
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
TABLE 23
DD for HYS72T[64/128/256]0x0HP-2.5-B
I
Product Type
Unit Note1)
Organization
512MB
1 Rank
×72
1GB
1 Rank
×72
1GB
2GB
2 Ranks
×72
2 Ranks
×72
–2.5
–2.5
–2.5
–2.5
Symbol
Max.
Max.
Max.
Max.
2)
IDD0
1150
1290
490
2120
2390
810
1460
1600
810
2250
2520
930
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
2)
IDD1
3)
IDD2P
3)
IDD2N
890
1600
1490
1380
840
1600
1490
1380
840
2520
2300
2080
1000
2840
3600
3600
3420
1000
252
3)
IDD2Q
840
3)
IDD3P( MRS = 0)
IDD3P( MRS = 1)
IDD3N
780
3)
510
3)
970
1760
3470
3470
3290
840
1760
2140
2140
2050
840
2)
IDD4R
1830
1830
1740
510
2)
IDD4W
IDD5B
2)
3)4)
3)4)
2)
IDD5D
IDD6
63
126
126
IDD7
1870
3560
2180
3690
1) Module IDDis calculated on the basis of component IDDand includes currents of Registers and PLL. ODT disabled. IDD1,
defined with the outputs disabled.
IDD4R, and IDD7, are
2) The other rank is in IDD2P Precharge Power-Down Current mode
3) Both ranks are in the same IDDcurrent mode
4)
IDD5D and IDD6 values are for 0 °C ≤ TCase ≤ 85 °C
Rev. 1.1, 2007-03
32
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
TABLE 24
DD for HYS72T[64/128/256]0x0HP-3-B
I
Product Type
Unit Note1)
Organization
512MB
1 Rank
×72
1GB
1 Rank
×72
1GB
2 Ranks
×72
2GB
2 Ranks
×72
–3
–3
–3
–3
Symbol
Max.
Max.
Max.
Max.
2)
IDD0
1060
1200
450
1950
2220
720
1330
1470
720
2070
2340
850
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
2)
IDD1
3)
IDD2P
3)
IDD2N
790
1410
1320
1190
760
1410
1320
1190
760
2220
2040
1780
920
3)
IDD2Q
750
3)
IDD3P( MRS = 0)
IDD3P( MRS = 1)
IDD3N
680
3)
470
3)
840
1500
2940
2940
3120
760
1500
1830
1830
1920
760
2400
3060
3060
3240
920
2)
IDD4R
1560
1560
1650
470
2)
IDD4W
IDD5B
2)
3)4)
3)4)
2)
IDD5D
IDD6
63
126
126
252
IDD7
1830
3480
2100
3600
1) Module IDDis calculated on the basis of component IDDand includes currents of Registers and PLL. ODT disabled. IDD1,
defined with the outputs disabled.
IDD4R, and IDD7, are
2) The other rank is in IDD2P Precharge Power-Down Current mode
3) Both ranks are in the same IDDcurrent mode
4)
IDD5D and IDD6 values are for 0 °C ≤ TCase ≤ 85 °C.
Rev. 1.1, 2007-03
33
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
TABLE 25
DD for HYS72T[64/128/256]0x0HP-3S-B
I
Product Type
Unit Note1)
Organization
512MB
1 Rank
×72
1GB
1 Rank
×72
1GB
2GB
2 Ranks
×72
2 Ranks
×72
–3S
–3S
–3S
-3S
Symbol
Max.
Max.
Max.
Max.
2)
IDD0
1020
1150
450
1870
2130
720
1300
1420
720
2000
2250
850
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
2)
IDD1
3)
IDD2P
3)
IDD2N
790
1410
1320
1190
760
1410
1320
1190
760
2220
2040
1780
920
3)
IDD2Q
750
3)
IDD3P( MRS = 0)
IDD3P( MRS = 1)
IDD3N
680
3)
470
3)
840
1500
2940
2940
3120
760
1500
1830
1830
1920
760
2400
3060
3060
3240
920
2)
IDD4R
1560
1560
1650
470
2)
IDD4W
IDD5B
2)
3)4)
3)4)
2)
IDD5D
IDD6
63
126
126
252
IDD7
1750
3330
2030
3460
1) Module IDDis calculated on the basis of component IDDand includes currents of Registers and PLL. ODT disabled. IDD1,
defined with the outputs disabled.
IDD4R, and IDD7, are
2) The other rank is in IDD2P Precharge Power-Down Current mode
3) Both ranks are in the same IDDcurrent mode
4)
IDD5D and IDD6 values are for 0 °C ≤ TCase ≤ 85 °C.
Rev. 1.1, 2007-03
34
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
TABLE 26
DD for HYS72T[64/128/256]0x0HP-3.7-B
I
Product Type
Unit Note1)
Organization
512MB
1 Rank
×72
1GB
1 Rank
×72
1GB
2GB
2 Ranks
×72
2 Ranks
×72
–3.7
–3.7
–3.7
-3.7
Symbol
Max.
Max.
Max.
Max.
2)
IDD0
920
1010
390
670
650
580
410
720
1320
1320
1500
410
63
1670
1850
630
1150
1240
630
1800
1980
750
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
2)
IDD1
3)
IDD2P
3)
IDD2N
1180
1130
1000
660
1180
1130
1000
660
1870
1760
1510
820
3)
IDD2Q
3)
IDD3P( MRS = 0)
IDD3P( MRS = 1)
IDD3N
3)
3)
1270
2480
2480
2840
660
1270
1550
1550
1730
660
2050
2610
2610
2970
820
2)
IDD4R
2)
IDD4W
IDD5B
2)
3)4)
3)4)
2)
IDD5D
IDD6
126
126
252
IDD7
1640
3110
1870
3240
1) Module IDDis calculated on the basis of component IDDand includes currents of Registers and PLL. ODT disabled. IDD1,
defined with the outputs disabled.
IDD4R, and IDD7, are
2) The other rank is in IDD2P Precharge Power-Down Current mode
3) Both ranks are in the same IDDcurrent mode
4)
IDD5D and IDD6 values are for 0 °C ≤ TCase ≤ 85 °C.
Rev. 1.1, 2007-03
35
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
4
SPD Codes
This chapter lists all hexadecimal byte values stored in the EEPROM of the products described in this data sheet. SPD stands
for serial presence detect. All values with XX in the table are module specific bytes which are defined during production.
List of SPD Code Tables
•
•
•
•
•
Table 27 “SPD Codes for PC2–6400 - 555” on Page 36
Table 28 “SPD Codes for PC2–6400 - 666” on Page 41
Table 29 “SPD Codes for PC2–5300- 444” on Page 45
Table 30 “SPD Codes for PC2–5300 - 555” on Page 49
Table 31 “SPD Codes for PC2–4200 - 444” on Page 53
TABLE 27
SPD Codes for PC2–6400 - 555
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
6400P–555 6400P–555 6400P–555 6400P–555
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
0
1
2
3
4
5
6
7
8
9
10
Programmed SPD Bytes in EEPROM
Total number of Bytes in EEPROM
Memory Type (DDR2)
80
08
08
0E
0A
60
48
00
05
25
40
80
08
08
0E
0B
60
48
00
05
25
40
80
08
08
0E
0A
61
48
00
05
25
40
80
08
08
0E
0B
61
48
00
05
25
40
Number of Row Addresses
Number of Column Addresses
DIMM Rank and Stacking Information
Data Width
Not used
Interface Voltage Level
t
t
CK @ CLMAX (Byte 18) [ns]
AC SDRAM @ CLMAX (Byte 18) [ns]
Rev. 1.1, 2007-03
36
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
6400P–555 6400P–555 6400P–555 6400P–555
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
Error Correction Support (non-ECC, ECC)
Refresh Rate and Type
06
82
08
08
00
0C
04
70
01
01
04
07
25
40
3D
50
32
1E
32
2D
80
17
25
05
12
06
82
04
04
00
0C
04
70
01
01
05
07
25
40
3D
50
32
1E
32
2D
01
17
25
05
12
06
82
08
08
00
0C
04
70
01
01
05
07
25
40
3D
50
32
1E
32
2D
80
17
25
05
12
06
82
04
04
00
0C
04
70
01
01
07
07
25
40
3D
50
32
1E
32
2D
01
17
25
05
12
Primary SDRAM Width
Error Checking SDRAM Width
Not used
Burst Length Supported
Number of Banks on SDRAM Device
Supported CAS Latencies
DIMM Mechanical Characteristics
DIMM Type Information
DIMM Attributes
Component Attributes
t
t
t
t
t
t
t
t
CK @ CLMAX -1 (Byte 18) [ns]
AC SDRAM @ CLMAX -1 [ns]
CK @ CLMAX -2 (Byte 18) [ns]
AC SDRAM @ CLMAX -2 [ns]
RP.MIN [ns]
RRD.MIN [ns]
RCD.MIN [ns]
RAS.MIN [ns]
Module Density per Rank
t
t
t
t
AS.MIN and tCS.MIN [ns]
AH.MIN and tCH.MIN [ns]
DS.MIN [ns]
DH.MIN [ns]
Rev. 1.1, 2007-03
37
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
6400P–555 6400P–555 6400P–555 6400P–555
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
t
t
t
WR.MIN [ns]
WTR.MIN [ns]
RTP.MIN [ns]
3C
1E
1E
00
30
39
69
80
14
1E
0F
50
7A
5F
34
36
2E
5A
2A
5A
22
27
C4
8C
70
3C
1E
1E
00
30
39
69
80
14
1E
0F
50
7A
5F
34
36
2E
5A
2A
5A
22
27
C4
8C
70
3C
1E
1E
00
30
39
69
80
14
1E
0F
50
7A
5F
34
36
2E
5A
2A
5A
22
27
C4
8C
70
3C
1E
1E
00
30
39
69
80
14
1E
0F
50
7A
5F
34
36
2E
5A
2A
5A
22
27
C4
8C
70
Analysis Characteristics
t
t
t
t
t
t
RC and tRFC Extension
RC.MIN [ns]
RFC.MIN [ns]
CK.MAX [ns]
DQSQ.MAX [ns]
QHS.MAX [ns]
PLL Relock Time
CASE.MAX Delta / ∆T4R4W Delta
T
Psi(T-A) DRAM
∆T0 (DT0)
∆T2N (DT2N, UDIMM) or ∆T2Q (DT2Q, RDIMM)
∆T2P (DT2P)
∆T3N (DT3N)
∆T3P.fast (DT3P fast)
∆T3P.slow (DT3P slow)
∆T4R (DT4R) / ∆T4R4W Sign (DT4R4W)
∆T5B (DT5B)
∆T7 (DT7)
Psi(ca) PLL
Psi(ca) REG
∆TPLL (DTPLL)
Rev. 1.1, 2007-03
38
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
6400P–555 6400P–555 6400P–555 6400P–555
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
∆TREG (DTREG) / Toggle Rate
SPD Revision
B0
12
C8
7F
7F
7F
7F
7F
51
00
00
xx
B0
12
43
7F
7F
7F
7F
7F
51
00
00
xx
B0
12
CA
7F
7F
7F
7F
7F
51
00
00
xx
B0
12
46
7F
7F
7F
7F
7F
51
00
00
xx
Checksum of Bytes 0-62
Manufacturer’s JEDEC ID Code (1)
Manufacturer’s JEDEC ID Code (2)
Manufacturer’s JEDEC ID Code (3)
Manufacturer’s JEDEC ID Code (4)
Manufacturer’s JEDEC ID Code (5)
Manufacturer’s JEDEC ID Code (6)
Manufacturer’s JEDEC ID Code (7)
Manufacturer’s JEDEC ID Code (8)
Module Manufacturer Location
Product Type, Char 1
37
32
54
36
34
30
30
30
48
50
32
35
46
37
32
54
31
32
38
30
30
30
48
50
32
35
37
32
54
31
32
38
30
32
30
48
50
32
35
37
32
54
32
35
36
32
32
30
48
50
32
35
Product Type, Char 2
Product Type, Char 3
Product Type, Char 4
Product Type, Char 5
Product Type, Char 6
Product Type, Char 7
Product Type, Char 8
Product Type, Char 9
Product Type, Char 10
Product Type, Char 11
Product Type, Char 12
Product Type, Char 13
Rev. 1.1, 2007-03
39
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
6400P–555 6400P–555 6400P–555 6400P–555
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
86
87
88
89
90
91
92
93
94
Product Type, Char 14
42
20
20
20
20
3x
xx
xx
xx
xx
00
FF
46
42
20
20
20
3x
xx
xx
xx
xx
00
FF
46
42
20
20
20
3x
xx
xx
xx
xx
00
FF
46
42
20
20
20
3x
xx
xx
xx
xx
00
FF
Product Type, Char 15
Product Type, Char 16
Product Type, Char 17
Product Type, Char 18
Module Revision Code
Test Program Revision Code
Module Manufacturing Date Year
Module Manufacturing Date Week
95 - 98 Module Serial Number
99 - 127 Not used
128 -
255
Blank for customer use
Rev. 1.1, 2007-03
40
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
TABLE 28
SPD Codes for PC2–6400 - 666
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
6400P–666 6400P–666 6400P–666 6400P–666
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
0
Programmed SPD Bytes in EEPROM
Total number of Bytes in EEPROM
Memory Type (DDR2)
80
08
08
0E
0A
60
48
00
05
25
40
06
82
08
08
00
0C
04
70
01
01
04
07
80
08
08
0E
0B
60
48
00
05
25
40
06
82
04
04
00
0C
04
70
01
01
05
07
80
08
08
0E
0A
61
48
00
05
25
40
06
82
08
08
00
0C
04
70
01
01
05
07
80
08
08
0E
0B
61
48
00
05
25
40
06
82
04
04
00
0C
04
70
01
01
07
07
1
2
3
Number of Row Addresses
Number of Column Addresses
DIMM Rank and Stacking Information
Data Width
4
5
6
7
Not used
8
Interface Voltage Level
9
t
t
CK @ CLMAX (Byte 18) [ns]
10
11
12
13
14
15
16
17
18
19
20
21
22
AC SDRAM @ CLMAX (Byte 18) [ns]
Error Correction Support (non-ECC, ECC)
Refresh Rate and Type
Primary SDRAM Width
Error Checking SDRAM Width
Not used
Burst Length Supported
Number of Banks on SDRAM Device
Supported CAS Latencies
DIMM Mechanical Characteristics
DIMM Type Information
DIMM Attributes
Component Attributes
Rev. 1.1, 2007-03
41
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
6400P–666 6400P–666 6400P–666 6400P–666
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
t
t
t
t
t
t
t
t
CK @ CLMAX -1 (Byte 18) [ns]
AC SDRAM @ CLMAX -1 [ns]
CK @ CLMAX -2 (Byte 18) [ns]
AC SDRAM @ CLMAX -2 [ns]
RP.MIN [ns]
30
45
3D
50
3C
1E
3C
2D
80
17
25
05
12
3C
1E
1E
00
00
3C
69
80
14
1E
0F
50
7A
30
45
3D
50
3C
1E
3C
2D
01
17
25
05
12
3C
1E
1E
00
00
3C
69
80
14
1E
0F
50
7A
30
45
3D
50
3C
1E
3C
2D
80
17
25
05
12
3C
1E
1E
00
00
3C
69
80
14
1E
0F
50
7A
30
45
3D
50
3C
1E
3C
2D
01
17
25
05
12
3C
1E
1E
00
00
3C
69
80
14
1E
0F
50
7A
RRD.MIN [ns]
RCD.MIN [ns]
RAS.MIN [ns]
Module Density per Rank
t
t
t
t
t
t
t
AS.MIN and tCS.MIN [ns]
AH.MIN and tCH.MIN [ns]
DS.MIN [ns]
DH.MIN [ns]
WR.MIN [ns]
WTR.MIN [ns]
RTP.MIN [ns]
Analysis Characteristics
t
t
t
t
t
t
RC and tRFC Extension
RC.MIN [ns]
RFC.MIN [ns]
CK.MAX [ns]
DQSQ.MAX [ns]
QHS.MAX [ns]
PLL Relock Time
CASE.MAX Delta / ∆T4R4W Delta
Psi(T-A) DRAM
T
Rev. 1.1, 2007-03
42
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
6400P–666 6400P–666 6400P–666 6400P–666
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
∆T0 (DT0)
5B
34
36
2E
5A
2A
5A
22
25
C4
8C
70
B0
12
B9
7F
7F
7F
7F
7F
51
00
00
xx
5B
34
36
2E
5A
2A
5A
22
25
C4
8C
70
B0
12
34
7F
7F
7F
7F
7F
51
00
00
xx
5B
34
36
2E
5A
2A
5A
22
25
C4
8C
70
B0
12
BB
7F
7F
7F
7F
7F
51
00
00
xx
5B
34
36
2E
5A
2A
5A
22
25
C4
8C
70
B0
12
37
7F
7F
7F
7F
7F
51
00
00
xx
∆T2N (DT2N, UDIMM) or ∆T2Q (DT2Q, RDIMM)
∆T2P (DT2P)
∆T3N (DT3N)
∆T3P.fast (DT3P fast)
∆T3P.slow (DT3P slow)
∆T4R (DT4R) / ∆T4R4W Sign (DT4R4W)
∆T5B (DT5B)
∆T7 (DT7)
Psi(ca) PLL
Psi(ca) REG
∆TPLL (DTPLL)
∆TREG (DTREG) / Toggle Rate
SPD Revision
Checksum of Bytes 0-62
Manufacturer’s JEDEC ID Code (1)
Manufacturer’s JEDEC ID Code (2)
Manufacturer’s JEDEC ID Code (3)
Manufacturer’s JEDEC ID Code (4)
Manufacturer’s JEDEC ID Code (5)
Manufacturer’s JEDEC ID Code (6)
Manufacturer’s JEDEC ID Code (7)
Manufacturer’s JEDEC ID Code (8)
Module Manufacturer Location
Product Type, Char 1
37
32
37
32
37
32
37
32
Product Type, Char 2
Rev. 1.1, 2007-03
43
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
6400P–666 6400P–666 6400P–666 6400P–666
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
Product Type, Char 3
54
36
34
30
30
30
48
50
32
2E
35
42
20
20
20
20
3x
xx
54
31
32
38
30
30
30
48
50
32
2E
35
42
20
20
20
3x
xx
xx
xx
xx
00
FF
54
31
32
38
30
32
30
48
50
32
2E
35
42
20
20
20
3x
xx
xx
xx
xx
00
FF
54
32
35
36
32
32
30
48
50
32
2E
35
42
20
20
20
3x
xx
xx
xx
xx
00
FF
Product Type, Char 4
Product Type, Char 5
Product Type, Char 6
Product Type, Char 7
Product Type, Char 8
Product Type, Char 9
Product Type, Char 10
Product Type, Char 11
Product Type, Char 12
Product Type, Char 13
Product Type, Char 14
Product Type, Char 15
Product Type, Char 16
Product Type, Char 17
Product Type, Char 18
Module Revision Code
Test Program Revision Code
Module Manufacturing Date Year
Module Manufacturing Date Week
xx
xx
95 - 98 Module Serial Number
99 - 127 Not used
xx
00
FF
128 -
255
Blank for customer use
Rev. 1.1, 2007-03
44
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
TABLE 29
SPD Codes for PC2–5300- 444
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
5300P–444 5300P–444 5300P–444 5300P–444
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
0
Programmed SPD Bytes in EEPROM
Total number of Bytes in EEPROM
Memory Type (DDR2)
80
08
08
0E
0A
60
48
00
05
30
45
06
82
08
08
00
0C
04
38
01
01
04
07
30
80
08
08
0E
0B
60
48
00
05
30
45
06
82
04
04
00
0C
04
38
01
01
05
07
30
80
08
08
0E
0A
61
48
00
05
30
45
06
82
08
08
00
0C
04
38
01
01
05
07
30
80
08
08
0E
0B
61
48
00
05
30
45
06
82
04
04
00
0C
04
38
01
01
07
07
30
1
2
3
Number of Row Addresses
Number of Column Addresses
DIMM Rank and Stacking Information
Data Width
4
5
6
7
Not used
8
Interface Voltage Level
9
t
t
CK @ CLMAX (Byte 18) [ns]
10
11
12
13
14
15
16
17
18
19
20
21
22
23
AC SDRAM @ CLMAX (Byte 18) [ns]
Error Correction Support (non-ECC, ECC)
Refresh Rate and Type
Primary SDRAM Width
Error Checking SDRAM Width
Not used
Burst Length Supported
Number of Banks on SDRAM Device
Supported CAS Latencies
DIMM Mechanical Characteristics
DIMM Type Information
DIMM Attributes
Component Attributes
t
CK @ CLMAX -1 (Byte 18) [ns]
Rev. 1.1, 2007-03
45
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
5300P–444 5300P–444 5300P–444 5300P–444
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
t
t
t
t
t
t
t
AC SDRAM @ CLMAX -1 [ns]
CK @ CLMAX -2 (Byte 18) [ns]
AC SDRAM @ CLMAX -2 [ns]
RP.MIN [ns]
45
50
60
30
1E
30
2D
80
20
27
10
17
3C
1E
1E
00
00
39
69
80
18
22
0F
50
7A
53
45
50
60
30
1E
30
2D
01
20
27
10
17
3C
1E
1E
00
00
39
69
80
18
22
0F
50
7A
53
45
50
60
30
1E
30
2D
80
20
27
10
17
3C
1E
1E
00
00
39
69
80
18
22
0F
50
7A
53
45
50
60
30
1E
30
2D
01
20
27
10
17
3C
1E
1E
00
00
39
69
80
18
22
0F
50
7A
53
RRD.MIN [ns]
RCD.MIN [ns]
RAS.MIN [ns]
Module Density per Rank
t
t
t
t
t
t
t
AS.MIN and tCS.MIN [ns]
AH.MIN and tCH.MIN [ns]
DS.MIN [ns]
DH.MIN [ns]
WR.MIN [ns]
WTR.MIN [ns]
RTP.MIN [ns]
Analysis Characteristics
t
t
t
t
t
t
RC and tRFC Extension
RC.MIN [ns]
RFC.MIN [ns]
CK.MAX [ns]
DQSQ.MAX [ns]
QHS.MAX [ns]
PLL Relock Time
CASE.MAX Delta / ∆T4R4W Delta
T
Psi(T-A) DRAM
∆T0 (DT0)
Rev. 1.1, 2007-03
46
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
5300P–444 5300P–444 5300P–444 5300P–444
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
∆T2N (DT2N, UDIMM) or ∆T2Q (DT2Q, RDIMM)
∆T2P (DT2P)
2E
36
27
4C
2A
4C
20
25
C4
8C
68
94
12
65
7F
7F
7F
7F
7F
51
00
00
xx
2E
36
27
4C
2A
4C
20
25
C4
8C
68
94
12
E0
7F
7F
7F
7F
7F
51
00
00
xx
2E
36
27
4C
2A
4C
20
25
C4
8C
68
94
12
67
7F
7F
7F
7F
7F
51
00
00
xx
2E
36
27
4C
2A
4C
20
25
C4
8C
68
94
12
E3
7F
7F
7F
7F
7F
51
00
00
xx
∆T3N (DT3N)
∆T3P.fast (DT3P fast)
∆T3P.slow (DT3P slow)
∆T4R (DT4R) / ∆T4R4W Sign (DT4R4W)
∆T5B (DT5B)
∆T7 (DT7)
Psi(ca) PLL
Psi(ca) REG
∆TPLL (DTPLL)
∆TREG (DTREG) / Toggle Rate
SPD Revision
Checksum of Bytes 0-62
Manufacturer’s JEDEC ID Code (1)
Manufacturer’s JEDEC ID Code (2)
Manufacturer’s JEDEC ID Code (3)
Manufacturer’s JEDEC ID Code (4)
Manufacturer’s JEDEC ID Code (5)
Manufacturer’s JEDEC ID Code (6)
Manufacturer’s JEDEC ID Code (7)
Manufacturer’s JEDEC ID Code (8)
Module Manufacturer Location
Product Type, Char 1
37
32
54
37
32
54
37
32
54
37
32
54
Product Type, Char 2
Product Type, Char 3
Rev. 1.1, 2007-03
47
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
5300P–444 5300P–444 5300P–444 5300P–444
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
Product Type, Char 4
36
34
30
30
30
48
50
33
42
20
20
20
20
20
20
2x
xx
xx
xx
xx
00
FF
31
32
38
30
30
30
48
50
33
42
20
20
20
20
20
2x
xx
xx
xx
xx
00
FF
31
32
38
30
32
30
48
50
33
42
20
20
20
20
20
2x
xx
xx
xx
xx
00
FF
32
35
36
32
32
30
48
50
33
42
20
20
20
20
20
2x
xx
xx
xx
xx
00
FF
Product Type, Char 5
Product Type, Char 6
Product Type, Char 7
Product Type, Char 8
Product Type, Char 9
Product Type, Char 10
Product Type, Char 11
Product Type, Char 12
Product Type, Char 13
Product Type, Char 14
Product Type, Char 15
Product Type, Char 16
Product Type, Char 17
Product Type, Char 18
Module Revision Code
Test Program Revision Code
Module Manufacturing Date Year
Module Manufacturing Date Week
95 - 98 Module Serial Number
99 - 127 Not used
128 -
255
Blank for customer use
Rev. 1.1, 2007-03
48
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
TABLE 30
SPD Codes for PC2–5300 - 555
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
5300P–555 5300P–555 5300P–555 5300P–555
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
0
Programmed SPD Bytes in EEPROM
Total number of Bytes in EEPROM
Memory Type (DDR2)
80
08
08
0E
0A
60
48
00
05
30
45
06
82
08
08
00
0C
04
38
01
01
04
07
80
08
08
0E
0B
60
48
00
05
30
45
06
82
04
04
00
0C
04
38
01
01
05
07
80
08
08
0E
0A
61
48
00
05
30
45
06
82
08
08
00
0C
04
38
01
01
05
07
80
08
08
0E
0B
61
48
00
05
30
45
06
82
04
04
00
0C
04
38
01
01
07
07
1
2
3
Number of Row Addresses
Number of Column Addresses
DIMM Rank and Stacking Information
Data Width
4
5
6
7
Not used
8
Interface Voltage Level
9
t
t
CK @ CLMAX (Byte 18) [ns]
10
11
12
13
14
15
16
17
18
19
20
21
22
AC SDRAM @ CLMAX (Byte 18) [ns]
Error Correction Support (non-ECC, ECC)
Refresh Rate and Type
Primary SDRAM Width
Error Checking SDRAM Width
Not used
Burst Length Supported
Number of Banks on SDRAM Device
Supported CAS Latencies
DIMM Mechanical Characteristics
DIMM Type Information
DIMM Attributes
Component Attributes
Rev. 1.1, 2007-03
49
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
5300P–555 5300P–555 5300P–555 5300P–555
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
t
t
t
t
t
t
t
t
CK @ CLMAX -1 (Byte 18) [ns]
AC SDRAM @ CLMAX -1 [ns]
CK @ CLMAX -2 (Byte 18) [ns]
AC SDRAM @ CLMAX -2 [ns]
RP.MIN [ns]
3D
50
50
60
3C
1E
3C
2D
80
20
27
10
17
3C
1E
1E
00
00
3C
69
80
18
22
0F
50
7A
3D
50
50
60
3C
1E
3C
2D
01
20
27
10
17
3C
1E
1E
00
00
3C
69
80
18
22
0F
50
7A
3D
50
50
60
3C
1E
3C
2D
80
20
27
10
17
3C
1E
1E
00
00
3C
69
80
18
22
0F
50
7A
3D
50
50
60
3C
1E
3C
2D
01
20
27
10
17
3C
1E
1E
00
00
3C
69
80
18
22
0F
50
7A
RRD.MIN [ns]
RCD.MIN [ns]
RAS.MIN [ns]
Module Density per Rank
t
t
t
t
t
t
t
AS.MIN and tCS.MIN [ns]
AH.MIN and tCH.MIN [ns]
DS.MIN [ns]
DH.MIN [ns]
WR.MIN [ns]
WTR.MIN [ns]
RTP.MIN [ns]
Analysis Characteristics
t
t
t
t
t
t
RC and tRFC Extension
RC.MIN [ns]
RFC.MIN [ns]
CK.MAX [ns]
DQSQ.MAX [ns]
QHS.MAX [ns]
PLL Relock Time
CASE.MAX Delta / ∆T4R4W Delta
Psi(T-A) DRAM
T
Rev. 1.1, 2007-03
50
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
5300P–555 5300P–555 5300P–555 5300P–555
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
∆T0 (DT0)
4B
2E
36
27
4C
2A
4C
20
23
C4
8C
68
94
12
8E
7F
7F
7F
7F
7F
51
00
00
xx
4B
2E
36
27
4C
2A
4C
20
23
C4
8C
68
94
12
09
7F
7F
7F
7F
7F
51
00
00
xx
4B
2E
36
27
4C
2A
4C
20
23
C4
8C
68
94
12
90
7F
7F
7F
7F
7F
51
00
00
xx
4B
2E
36
27
4C
2A
4C
20
23
C4
8C
68
94
12
0C
7F
7F
7F
7F
7F
51
00
00
xx
∆T2N (DT2N, UDIMM) or ∆T2Q (DT2Q, RDIMM)
∆T2P (DT2P)
∆T3N (DT3N)
∆T3P.fast (DT3P fast)
∆T3P.slow (DT3P slow)
∆T4R (DT4R) / ∆T4R4W Sign (DT4R4W)
∆T5B (DT5B)
∆T7 (DT7)
Psi(ca) PLL
Psi(ca) REG
∆TPLL (DTPLL)
∆TREG (DTREG) / Toggle Rate
SPD Revision
Checksum of Bytes 0-62
Manufacturer’s JEDEC ID Code (1)
Manufacturer’s JEDEC ID Code (2)
Manufacturer’s JEDEC ID Code (3)
Manufacturer’s JEDEC ID Code (4)
Manufacturer’s JEDEC ID Code (5)
Manufacturer’s JEDEC ID Code (6)
Manufacturer’s JEDEC ID Code (7)
Manufacturer’s JEDEC ID Code (8)
Module Manufacturer Location
Product Type, Char 1
37
32
37
32
37
32
37
32
Product Type, Char 2
Rev. 1.1, 2007-03
51
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
5300P–555 5300P–555 5300P–555 5300P–555
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
Product Type, Char 3
54
36
34
30
30
30
48
50
33
53
42
20
20
20
20
20
2x
xx
xx
xx
xx
00
FF
54
31
32
38
30
30
30
48
50
33
53
42
20
20
20
20
2x
xx
xx
xx
xx
00
FF
54
31
32
38
30
32
30
48
50
33
53
42
20
20
20
20
2x
xx
xx
xx
xx
00
FF
54
32
35
36
32
32
30
48
50
33
53
42
20
20
20
20
2x
xx
xx
xx
xx
00
FF
Product Type, Char 4
Product Type, Char 5
Product Type, Char 6
Product Type, Char 7
Product Type, Char 8
Product Type, Char 9
Product Type, Char 10
Product Type, Char 11
Product Type, Char 12
Product Type, Char 13
Product Type, Char 14
Product Type, Char 15
Product Type, Char 16
Product Type, Char 17
Product Type, Char 18
Module Revision Code
Test Program Revision Code
Module Manufacturing Date Year
Module Manufacturing Date Week
95 - 98 Module Serial Number
99 - 127 Not used
128 -
255
Blank for customer use
Rev. 1.1, 2007-03
52
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
TABLE 31
SPD Codes for PC2–4200 - 444
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
4200P–444 4200P–444 4200P–444 4200P–444
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
0
Programmed SPD Bytes in EEPROM
Total number of Bytes in EEPROM
Memory Type (DDR2)
80
08
08
0E
0A
60
48
00
05
3D
50
06
82
08
08
00
0C
04
38
01
01
04
07
80
08
08
0E
0B
60
48
00
05
3D
50
06
82
04
04
00
0C
04
38
01
01
05
07
80
08
08
0E
0A
61
48
00
05
3D
50
06
82
08
08
00
0C
04
38
01
01
05
07
80
08
08
0E
0B
61
48
00
05
3D
50
06
82
04
04
00
0C
04
38
01
01
07
07
1
2
3
Number of Row Addresses
Number of Column Addresses
DIMM Rank and Stacking Information
Data Width
4
5
6
7
Not used
8
Interface Voltage Level
9
t
t
CK @ CLMAX (Byte 18) [ns]
10
11
12
13
14
15
16
17
18
19
20
21
22
AC SDRAM @ CLMAX (Byte 18) [ns]
Error Correction Support (non-ECC, ECC)
Refresh Rate and Type
Primary SDRAM Width
Error Checking SDRAM Width
Not used
Burst Length Supported
Number of Banks on SDRAM Device
Supported CAS Latencies
DIMM Mechanical Characteristics
DIMM Type Information
DIMM Attributes
Component Attributes
Rev. 1.1, 2007-03
53
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
4200P–444 4200P–444 4200P–444 4200P–444
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
t
t
t
t
t
t
t
t
CK @ CLMAX -1 (Byte 18) [ns]
AC SDRAM @ CLMAX -1 [ns]
CK @ CLMAX -2 (Byte 18) [ns]
AC SDRAM @ CLMAX -2 [ns]
RP.MIN [ns]
3D
50
50
60
3C
1E
3C
2D
80
25
37
10
22
3C
1E
1E
00
00
3C
69
80
1E
28
0F
50
7A
3D
50
50
60
3C
1E
3C
2D
01
25
37
10
22
3C
1E
1E
00
00
3C
69
80
1E
28
0F
50
7A
3D
50
50
60
3C
1E
3C
2D
80
25
37
10
22
3C
1E
1E
00
00
3C
69
80
1E
28
0F
50
7A
3D
50
50
60
3C
1E
3C
2D
01
25
37
10
22
3C
1E
1E
00
00
3C
69
80
1E
28
0F
50
7A
RRD.MIN [ns]
RCD.MIN [ns]
RAS.MIN [ns]
Module Density per Rank
t
t
t
t
t
t
t
AS.MIN and tCS.MIN [ns]
AH.MIN and tCH.MIN [ns]
DS.MIN [ns]
DH.MIN [ns]
WR.MIN [ns]
WTR.MIN [ns]
RTP.MIN [ns]
Analysis Characteristics
t
t
t
t
t
t
RC and tRFC Extension
RC.MIN [ns]
RFC.MIN [ns]
CK.MAX [ns]
DQSQ.MAX [ns]
QHS.MAX [ns]
PLL Relock Time
CASE.MAX Delta / ∆T4R4W Delta
Psi(T-A) DRAM
T
Rev. 1.1, 2007-03
54
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
4200P–444 4200P–444 4200P–444 4200P–444
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
∆T0 (DT0)
43
29
36
21
41
2A
40
1E
22
C4
8C
61
78
12
82
7F
7F
7F
7F
7F
51
00
00
xx
43
29
36
21
41
2A
40
1E
22
C4
8C
61
78
12
FD
7F
7F
7F
7F
7F
51
00
00
xx
43
29
36
21
41
2A
40
1E
22
C4
8C
61
78
12
84
7F
7F
7F
7F
7F
51
00
00
xx
43
29
36
21
41
2A
40
1E
22
C4
8C
61
78
12
00
7F
7F
7F
7F
7F
51
00
00
xx
∆T2N (DT2N, UDIMM) or ∆T2Q (DT2Q, RDIMM)
∆T2P (DT2P)
∆T3N (DT3N)
∆T3P.fast (DT3P fast)
∆T3P.slow (DT3P slow)
∆T4R (DT4R) / ∆T4R4W Sign (DT4R4W)
∆T5B (DT5B)
∆T7 (DT7)
Psi(ca) PLL
Psi(ca) REG
∆TPLL (DTPLL)
∆TREG (DTREG) / Toggle Rate
SPD Revision
Checksum of Bytes 0-62
Manufacturer’s JEDEC ID Code (1)
Manufacturer’s JEDEC ID Code (2)
Manufacturer’s JEDEC ID Code (3)
Manufacturer’s JEDEC ID Code (4)
Manufacturer’s JEDEC ID Code (5)
Manufacturer’s JEDEC ID Code (6)
Manufacturer’s JEDEC ID Code (7)
Manufacturer’s JEDEC ID Code (8)
Module Manufacturer Location
Product Type, Char 1
37
32
37
32
37
32
37
32
Product Type, Char 2
Rev. 1.1, 2007-03
55
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Product Type
Organization
512MB
1 GByte
1 GByte
2 GByte
×72
×72
×72
×72
1 Rank (×8) 1 Rank (×4) 2 Ranks (×8) 2 Ranks (×4)
Label Code
PC2– PC2– PC2– PC2–
4200P–444 4200P–444 4200P–444 4200P–444
JEDEC SPD Revision
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Rev. 1.2
HEX
Byte#
Description
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
Product Type, Char 3
54
36
34
30
30
30
48
50
33
2E
37
42
20
20
20
20
0x
xx
54
31
32
38
30
30
30
48
50
33
2E
37
42
20
20
20
0x
xx
xx
xx
xx
00
FF
54
31
32
38
30
32
30
48
50
33
2E
37
42
20
20
20
0x
xx
xx
xx
xx
00
FF
54
32
35
36
32
32
30
48
50
33
2E
37
42
20
20
20
0x
xx
xx
xx
xx
00
FF
Product Type, Char 4
Product Type, Char 5
Product Type, Char 6
Product Type, Char 7
Product Type, Char 8
Product Type, Char 9
Product Type, Char 10
Product Type, Char 11
Product Type, Char 12
Product Type, Char 13
Product Type, Char 14
Product Type, Char 15
Product Type, Char 16
Product Type, Char 17
Product Type, Char 18
Module Revision Code
Test Program Revision Code
Module Manufacturing Date Year
Module Manufacturing Date Week
xx
xx
95 - 98 Module Serial Number
99 - 127 Not used
xx
00
FF
128 -
255
Blank for customer use
Rev. 1.1, 2007-03
56
03292006-EO3M-LEK7
ꢁꢄ
ꢁꢈꢀꢄ
ꢀꢒꢁꢄ
ꢁꢒꢈꢂꢄ
ꢊ
ꢆꢆꢄ
ꢅꢄ
ꢁꢒꢆꢄ
ꢀꢒꢁꢄ
ꢁ
ꢈꢉꢀꢄ
ꢈ
ꢁꢄ
ꢐꢅꢑꢄ
'
H
R
WD
L
OꢄR
IꢄF
Q
WD
FWVꢄ
ꢀꢒ
ꢀꢒꢋꢄ
ꢀꢆꢄ
ꢀꢒꢁꢄ$ꢄ %ꢄ &ꢄ
%
ꢄ
PD
ꢀꢒꢉ
ꢄ
D
*
ꢊꢆꢆ
XUU
[ꢒꢄ
OORZHGꢄ
/'ꢀꢇ
ꢄ
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
5
Package Outlines
FIGURE 5
Package Outline Raw Card F L-DIM-240-11
ꢁ
ꢁ
ꢅ
ꢈ
ꢅꢒꢅ
ꢋꢒꢇ
ꢆꢄ
ꢆꢄ
ꢈꢒꢂ
ꢄ
0$;ꢒꢄ
ꢉꢄ
ꢈꢒꢆꢄ
&ꢄ
ꢆꢄ
$ꢄ
%ꢄ
ꢁꢄ
Notes
1. Drawing according to ISO 8015
2. Dimensions in mm
3. General tolerances +/- 0.15
Rev. 1.1, 2007-03
57
03292006-EO3M-LEK7
ꢁꢄ
ꢁꢈꢀꢄ
ꢂꢄ
ꢀꢒꢁꢄ
ꢁꢒ
ꢈ
ꢊ
ꢆꢆꢄ
ꢅꢄ
ꢀꢒꢁꢄ
ꢁꢒꢆꢄ
ꢁ
ꢈꢉꢀꢄ
ꢈ
ꢁꢄ
ꢐꢅꢑꢄ
'H
D
R
W
L
OꢄR
IꢄF
Q
WDFWVꢄ
ꢀꢒꢋꢄ
ꢀꢒ
ꢀꢆꢄ
ꢀꢒꢁꢄ$ꢄ %ꢄ &ꢄ
%
ꢄP
D
ꢒ
ꢉꢄDOORZHG
ꢄ
*
'ꢀꢇꢊꢆ
XUU
[ꢒꢄꢀ
/
ꢂꢄ
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
FIGURE 6
Package Outline Raw Card H L-DIM-240-13
ꢁ
ꢁ
ꢅꢅ
ꢈꢋ
ꢒ
ꢒ
ꢅ
ꢇ
ꢆꢄ
ꢆꢄ
ꢉꢄ0$;ꢒꢄ
ꢉꢄ
ꢈꢒꢆꢄ
&ꢄ
ꢆꢄ
$ꢄ
%ꢄ
ꢁꢄ
Notes
1. Drawing according to ISO 8015
2. Dimensions in mm
3. General tolerances +/- 0.15
Rev. 1.1, 2007-03
58
03292006-EO3M-LEK7
ꢁꢄ
ꢁ
ꢈꢀꢄ
ꢀꢒꢁꢄ
ꢂꢄ
ꢁꢒꢈ
ꢊ
ꢆꢆꢄ
ꢅꢄ
ꢁꢒꢆꢄ
ꢀꢒꢁꢄ
ꢁ
ꢈꢉꢀꢄ
ꢈ
ꢁꢄ
ꢐꢅꢑꢄ
'
H
R
FR
ꢁꢄ
WD
L
Oꢄ
Iꢄ
Q
WD
FWVꢄ
ꢀꢒꢋꢄ
ꢀꢒꢀꢆꢄ
ꢀꢒꢁꢄ$ꢄ %ꢄ &ꢄ
%
ꢄ
PD
ꢒꢄ
ꢀꢒꢉ
ꢄ
D
*
ꢊꢆꢊ
XUU
[
OORZHGꢄ
/'ꢀꢇ
ꢄ
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
FIGURE 7
Package Outline Raw Card G L-DIM-240-12
ꢁ
ꢁ
ꢅ
ꢈ
ꢅꢒꢅ
ꢋꢒꢇ
ꢆꢄ
ꢆꢄ
ꢉꢄ
0$;ꢒꢄ
ꢉꢄ
ꢈꢒꢆꢄ
&ꢄ
ꢆꢄ
$ꢄ
%ꢄ
Notes
1. Drawing according to ISO 8015
2. Dimensions in mm
3. General tolerances +/- 0.15
Rev. 1.1, 2007-03
59
03292006-EO3M-LEK7
ꢁꢄ
ꢁꢈꢀꢄ
ꢀꢒꢁꢄ
ꢂꢄ
ꢁꢒꢈ
ꢊ
ꢆꢆꢄ
ꢅꢄ
ꢀꢒꢁꢄ
ꢁꢒꢆꢄ
ꢁ
ꢈꢉꢀꢄ
ꢈ
ꢁꢄ
ꢅꢄ
0,1ꢒꢄ
'
H
R
R
WV
WD
L
Oꢄ
IꢄF
Q
WD
F
ꢄ
ꢀꢒꢋꢄ
ꢀꢒ
ꢀꢆꢄ
ꢀꢒꢁꢄ$ꢄ %ꢄ &ꢄ
%X
ꢄ
PD
ꢒꢄ
ꢀꢒꢉ
ꢄ
D
ꢄ
*
ꢇꢊꢆ
UU
[
OORZH
G
/'ꢀ
ꢇꢄ
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
FIGURE 8
Package Outline Raw Card J L-DIM-240-20
ꢁ
ꢁ
ꢅ
ꢈ
ꢅꢒ
ꢋꢒ
ꢅ
ꢇ
ꢆꢄ
ꢆꢄ
ꢉꢄ
0$;ꢒꢄ
ꢉꢄ
ꢈꢒꢆꢄ
&ꢄ
ꢆꢄ
$ꢄ
%ꢄ
ꢁꢄ
Notes
1. Drawing according to ISO 8015
2. Dimensions in mm
3. General tolerances +/- 0.15
Rev. 1.1, 2007-03
60
03292006-EO3M-LEK7
ꢁꢄꢄ
ꢁꢈꢀꢄꢄ
ꢆ
ꢀꢒ
ꢁ
ꢄꢄ
ꢁꢒꢈꢂꢄꢄ
ꢊꢅ
ꢄꢄ
ꢆꢆꢄꢄ
ꢀꢒꢁꢄꢄ
ꢁꢒꢆꢄꢄ
ꢁꢈꢁ
ꢄꢄ
ꢈꢉꢀꢄꢄ
ꢅꢄ
0,1ꢒꢄꢄ
'
HWDLO
ꢄ
RIꢄF
RQWDFWVꢄꢄ
ꢀꢒ
ꢀꢆꢄꢄ
ꢀꢒꢋꢄꢄ
ꢀꢒꢁꢄ$ꢄꢄ%ꢄꢄ&ꢄꢄ
%XU
U
ꢄ
PD[
ꢒꢄꢀꢒꢉ
ꢄ
DOORZHG
ꢄꢄ
*/'ꢀ
ꢇꢊꢆꢇꢄ
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
FIGURE 9
Package Outline Raw Card L L-DIM-240-48
ꢁꢅ
ꢅ
ꢒ
ꢅ
ꢆ
ꢆ
ꢄꢄ
ꢄꢄ
ꢉꢄ
0$;ꢒꢄꢄ
ꢁꢈꢋ
ꢒ
ꢇ
ꢉꢄꢄ
ꢈꢒ ꢄꢄ
&ꢄꢄ
ꢆꢄꢄ
$ꢄꢄ
%ꢄꢄ
ꢁꢄꢄ
Notes
1. Drawing according to ISO 8015
2. Dimensions in mm
3. General tolerances +/- 0.15
Rev. 1.1, 2007-03
61
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
6
Product Type Nomenclature
Qimonda’s nomenclature uses simple coding combined with
some propriatory coding. Table 32 provides examples for
module and component product type number as well as the
field number. The detailed field description together with
possible values and coding explanation is listed for modules
in Table 33 and for components in Table 34.
TABLE 32
Nomenclature Fields and Examples
Example for
Field Number
1
2
3
4
5
6
7
8
9
10
11
Micro-DIMM
DDR2 DRAM
HYS
HYB
64
18
T
T
64/128
0
2
0
0
K
A
M
C
–5
–5
–A
—
512/1G 16
TABLE 33
DDR2 DIMM Nomenclature
Field
Description
Values
Coding
1
2
Qimonda Module Prefix
Module Data Width [bit]
HYS
64
Constant
Non-ECC
ECC
72
3
4
DRAM Technology
T
DDR2
Memory Density per I/O [Mbit];
Module Density 1)
32
256 MByte
512 MByte
1 GByte
2 GByte
4 GByte
64
128
256
512
0 .. 9
0, 2, 4
0 .. 9
A .. Z
D
5
6
7
8
9
Raw Card Generation
Number of Module Ranks
Product Variations
Look up table
1, 2, 4
Look up table
Look up table
SO-DIMM
Package, Lead-Free Status
Module Type
M
Micro-DIMM
Registered
Unbuffered
Fully Buffered
R
U
F
Rev. 1.1, 2007-03
62
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Field
Description
Values
Coding
10
Speed Grade
–2.5F
–2.5
–3
PC2–6400 5–5–5
PC2–6400 6–6–6
PC2–5300 4–4–4
PC2–5300 5–5–5
PC2–4200 4–4–4
PC2–3200 3–3–3
First
–3S
–3.7
–5
11
Die Revision
–A
–B
Second
1) Multiplying “Memory Density per I/O” with “Module Data Width” and dividing by 8 for Non-ECC and 9 for ECC modules gives the overall
module memory density in MBytes as listed in column “Coding”.
TABLE 34
DDR2 DRAM Nomenclature
Field
Description
Values
Coding
1
2
3
4
Qimonda Component Prefix
Interface Voltage [V]
HYB
18
Constant
SSTL_18
DRAM Technology
T
DDR2
Component Density [Mbit]
256
512
1G
2G
40
256 Mbit
512 Mbit
1 Gbit
2 Gbit
5+6
Number of I/Os
×4
80
×8
16
×16
7
8
Product Variations
Die Revision
0 .. 9
A
Look up table
First
B
Second
9
Package, Lead-Free Status
Speed Grade
C
FBGA, lead-containing
FBGA, lead-free
DDR2-800 5-5-5
DDR2-800 6-6-6
DDR2-667 4-4-4
DDR2-667 5-5-5
DDR2-533 4-4-4
DDR2-400 3-3-3
F
10
–25F
–2.5
–3
–3S
–3.7
–5
Rev. 1.1, 2007-03
63
03292006-EO3M-LEK7
Internet Data Sheet
HYS72T[64/128/256]xxxHP–[25F/2.5/3/3S/3.7]–B
240-Pin Registered DDR2 SDRAM
Table of Contents
1
1.1
1.2
Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
2
Pin Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
3
3.1
3.2
3.3
3.3.1
3.3.2
3.3.3
3.4
Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Component AC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Speed Grade Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Timing Parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
ODT AC Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
IDD Specifications and Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
4
5
6
SPD Codes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
Package Outlines . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57
Product Type Nomenclature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62
Rev. 1.1, 2007-03
64
03292006-EO3M-LEK7
Internet Data Sheet
Edition 2007-03
Published by Qimonda AG
Gustav-Heinemann-Ring 212
D-81739 München, Germany
© Qimonda AG 2007.
All Rights Reserved.
Legal Disclaimer
The information given in this Internet Data Sheet shall in no event be regarded as a guarantee of conditions or characteristics
(“Beschaffenheitsgarantie”). With respect to any examples or hints given herein, any typical values stated herein and/or any
information regarding the application of the device, Qimonda hereby disclaims any and all warranties and liabilities of any kind,
including without limitation warranties of non-infringement of intellectual property rights of any third party.
Information
For further information on technology, delivery terms and conditions and prices please contact your nearest Qimonda Office.
Warnings
Due to technical requirements components may contain dangerous substances. For information on the types in question please
contact your nearest Qimonda Office.
Qimonda Components may only be used in life-support devices or systems with the express written approval of Qimonda, if a
failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect
the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human
body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health
of the user or other persons may be endangered.
www.qimonda.com
相关型号:
©2020 ICPDF网 联系我们和版权申明