ISL6140IBZ-T13 [RENESAS]

Power Supply Support Circuit;
ISL6140IBZ-T13
型号: ISL6140IBZ-T13
厂家: RENESAS TECHNOLOGY CORP    RENESAS TECHNOLOGY CORP
描述:

Power Supply Support Circuit

光电二极管
文件: 总20页 (文件大小:444K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Negative Voltage Hot Plug Controller  
ISL6140, ISL6150  
Features  
• Low Side External NFET Switch  
The ISL6140 is an 8 Ld, negative voltage hot plug  
controller that allows a board to be safely inserted and  
removed from a live backplane. Inrush current is limited  
to a programmable value by controlling the gate voltage  
of an external N-channel pass transistor. The pass  
transistor is turned off if the input voltage is less than the  
undervoltage threshold, or greater than the overvoltage  
threshold. A programmable electronic circuit breaker  
protects the system against shorts. The active low  
PWRGD signal can be used to directly enable a power  
module (with a low enable input)  
• Operates from -10V to -80V (-100V absolute max  
rating) or +10V to +80V (+100V absolute max  
rating)  
• Programmable Inrush Current  
• Programmable Electronic Circuit Breaker  
(overcurrent shutdown)  
• Programmable Overvoltage Protection  
• Programmable Undervoltage Lockout  
• Power Good Control Output  
- PWRGD Active High: (H Version) ISL6150  
- PWRGD active Low: (L Version) ISL6140  
The ISL6150 is the same part, but with an active high  
PWRGD signal.  
• Pb-free available (RoHS compliant)  
Applications  
• VoIP (Voice over Internet Protocol) Servers  
Telecom systems at -48V  
• Negative Power Supply Control  
• +24V Wireless Base Station Power  
Related Literature  
• ISL6140/50EVAL1 Board Set, AN9967  
• ISL6116 Hot Plug Controller, FN9100  
NOTE: See www.intersil.com/hotplug for more information.  
Typical Application  
GND  
GND  
R
4
V
DD  
UV  
OV  
PWRGD  
R
R
5
6
ISL6140  
V
SENSE GATE  
DRAIN  
EE  
(LOAD)  
NOTE: (RL and CL are the Load)  
R
C
1
3
C
2
C
L
R
2
R
L
-48V IN  
R
Q
1
1
-48V  
OUT  
R = 9.09k(1%)  
R = 562k(1%)  
4
5
R = 10k(1%)  
C = 3.3nF (100V)  
2
6
C = 150nF (25V)  
Q = IRF530 (100V, 17A, 0.11)  
1
1
R = 10(5%)  
R = 0.02(1%)  
1
2
R = 18k(5%)  
C = 100µF (100V)  
L
3
December 3, 2015  
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.  
1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas LLC  
Copyright Intersil Americas LLC 2001, 2003, 2004, 2010, 2015. All Rights Reserved  
1
FN9039.5  
All other trademarks mentioned are the property of their respective owners.  
ISL6140, ISL6150  
Pin Configuration  
ISL6140, ISL6150  
(8 LD SOIC)  
TOP VIEW  
8
7
6
5
1
2
V
PWRGD/PWRGD  
OV  
DD  
DRAIN  
GATE  
UV  
3
4
V
SENSE  
EE  
ISL6140 has active Low (L version) PWRGD output pin  
ISL6150 has active High (H version) PWRGD output pin  
Ordering Information  
PART  
NUMBER  
TEMP.  
PKG.  
(Notes 2, 3)  
PART MARKING  
ISL61 40CBZ  
ISL61 40CBZ  
ISL61 40IBZ  
ISL61 40IBZ  
ISL 6150CB  
RANGE (°C)  
PACKAGE  
8 Ld SOIC (Pb-Free)  
8 Ld SOIC (Pb-Free)  
8 Ld SOIC (Pb-Free)  
8 Ld SOIC (Pb-Free)  
8 Ld SOIC (Pb-Free)  
DWG. #  
ISL6140CBZ  
0 to +70  
M8.15  
ISL6140CBZ-T (Note 1)  
ISL6140IBZ-T (Note 1)  
ISL6140IBZ  
0 to +70  
M8.15  
M8.15  
M8.15  
M8.15  
-40 to +85  
-40 to +85  
0 to +70  
ISL6150CB No longer  
available or supported,  
recommendedreplacement:  
ISL6150CBZ  
ISL6150CBZ  
ISL61 50CBZ  
ISL61 50CBZ  
ISL 6150IB  
0 to +70  
0 to +70  
8 Ld SOIC (Pb-Free)  
8 Ld SOIC (Pb-Free)  
8 Ld SOIC (Pb-Free)  
M8.15  
M8.15  
M8.15  
ISL6150CBZ-T (Note 1)  
ISL6150IB-T No longer  
available or supported,  
recommendedreplacement:  
ISL6150IBZ-T  
-40 to +85  
ISL6150IBZ  
ISL61 50IBZ  
ISL61 50IBZ  
-40 to +85  
-40 to +85  
8 Ld SOIC (Pb-Free)  
8 Ld SOIC (Pb-Free)  
M8.15  
M8.15  
ISL6150IBZ-T (Note 1)  
NOTES:  
1. Please refer to TB347 for details on reel specifications.  
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach  
materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both  
SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that  
meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.  
3. For Moisture Sensitivity Level (MSL), please see device information page forISL6140. For more information on MSL please see  
techbrief TB363.  
overload condition), the pull-down device shuts off,  
and the pin becomes high impedance. Typically, an  
Pin Description  
external pull-up of some kind is used to pull the pin  
high (many brick regulators have a pull-up function  
built in).  
PWRGD (ISL6140; L Version) Pin 1  
This digital output is an open-drain pull-down device.  
The Power Good comparator looks at the DRAIN pin  
voltage compared to the internal VPG reference (VPG is  
nominal 1.7V); this essentially measures the voltage  
drop across the external FET and sense resistor. If the  
voltage drop is small (<1.7V is normal), the PWRGD  
pin pulls low (to VEE); this can be used as an active  
low enable for an external module. If the voltage drop  
is too large (>1.7V indicates some kind of short or  
PWRGD (ISL6150; H Version) Pin 1  
This digital output is a variation of an open-drain  
pull-down device. The power good comparator is the  
same as described above, but the polarity of the output  
is reversed, as follows:  
FN9039.5  
December 3, 2015  
2
ISL6140, ISL6150  
If the voltage drop across the FET is too large (>1.7V),  
order to turn the GATE back on (assuming the fault  
condition has disappeared).  
the open drain pull-down device will turn on, and sink  
current to the DRAIN pin. If the voltage drop is small  
(<1.7V), a 2nd pull-down device in series with a 6.2k  
V
Pin 4  
EE  
This is the most Negative Supply Voltage, such as in a -  
48V system. Most of the other signals are referenced  
relative to this pin, even though it may be far away  
from what is considered a GND reference.  
resistor (nominal) sinks current to V ; if the external  
EE  
pull-up current is low enough (<1mA, for example),  
the voltage drop across the resistor will be big enough  
to look like a logic high signal (in this example,  
1mA*6.2k= 6.2V). This pin can thus be used as an  
active high enable signal for an external module.  
SENSE Pin 5  
This analog input measures the voltage drop across an  
external sense resistor (between SENSE and VEE), to  
determine if the current exceeds an overcurrent trip  
Note that for both versions, although this is a digital  
pin functionally, the logic high level is determined by  
the external pull-up device, and the power supply to  
which it is connected; the IC will not clamp it below the  
point, equal to nominal (50mV/R  
). Noise spikes  
SENSE  
of less than 2µs are filtered out; if longer spikes need  
to be filtered, an additional RC time constant can be  
added to stretch the time (see Figure 29; note that the  
FET must be able to handle the high currents for the  
additional time). To disable the overcurrent function,  
V
voltage. Therefore, if the external device does not  
DD  
have its own clamp, or if it would be damaged by a  
high voltage, then an external clamp might be  
necessary.  
connect the SENSE pin to V  
.
EE  
OV (OVERVOLTAGE) Pin 2  
GATE Pin 6  
This analog input compares the voltage on the pin to  
an internal voltage reference (nominal 1.223V). When  
the input goes above the reference (low to high  
transition), that signifies an OV (overvoltage)  
condition, and the GATE pin is immediately pulled low  
to shut off the external FET. Since there is 20mV of  
nominal hysteresis built in, the GATE will remain off  
until the OV pin drops below a 1.203V (nominal) high  
to low threshold. A typical application will use an  
This analog output drives the gate of the external FET  
used as a pass transistor. The GATE pin is high (FET is  
on) when UV pin is high (above its trip point); the OV  
pin is low (below its trip point), and there is no  
overcurrent condition (V  
the 3 conditions are violated, the GATE pin will be  
pulled low, to shut off the FET.  
- V <50mV). If any of  
SENSE  
EE  
The Gate is driven high by a weak (-45µA nominal)  
pull-up current source, in order to slowly turn on the  
FET. It is driven low by a strong (32mA nominal) pull-  
down device, in order to shut off the FET very quickly  
in the event of an overcurrent or shorted condition.  
external resistor divider from V  
level as desired; a three-resistor divider can set both  
OV and UV.  
to V , to set the OV  
DD  
EE  
UV (Undervoltage) Pin 3  
This analog input compares the voltage on the pin to  
an internal voltage reference (nominal 1.223V). When  
the input goes below the reference (high to low  
transition), that signifies an UV (Under-Voltage)  
condition, and the GATE pin is immediately pulled low  
to shut off the external FET. Since there is 20mV of  
nominal hysteresis built in, the GATE will remain off  
until the UV pin rises above a 1.243V (nominal) low to  
high threshold. A typical application will use an  
DRAIN Pin 7  
This analog input compares the voltage of the external  
FET DRAIN to the internal VPG reference (nominal  
1.7V), for the Power Good function.  
Note that the Power Good comparator does NOT turn  
off the GATE pin. However, whenever the GATE is  
turned off (by OV, UV or SENSE), the Power Good  
Comparator will usually then switch to the  
power-NOT-good state, since an off FET will have the  
supply voltage across it.  
external resistor divider from V  
to V , to set the UV  
DD  
EE  
level as desired; a three-resistor divider can set both  
OV and UV.  
V
Pin 8  
DD  
This is the most positive power supply pin. It can range  
If there is an overcurrent condition, the GATE pin is  
latched off, and the UV pin is then used to reset the  
overcurrent latch; the pin must be externally pulled  
below its trip point, and brought back up (toggled) in  
from +10 to +80V (Relative to V ). If operation down  
EE  
near 10V is expected, the user should carefully choose  
a FET to match up with the reduced GATE voltage  
shown in the specification table.  
FN9039.5  
December 3, 2015  
3
ISL6140, ISL6150  
.
Absolute Maximum Ratings  
Thermal Information  
Supply Voltage (V  
DD  
to V ) . . . . . . . . . . . . . -0.3V to 100V  
EE  
Thermal Resistance (Typical, Note 4)  
(°C/W)  
95  
JA  
DRAIN, PWRGD, PWRGD Voltage . . . . . . . . . . -0.3V to 100V  
UV, OV Input Voltage . . . . . . . . . . . . . . . . . . . -0.3V to 60V  
SENSE, GATE Voltage . . . . . . . . . . . . . . . . . . . -0.3V to 20V  
ESD Rating  
8 Lead SOIC. . . . . . . . . . . . . . . . . . . . . . .  
Maximum Junction Temperature (Plastic Package) . . +150°C  
Maximum Storage Temperature Range . . . -65°C to +150°C  
Pb-Free Reflow Profile . . . . . . . . . . . . . . . . . .see link below  
http://www.intersil.com/pbfree/Pb-FreeReflow.asp  
Human Body Model (Per MIL-STD-883 Method 3015.7 . . .2000V  
Operating Conditions  
Temperature Range (Industrial) . . . . . . . . . .-40°C to +85°C  
Temperature Range (Commercial) . . . . . . . . . 0°C to +70°C  
Supply Voltage Range (Typical) . . . . . . . . . . . 36V to +72V  
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact  
product reliability and result in failures not covered by warranty.  
NOTES:  
4. is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief  
JA  
TB379 for details.  
Electrical Specifications  
V
= +48V, VEE = +0V Unless Otherwise Specified. All tests are over the full temperature  
DD  
range; either Commercial (0°C to +70°C) or Industrial (-40°C to +85°C). Typical specs are  
at +25°C. Boldface limits apply over the operating temperature range, -40°C to  
+85°C.  
PART NUMBER  
OR GRADE  
TEST  
TEST  
LEVEL OR  
MIN  
MAX  
PARAMETER  
DC PARAMETRIC  
SYMBOL  
CONDITIONS  
NOTES (Note 7) TYP (Note 7) UNITS  
Supply Operating Range  
Supply Current  
V
10  
-
80  
V
DD  
I
UV = 3V; OV = V  
;
0.6  
0.9  
1.3  
mA  
DD  
EE  
SENSE = V ; V  
= 80V  
EE  
DD  
GATE PIN  
Gate Pin Pull-Up Current  
Gate Pin Pull-Down Current  
I
Gate Drive on, V  
V
GATE = EE  
-30  
24  
-45  
32  
-60  
70  
µA  
PU  
I
Gate Drive off; any fault  
condition  
mA  
PD  
External Gate Drive  
-V  
(V  
(V  
V
, 17V V  
, 10V V  
80V  
17V  
10  
14  
15  
15  
V
V
GATE  
GATE - EE)  
DD  
DD  
V
5
5.4  
6.2  
GATE - EE)  
SENSE PIN  
Circuit Breaker Trip Voltage  
SENSE Pin Current  
V
V
V
= (V  
- V  
)
40  
-
50  
0
60  
mV  
µA  
CB  
CB  
SENSE  
EE  
I
= 50mV  
-0.5  
SENSE  
SENSE  
UV PIN  
UV Pin High Threshold Voltage  
UV Pin Low Threshold Voltage  
UV Pin Hysteresis  
V
UV Low to High Transition  
UV High to Low Transition  
1.213 1.243 1.272  
1.198 1.223 1.247  
V
V
UVH  
V
UVL  
V
7
-
20  
50  
mV  
µA  
UVHY  
UV Pin Input Current  
OV PIN  
I
V
= V  
EE  
-0.05  
-0.5  
INUV  
UV  
OV Pin High Threshold Voltage  
OV Pin Low Threshold Voltage  
OV Pin Hysteresis  
V
OV Low to High Transition  
OV High to Low Transition  
1.198 1.223 1.247  
1.165 1.203 1.232  
V
V
OVH  
V
OVL  
V
I
7
-
20  
50  
mV  
µA  
OVHY  
OV Pin Input Current  
V
= V  
-0.05  
-0.5  
INOV  
OV  
EE  
FN9039.5  
December 3, 2015  
4
ISL6140, ISL6150  
Electrical Specifications  
V
= +48V, VEE = +0V Unless Otherwise Specified. All tests are over the full temperature  
DD  
range; either Commercial (0°C to +70°C) or Industrial (-40°C to +85°C). Typical specs are  
at +25°C. Boldface limits apply over the operating temperature range, -40°C to  
+85°C. (Continued)  
PART NUMBER  
OR GRADE  
TEST  
TEST  
LEVEL OR  
MIN  
MAX  
PARAMETER  
DRAIN PIN  
SYMBOL  
CONDITIONS  
NOTES (Note 7) TYP (Note 7) UNITS  
Power Good Threshold (L to H)  
V
V
V
V
- V , Low to High  
DRAIN EE  
1.55  
1.10  
1.70  
1.25  
1.87  
1.42  
V
V
PGLH  
PGHL  
PGHY  
Transition  
Power Good Threshold (H to L)  
V
- V , High to Low  
EE  
DRAIN  
Transition  
Power Good Threshold Hysteresis  
Drain Input Bias Current  
0.30  
10  
0.45  
35  
0.60  
60  
V
I
V
= 48V  
DRAIN  
µA  
DRAIN  
ISL6140 (PWRGD PIN: L VERSION)  
PWRGD Output Low Voltage  
V
(V  
- V < V  
EE) PG  
-
0.28  
0.50  
V
OL  
DRAIN  
I
I
I
= 1mA  
= 3mA  
= 5mA  
OUT  
OUT  
OUT  
-
-
-
0.88  
1.45  
0.05  
1.20  
1.95  
10  
V
Output Leakage  
I
V
= 48V, V  
PWRGD  
= 80V  
µA  
OH  
DRAIN  
ISL6150 (PWRGD PIN: H VERSION)  
PWRGD Output Low Voltage  
(PWRGD-DRAIN)  
V
V
= 5V, I  
OUT  
= 1mA  
-
0.80  
6.2  
1.0  
9.0  
V
OL  
DRAIN  
PWRGD Output Impedance  
AC TIMING  
R
(V  
- V < V  
EE) PG  
3.5  
k  
OUT  
DRAIN  
OV High to GATE Low  
OV Low to GATE High  
UV Low to GATE Low  
t
t
(Figures 1, 3A)  
(Figures 1, 3A)  
(Figures 1, 3B)  
(Figures 1, 3B)  
(Figures 1, 2)  
0.6  
1.0  
0.6  
1.0  
2
1.6  
7.8  
1.3  
8.4  
3
3.0  
12.0  
3.0  
12.0  
4
µs  
µs  
µs  
µs  
µs  
PHLOV  
PLHOV  
t
t
PHLUV  
PLHUV  
UV High to GATE High  
SENSE High to GATE Low  
ISL6140 (L VERSION)  
DRAIN Low to PWRGD Low  
DRAIN High to PWRGD High  
ISL6150 (H VERSION)  
t
PHLSENSE  
t
t
(Figures 1, 4A)  
(Figures 1, 4A)  
0.1  
0.1  
0.9  
0.7  
2.0  
2.0  
µs  
µs  
PHLPG  
PLHPG  
DRAIN Low to (PWRGD-DRAIN)  
High  
t
t
(Figures 1, 4B)  
(Figures 1, 4B)  
6
6
0.1  
0.1  
0.9  
0.8  
2.0  
2.0  
µs  
µs  
PHLPG  
PLHPG  
DRAIN High to (PWRGD-DRAIN)  
Low  
NOTES:  
5. Typical value depends on V  
DD  
voltage; see Figure 13, “V  
GATE  
vs V ” (<20V).  
DD  
6. PWRGD is referenced to DRAIN; V = 0V.  
-V  
PWRGD DRAIN  
7. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established  
by characterization and are not production tested.  
FN9039.5  
December 3, 2015  
5
ISL6140, ISL6150  
Test Circuit and Timing Diagrams  
R = 5k  
5V  
+
48V  
-
50mV  
V
SENSE  
GATE  
PWRGD  
DD  
8
7
6
5
1
2
V
V
DRAIN  
OV  
OV  
UV  
DRAIN  
GATE  
t
PHLSENSE  
1V  
ISL6140  
ISL6150  
3
4
V
EE  
SENSE  
V
UV  
V
SENSE  
FIGURE 1. TYPICAL TEST CIRCUIT  
FIGURE 2. SENSE TO GATE TIMING  
2V  
2V  
1.223V  
1.203V  
1V  
1.223V  
1.243V  
1V  
OV  
0V  
UV  
0V  
t
t
t
PLHUV  
t
PHLOV  
PLHOV  
PHLUV  
13V  
GATE  
0V  
13V  
GATE  
0V  
1V  
1V  
FIGURE 3A. OV TO GATE TIMING  
FIGURE 3B. UV TO GATE TIMING  
FIGURE 3. OV AND UV TO GATE TIMING  
1.8V  
t
1.8V  
1.4V  
PHLPG  
DRAIN  
DRAIN  
1.4V  
PHLPG  
t
PLHPG  
t
t
PLHPG  
PWRGD  
PWRGD  
1.0V  
1.0V  
1.0V  
1.0V  
FIGURE 4B. DRAIN TO PWRGD TIMING (ISL6150)  
FIGURE 4A. DRAIN TO PWRGD TIMING (ISL6140)  
FIGURE 4. DRAIN TO PWRGD/PWRGD TIMING  
FN9039.5  
December 3, 2015  
6
ISL6140, ISL6150  
ISL6140/ISL6150 Block Diagram  
GND  
GND  
8 V  
DD  
R
4
1 PWRGD (6150)  
1 PWRGD (6140)  
V
V
V
V
V
(INTERNAL  
3 UV  
CC  
PG  
CC  
(1.7V)  
VOLTAGE) AND  
REFERENCE  
-
PWRGD/PWRGD  
OUTPUT DRIVE  
, V  
UVL  
CB  
OVH  
V
, V  
OVH  
GENERATOR  
UVL  
(50mV)  
+
(1.223V)  
V
EE  
R
5
+
-
-
V
EE  
2 OV  
+
LOGIC AND  
GATE DRIVE  
-
V
(50mV)  
CB  
V
(1.7V)  
PG  
+
R
6
-
+
+
-
V
EE  
V
EE  
4 V  
5 SENSE  
6 GATE  
7 DRAIN  
EE  
LOAD  
R
C
2
3
R
2
RL  
C
CL  
1
-48V  
-48V IN  
R
OUT  
Q
1
1
Typical Values for a representative  
system; which assumes:  
36V to 72V supply range; 48 nominal; UV = 37V;  
OV = 71V  
Applications: Quick Guide to  
Choosing Component Values  
(See Block Diagram for reference)  
This section will describe the minimum components  
needed for a typical application, and will show how to  
select component values. (Note that “typical” values  
may only be good for this application; the user may  
have to select some component values to match the  
system). Each block will then have more detailed  
explanation of how it works, and alternatives.  
1A of typical current draw; 2.5A overcurrent  
100µF of load capacitance (CL); equivalent RL of 48  
(R = V/I = 48V/1A)  
R : 0.02(1%)  
1
R : 10(5%)  
2
R , R , R - together set the Under-Voltage (UV) and  
R : 18k(5%)  
4
5
6
3
overvoltage (OV) trip points. When the power supply  
ramps up and down, these trip points (and their 20mV  
nominal hysteresis) will determine when the gate is  
allowed to turn on and off (the UV and OV do not affect  
the PWRGD output). The input power supply is divided  
down such that when each pin is equal to the trip point  
(nominal is 1.223V), the comparator will switch.  
R : 562k(1%)  
4
R : 9.09k(1%)  
5
R : 10k(1%)  
6
C : 150nF (25V)  
1
C : 3.3nF (100V)  
2
V
V
= 1.223 (R + R + R )/(R + R )  
4 5 6 5 6  
UV  
OV  
Q : IRF530 (100V, 17A, 0.11)  
= 1.223 (R + R + R )/(R )  
1
4
5
6
6
The values of R = 562k, R = 9.09k, and R = 10k  
4
5
6
will give trip points of UV = 37V and OV = 71V.  
Q
is the FET that connects the input supply voltage  
1 -  
to the output load, when properly enabled. It needs to  
FN9039.5  
December 3, 2015  
7
ISL6140, ISL6150  
be selected based on several criteria: maximum  
R prevents high frequency oscillations; 10is a  
2
voltage expected on the input supply (including  
transients) as well as transients on the output side;  
maximum current expected; power dissipation and/or  
safe-operating-area considerations (due to the quick  
overcurrent latch, power dissipation is usually not a  
problem compared to systems where current limiting is  
used; however, worst case power is usually at a level  
just below the overcurrent shutdown). Other  
typical value. R = 10.  
2
R and C act as a feedback network to control the  
3
2
inrush current. I inrush = (Igate*C )/C , where C is  
L
2
L
the load capacitance (including module input  
capacitance), and Igate is the gate pin charging  
current, nominally 45µA. So choose a value of  
acceptable inrush for the system, and then solve for  
C . So I = 45µA*(C /C ). Or C = (45µA*C )/I.  
2
L
2
2
L
considerations include the gate voltage threshold which  
affects the r  
(which in turn, affects the voltage  
C and R prevent Q from turning on momentarily  
DS(ON)  
1
3
1
drop across the FET during normal operation), and the  
maximum gate voltage allowed (the IC clamp output is  
clamped to ~14V).  
when power is first applied. Without them, C would  
2
pull the gate of Q1 up to a voltage roughly equal to  
VEE*C /C (Q ) (where C  
capacitance) before the ISL6140 could power up and  
is the FET gate-source  
2
GS GS  
1
R
is the overcurrent sense resistor; if the input  
1 -  
current is high enough, such that the voltage drop  
actively pull the gate low. Place C in parallel with the  
1
gate capacitance of Q1; isolate them from C by R .  
2
3
across R exceeds the SENSE comparator trip point  
1
(50mV nominal), the GATE pin will go low, turning off  
the FET, to protect the load from the excessive current.  
A typical value for R1 is 0.02; this sets an overcurrent  
trip point of I = V/R = 0.05/0.02 = 2.5A. So, to choose  
C1 = (V  
INMAX  
- V )/V *(C +C ) where V is  
TH TH GD TH  
2
the FET’s minimum gate threshold, Vinmax is the  
maximum operating input voltage, and Cgd is the FET  
gate-drain capacitance.  
R , the user must first determine at what level of  
1
R3 = (V  
critical; a typical value is 18k.  
+ V )/5mA its value is not  
GATE  
INMAX  
current it should trip. Take into account worst case  
variations for the trip point (50mV 10mV = 20%),  
and the R resistance (typically 1% or 5%). Note that  
1
Applications: Inrush Current  
under normal conditions, there will be a voltage drop  
across the resistor (V = IR), so the higher the resistor  
value, the bigger the voltage drop. Also note that the  
overcurrent should be set above the inrush current  
level (plus the load current); otherwise, it will latch off  
during that time (the alternative is to lower the in-rush  
current further). One rule of thumb is to set the  
overcurrent 2-3 times higher than the normal current  
(see Equation 1).  
The primary function of the ISL6140 hot plug controller  
is to control the inrush current. When a board is  
plugged into a live backplane, the input capacitors of  
the board’s power supply circuit can produce large  
current transients as they charge up. This can cause  
glitches on the system power supply (which can affect  
other boards!), as well as possibly cause some  
permanent damage to the power supply.  
The key to allowing boards to be inserted into a live  
backplane then is to turn on the power to the board in  
a controlled manner, usually by limiting the current  
allowed to flow through a FET switch, until the input  
capacitors are fully charged. At that point, the FET is  
fully on, for the smallest voltage drop across it.  
R
= V I  
= 0.05V/I typical = 0.02  
OC  
(EQ. 1)  
1
OC  
CL - is the sum of all load capacitances, including the  
load’s input capacitance itself. Its value is usually  
determined by the needs of the load circuitry, and not  
the hot plug (although there can be interaction). For  
example, if the load is a regulator, then the capacitance  
may be chosen based on the input requirements of  
that circuit (holding regulation under current spikes or  
loading, filtering noise, etc.) The value chosen will then  
affect how the inrush current is controlled. Note that in  
the case of a regulator, there may be capacitors on the  
output of that circuit as well; these need to be added  
into the capacitance calculation during inrush (unless  
the regulator is delayed from operation by the PWRGD  
signal, for example).  
In addition to controlling the in-rush current, the  
ISL6140 also protects the board against overcurrent,  
overvoltage, undervoltage, and can signal when the  
output voltage is within its expected range (PWRGD).  
Note that although this IC was designed for -48V  
systems, it can also be used as a low-side switch for  
positive 48V systems; the operation and components  
are usually similar. One possible difference is the kind  
of level shifting that may be needed to interface logic  
signals to the UV input (to reset the latch) or PWRGD  
output. For example, many of the IC functions are  
referenced to the IC substrate, connected to the VEE  
pin. But this pin may be considered -48V or GND,  
depending upon the polarity of the system. And input  
or output logic (running at 5V or 3.3V or even lower)  
might be externally referenced to either VDD or VEE of  
the IC, instead of GND.  
RL - is the equivalent resistive value of the load; it  
determines the normal operation current delivered  
through the FET. It also affects some dynamic  
conditions (such as the discharge time of the load  
capacitors during a power-down). A typical value might  
be 48(I = V/R = 48/48 = 1A).  
R2, C1, R3, C2 - are related to the gate driver, as it  
controls the inrush current.  
FN9039.5  
December 3, 2015  
8
ISL6140, ISL6150  
V(t ) = 20mV (V = IR = 1A*20m)  
0
Applications: Overcurrent  
V = 100mV (V = IR = 5A*20m)  
i
If R = 100, then C is around 1µF.  
7
3
CORRECT  
INCORRECT  
Note that the FET must be rated to handle the higher  
current for the longer time, since the IC is not doing  
current limiting; the RC is just delaying the overcurrent  
shutdown.  
TO SENSE  
AND V  
EE  
Applications: OV and UV  
The UV and OV input pins are high impedance, so the  
value of the external resistor divider is not critical with  
respect to input current. Therefore, the next  
CURRENT  
SENSE RESISTOR  
consideration is total current; the resistors will always  
draw current, equal to the supply voltage divided by  
the total of R4 + R5 + R6; so the values should be  
chosen high enough to get an acceptable current.  
However, to the extent that the noise on the power  
supply can be transmitted to the pins, the resistor  
values might be chosen to be lower. A filter capacitor  
from UV to VEE or OV to UV is a possibility, if certain  
transients need to be filtered. (Note that even some  
transients which will momentarily shut off the gate  
might recover fast enough such that the gate or the  
output current does not even see the interruption).  
FIGURE 5. SENSE RESISTOR  
Physical layout of R  
1 SENSE  
resistor is critical to avoid  
the possibility of false overcurrent occurrences. Since it  
is in the main input-to-output path, the traces should  
be wide enough to support both the normal current,  
and up to the overcurrent trip point. Ideally trace  
routing between the R resistor and the ISL6140 and  
1
ISL6150 (pin 4 (V ) and pin 5 (SENSE) is direct and  
EE  
as short as possible with zero current in the sense lines  
(see Figure 5).  
Finally, take into account whether the resistor values  
are readily available, or need to be custom ordered.  
Tolerances of 1% are recommended for accuracy. Note  
that for a typical 48V system (with a 36V to 72V  
range), the 36V or 72V is being divided down to  
1.223V, a significant scaling factor. For UV, the ratio is  
roughly 30x; every 3mV change on the UV pin  
represents roughly 0.1V change of power supply  
voltage. Conversely, an error of 3mV (due to the  
resistors, for example) results in an error of 0.1V for  
the supply trip point. The OV ratio is around 60. So the  
accuracy of the resistors comes into play.  
There is a short filter (3µs nominal) on the  
comparator; current spikes shorter than this will be  
ignored. Any longer pulse will shut down the output,  
requiring the user to either power-down the system  
(below the UV voltage), or pull the UV pin below its  
trip point (usually with an external transistor).  
If current pulses longer than the 3µs are expected, and  
need to be filtered, then an additional resistor and  
capacitor can be added. As shown in Figure 29, R and  
7
C act as a low-pass filter such that the voltage on the  
3
SENSE pin won’t rise as fast, effectively delaying the  
shut-down. Since the ISL6140/ISL6150 has essentially  
zero current on the SENSE pin, there is no voltage drop  
The hysteresis of the comparators (20mV nominal)  
is also multiplied by the scale factor of 30 for the UV  
pin (30 * 20mV = 0.6V of hysteresis at the power  
supply) and 60 for the OV pin (60*20mV = 1.2V of  
hysteresis at the power supply).  
or error associated with the extra resistor. R is  
recommended to be small, 100is a good value.  
7
The delay time is approximated by the added RC time  
constant, modified by a factor relative to the trip point  
(see Equation 2).  
With the three resistors, the UV equation is based on  
the simple resistor divider:  
t = –R*C*In [1 - (V(t) - V(t   V Vt ]  
(EQ. 2)  
1.223 = V *(R + R )/(R + R + R ) or  
UV  
0
i
0
5
6
4
5
6
V
= 1.223 (R + R + R )/(R + R )  
4 5 6 5 6  
UV  
Similarly, for OV:  
1.223 = V (R )/(R + R + R ) or  
where V(t) is the trip voltage (nominally 50mV); V(t )  
0
is the nominal voltage drop across the sense resistor  
before the overcurrent condition; V is the voltage drop  
i
OV*  
6
4
5
6
across the sense resistor while the overcurrent is  
applied.  
V
= 1.223 (R + R + R )/(R )  
OV  
4
5
6
6
Note that there are two equations, but 3 unknowns.  
Because of the scale factor, R has to be much bigger  
4
than the other two; chose its value first, to set the  
current (for example, 50V/500kdraws 100µA), and  
then the other two will be in the 10krange. Solve the  
two equations for two unknowns. Note that some  
iteration may be necessary to select values that meet  
For example: a system has a normal 1A current load,  
and a 20msense resistor, for a 2.5A overcurrent. It  
needs to filter out a 50µs current pulse at 5A.  
Therefore:  
V(t) = 50mV (from spec)  
FN9039.5  
December 3, 2015  
9
ISL6140, ISL6150  
the requirement, and are also readily available  
standard values.  
ISL6140 (L version; Figure 6): Under normal  
conditions (DRAIN < VPG), the Q2 DMOS will turn on,  
pulling PWRGD low, enabling the module.  
The three resistors (R , R , R ) is the recommended  
4
5
6
V
approach for most cases. But if acceptable values can’t  
be found, then consider 2 separate resistor dividers  
DD  
V
+V +  
OUT  
IN  
PWRGD  
+
(one for each pin; both from V  
allows the user to adjust or trim either trip point  
independently.  
to V ). This also  
DD  
EE  
(SECTION OF) ISL6140  
(L VERSION)  
ON/OFF  
VPG (1.7V)  
ACTIVE  
LOW  
ENABLE  
MODULE  
+
+
-
C
L
Note that the top of the resistor dividers is shown in  
Figure 29 as GND (Short pin). In a system where cards  
are plugged into a backplane (or any other case where  
pins are plugged into an edge connector) the user may  
want to take advantage of the order in which pins  
make contact. Typically, pins on either end of the card  
make contact first (although you may not know which  
end is first). If you combine that with designating a pin  
near the center as the short pin GND, and make it  
shorter than the rest, then it should be the last pin to  
make contact.  
-
Q
2
V
DRAIN  
EE  
V
-V  
-
OUT  
IN  
FIGURE 6. ACTIVE LOW ENABLE MODULE  
When the DRAIN is too high, the Q DMOS will shut off  
2
(high impedance), and the pin will be pulled high by  
the external module (or an optional pull-up resistor or  
equivalent), disabling the module. If a pull-up resistor  
is used, it can be connected to any supply voltage that  
doesn’t exceed the IC pin maximum ratings on the  
high end, but is high enough to give acceptable logic  
levels to whatever signal it is driving. An external  
clamp may be used to limit the range.  
The advantage of doing this: the V  
DD  
connections are made first. The IC is powered up, but  
since the top of the resistor divider is still open, both  
and V pin  
EE  
the UV and OV pins are pulled low to V , which will  
EE  
keep the gate off. This allows the IC time to get  
initialized, and also allows the power supply to charge  
up any input capacitance. By the time the resistor  
divider makes contact, the power supply voltage on the  
card is presumably stabilized, and the IC ready to  
respond; when the UV pin reaches the proper voltage,  
the IC will turn on the GATE of the FET, and starts the  
controlled inrush current charging.  
V
DD  
(SECTION OF) ISL6140  
(L VERSION)  
R
12  
PWRGD  
VPG  
(1.7V)  
PWRGD  
OPTO  
+
+
-
-
Q
2
Note that this is not a requirement; if the IC gets  
powered at the same time as the rest of the board, it  
should be able to properly control the inrush current.  
But if finer control is needed, there are many variables  
involved to consider: the number of pins in the  
connector; the lengths of the pins; the amount of  
mechanical play in the pin-to-connector interface; the  
amount of extra time versus the shorter pin length; the  
amount of input capacitance versus the ability of the  
power supply to charge it; the manufacturing cost  
adder (if any) of different length pins; etc.  
V
EE  
DRAIN  
FIGURE 7. ACTIVE LOW ENABLE OPTO-ISOLATOR  
The PWRGD can also drive an opto-coupler (such as a  
4N25), as shown in Figure 7 or LED (Figure 8). In both  
cases, they are on (active) when power is good.  
Resistors R or R are chosen, based on the supply  
12 13  
voltage, and the amount of current needed by the  
loads.  
Applications: PWRGD/PWRGD  
V
DD  
The PWRGD/PWRGD outputs are typically used to  
directly enable a power module, such as a DC/DC  
converter. The PWRGD (ISL6140) is used for modules  
with active low enable (L version); PWRGD (ISL6150)  
for those with active high enable (H version). The  
modules usually have a pull-up device built-in, as well  
as an internal clamp. If not, an external pull-up resistor  
may be needed, since the output is open drain. If the  
pin is not used, it can be left open.  
(SECTION OF) ISL6140  
(L VERSION)  
R
13  
PWRGD  
VPG  
(1.7V)  
LED (GREEN)  
+
+
-
Q
2
-
V
EE  
DRAIN  
For both versions, the PG comparator compares the  
DRAIN pin to V (connected to the source of the FET);  
EE  
if the voltage drop exceeds VPG (1.7V nominal), that  
implies the drop across the FET is too high, and the  
PWRGD pin should go in-active (power-NO-GOOD).  
FIGURE 8. ACTIVE LOW ENABLE WITH LED  
FN9039.5  
December 3, 2015  
10  
ISL6140, ISL6150  
ISL6150 (H version; Figure 9): Under normal  
conditions (DRAIN < VPG), the Q DMOS will be on,  
have 1V across it and dissipate 1mW. Since the UV and  
OV comparators are referenced with respect to the V  
supply, they should not be affected. But the GATE  
3
EE  
shorting the bottom of the internal resistor to V , and  
EE  
turning Q off. If the pull-up current from the external  
clamp voltage could be offset by the voltage across the  
extra resistor.  
2
module is high enough, the voltage drop across the  
6.2kresistor will look like a logic high (relative to  
DRAIN). Note that the module is only referenced to  
If there are negative transients on the DRAIN pin,  
blocking diodes may help limit the amount of current  
injected into the IC substrate. General purpose diodes  
(such as 1N4148) may be used. Note that the ISL6140  
(L version) requires one diode, while the ISL6150  
(H version) requires two diodes. One consequence of  
DRAIN, not V (but under normal conditions, the FET  
EE  
is on, and the DRAIN and V are almost the same  
EE  
voltage).  
When the DRAIN voltage is high compared to VPG, Q  
3
DMOS turns off, and the resistor and Q clamp the  
the added diodes it that the V  
each diode drop.  
voltage is offset by  
2
PG  
PWRGD pin to one diode drop (~0.7V) above the  
DRAIN pin. This should be able to pull low against the  
module pull-up current, and disable the module.  
The switch SW1 is shown as a simple pushbutton. It  
can be replaced by an active switch, such as an NPN or  
NFET; the principle is the same; pull the UV node below  
its trip point, and then release it (toggle low). To  
connect an NFET, for example, the drain goes to UV;  
VDD  
V
+V +  
OUT  
IN  
PWRGD  
(SECTION OF) ISL6150  
(H VERSION)  
the source to V , and the gate is the input; if it goes  
EE  
ON/OFF  
RPG  
VPG  
6.2k  
(1.7V)  
high (relative to V ), it turns the NFET on, and UV is  
EE  
ACTIVE HIGH  
ENABLE  
MODULE  
+
pulled low. Just make sure the NFET resistance is low  
compared to the resistor divider, so that it has no  
problem pulling down against it.  
+
+
-
C
L
Q2  
-
Q
3
V
EE  
R is a pull-up resistor for PWRGD, if there is no other  
8
component acting as a pull-up device. The value of R8  
is determined by how much current you want when  
DRAIN  
V
-V  
-
OUT  
IN  
FIGURE 9. ACTIVE HIGH ENABLE MODULE  
pulled low (also affected by the V  
voltage); and you  
want to pull it low enough for a good logic low level. An  
DD  
Applications: GATE Pin  
LED can also be placed in series with R , if desired. In  
8
To help protect the external FET, the output of the  
that case, the criteria is the LED brightness versus  
current.  
GATE pin is internally clamped; up to an 80V supply, it  
will not be any higher than 15V (nominal 14V). From  
about 18V down to 10V, the GATE voltage will be  
around 4V below the supply voltage; at 10V supply, the  
minimum GATE voltage is 5.4V (worst case is at  
-40°C).  
R and C are used to delay the overcurrent shutdown,  
7
3
as described in the OV and UV section.  
Applications: “Brick”  
Regulators  
Applications: Optional  
Components  
One of the typical loads used are DC/DC regulators,  
some commonly known as “brick” regulators, (partly  
due to their shape, and because it can be considered a  
“building block” of a system). For a given input voltage  
range, there are usually whole families of different  
output voltages and current ranges. There are also  
various standardized sizes and pinouts, starting with  
the original “full” brick, and since getting smaller  
(half-bricks and quarter-bricks are now common).  
In addition to the typical application, and the variations  
already mentioned, there are a few other possible  
components that might be used in specific cases. See  
Figure 29 for some possibilities.  
If the input power supply exceeds the 100V absolute  
maximum rating, even for a short transient, that could  
cause permanent damage to the IC, as well as other  
components on the board. If this cannot be  
guaranteed, a voltage suppressor (such as the  
SMAT70A, D ) is recommended. When placed from  
Other common features may include: all components  
(except some filter capacitors) are self-contained in a  
molded plastic package; external pins for connections;  
and often an ENABLE input pin to turn it on or off. A hot  
plug IC, such as the ISL6140, is often used to gate  
power to a brick, as well as turn it on.  
1
V
to V on the board, it will clamp the voltage.  
DD  
EE  
If transients on the input power supply occur when the  
supply is near either the OV or UV trip points, the GATE  
could turn on or off momentarily. One possible solution  
Many bricks have both logic polarities available (Enable  
Hi or Lo input); select the ISL6140 (L version) and  
ISL6150 (H version) to match. There is little difference  
between them, although the L version output is usually  
simpler to interface.  
is to add a filter cap C to the V  
pin, through  
4
DD  
isolation resistor R . A large value of R is better for  
10 10  
the filtering, but be aware of the voltage drop across it.  
For example, a 1kresistor, with 1mA of I  
would  
DD  
FN9039.5  
December 3, 2015  
11  
ISL6140, ISL6150  
The Enable input often has a pull-up resistor or current  
Applications: Layout  
Considerations  
source, or equivalent built in; care must be taken in  
the ISL6150 (H version) output that the given current  
will create a high enough input voltage (remember that  
current through the RPG 6.2kresistor generates the  
high voltage level; (see Figure 9).  
For the minimum application, there are only 6  
resistors, 2 capacitors, one IC and one FET. A sample  
layout is shown in Figure 30. It assumes the IC is  
8-SOIC; the FET is in a D2PAK (or similar SMD-220  
package).  
The input capacitance of the brick is chosen to match  
its system requirements, such as filtering noise, and  
maintaining regulation under varying loads. Note that  
this input capacitance appears as the load capacitance  
of the ISL6140/ISL6150.  
Although GND planes are common with multi-level  
PCBs, for a -48V system, the -48V rails (both input and  
output) act more like a GND than the top 0V rail  
(mainly because the IC signals are mostly referenced  
to the lower rail). So if separate planes for each voltage  
are not an option, consider prioritizing the bottom rails  
first.  
The brick’s output capacitance is also determined by  
the system, including load regulation considerations.  
However, it can affect the ISL6140 and ISL6150,  
depending upon how it is enabled. For example, if the  
PWRGD signal is not used to enable the brick, the  
following could occur. Sometime during the inrush  
current time, as the main power supply starts charging  
the brick input capacitors, the brick itself will start  
working, and start charging its output capacitors and  
load; that current has to be added to the inrush  
current. In some cases, the sum could exceed the  
overcurrent shutdown, which would shut down the  
whole system! Therefore, whenever practical, it is  
advantageous to use the PWRGD output to keep the  
brick off at least until the input caps are charged up,  
and then start-up the brick to charge its output caps.  
Note that with the placement shown, most of the signal  
lines are short, and there should not be much  
interaction between them.  
Although decoupling capacitors across the IC supply  
pins are often recommended in general, this  
application may not need one, nor even tolerate one.  
For one thing, a decoupling cap would add to (or be  
swamped out by) any other input capacitance; it also  
needs to be charged up when power is applied. But  
more importantly, there are no high speed (or any)  
input signals to the IC that need to be conditioned. If  
still desired, consider the isolation resistor R , as  
shown in Figure 29.  
10  
Typical brick regulators include models such as Lucent  
JW050A1-E or Vicor VI-J30-CY. These are nominal -48V  
input, and 5V outputs, with some isolation between the  
input and output.  
FN9039.5  
December 3, 2015  
12  
ISL6140, ISL6150  
Typical Performance Curves  
15  
12  
9
1.0  
0.8  
0.6  
0.4  
0.2  
6
3
0
0.0  
0
20  
40  
60  
80  
100  
0
20  
40  
60  
80  
100  
V
(V)  
V
VOLTAGE (V)  
DD  
DD  
FIGURE 10. I  
DD  
vs V  
FIGURE 11. V  
vs V  
DD  
DD  
GATE  
15  
12  
9
1.0  
0.8  
0.6  
0.4  
0.2  
6
3
0
0.0  
0
2
4
6
8
10 12 14 16 18 20  
V (V)  
DD  
0
2
4
6
8
10 12 14 16 18 20  
V
VOLTAGE (V)  
DD  
FIGURE 12. I  
vs V  
DD  
(<20V)  
FIGURE 13. V  
vs V  
(<20V)  
DD  
DD  
GATE  
0.95  
0.93  
0.91  
0.89  
0.87  
14.5  
14.3  
14.1  
13.9  
13.7  
13.5  
0.85  
-40  
10  
60  
110  
-40  
10  
60  
110  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
FIGURE 14. I  
CURRENT (AT V  
= 80V)  
FIGURE 15. GATE VOLTAGE (AT V  
= 80V)  
DD  
DD  
DD  
FN9039.5  
December 3, 2015  
13  
ISL6140, ISL6150  
Typical Performance Curves(Continued)  
14.5  
14.0  
13.5  
13.0  
12.5  
12.0  
7.5  
7.0  
6.5  
6.0  
5.5  
5.0  
-40  
10  
60  
110  
110  
110  
-40  
10  
60  
110  
110  
110  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
FIGURE 16. GATE VOLTAGE (AT V  
= 17V)  
FIGURE 17. GATE VOLTAGE (AT V  
= 10V)  
DD  
DD  
-0.048  
45  
40  
35  
30  
25  
20  
-0.050  
-0.052  
-0.054  
-0.056  
-0.058  
-40  
10  
60  
-40  
10  
60  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
FIGURE 18. GATE PULL-UP CURRENT  
FIGURE 19. GATE PULL-DOWN CURRENT  
0.34  
0.32  
0.30  
0.28  
0.26  
0.24  
7.5  
7.0  
6.5  
6.0  
5.5  
5.0  
-40  
10  
60  
-40  
10  
60  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
FIGURE 20. PWRGD (ISL6140) VOL (AT 1mA)  
VOLTAGE  
FIGURE 21. PWRGD (ISL6150) IMPEDANCE (k)  
FN9039.5  
December 3, 2015  
14  
ISL6140, ISL6150  
Typical Performance Curves(Continued)  
1.90  
1.85  
1.80  
1.75  
1.70  
1.65  
1.35  
1.30  
1.25  
1.20  
1.15  
1.10  
-40  
10  
60  
110  
-40  
10  
60  
110  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
FIGURE 22. DRAIN/PG UP TRIP VOLTAGE  
FIGURE 23. DRAIN/PG DOWN TRIP VOLTAGE  
0.55  
0.055  
0.053  
0.051  
0.049  
0.047  
0.045  
0.53  
0.51  
0.49  
0.47  
0.45  
-40  
10  
60  
110  
-40  
10  
60  
110  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
FIGURE 24. DRAIN/PG HYSTERESIS VOLTAGE  
FIGURE 25. SENSE TRIP VOLTAGE  
FN9039.5  
December 3, 2015  
15  
ISL6140, ISL6150  
Inrush Current  
In the example in Figure 26, the supply voltage is 48V  
and the load resistor (RL) is 620, for around 80mA.  
The load capacitance is 100F (100V). The Sense  
V
= 60V  
DD  
OV = 54V  
V
DD  
Resistor (R ) is 0.02(trip point at 2.5A; well above  
1
the inrush current here).  
UV = 38V  
Note that the load current starts at 0 (FET off); reaches  
a peak of ~850mA as the GATE voltage ramps and  
turns on the FET slowly, and then settles out at 80mA,  
once the CL is fully charged to the 48V. The width of  
the inrush current pulse is 8ms wide. For comparison,  
with the same conditions, but without the  
GATE  
13V  
ON  
OFF  
OFF  
gate-controlled FET, the current was over 20A, during a  
130µs pulse.  
FIGURE 27. POWER SUPPLY RAMP  
LOAD  
CURRENT  
Overcurrent at 2.3A  
In Figure 28, an Electronic Load Generator was used to  
ramp the load current; no load resistor or capacitor  
was connected. The sense Resistor R is 0.02; that  
1
should make the nominal overcurrent trip point 2.5A.  
The GATE is high (clamped to around 13V), keeping  
the FET on, as the current starts to ramp up from zero;  
the GATE starts to go low (to shut off the FET) when  
the load current hits 2.3A. Note that it takes only 44µs  
for the GATE to shut off the FET (when the load current  
equals zero).  
GATE  
48V  
PWRGD-BAR  
FIGURE 26. INRUSH CURRENT  
Keep in mind that the tolerance of the sense resistor  
(1% here) and the IC overcurrent trip voltage (V  
affect the accuracy of the trip point; that’s why the trip  
)
CB  
Power Supply Ramp  
point doesn’t necessarily equal the 2.5A design target.  
Figure 27 shows the power supply voltage (to the V  
DD  
pin, with respect to GND at the V pin) ramping up. In  
EE  
this case, the values chosen were R = 562k;  
4
2.3A  
R5 = 5.9k; R = 13.3k; that sets the UV trip point  
LOADCURRENT
6
R1 = 0.02
around 38V, and the OV trip point to 54V. Note that the  
GATE starts at 0V, and stays there until the UV trip  
point (38V) is exceeded; then it ramps (slowly, based  
on the external components chosen) up to around 13V,  
where it is clamped; it stays there until the power  
supply exceeds the OV trip point at 54V (the GATE  
shut-off is much faster than the turn-on). The total  
h  
48V  
NO CAP  
GATE  
time scale is 2 seconds; the V  
simply based on the inherent characteristic of the  
ramp speed was  
DD  
particular power supply used.  
FIGURE 28. OVERCURRENT AT 2.3A  
FN9039.5  
December 3, 2015  
16  
ISL6140, ISL6150  
GND  
GND  
R
*
R
GND  
(SHORT PIN)  
10  
R *  
8
4
R
11  
V
DD  
UV  
OV  
ISL6140 (L)  
SW1  
G
PWRGD  
DRAIN  
V
SENSE  
GATE  
EE  
NFET*  
(INSTEAD  
OF SW1)  
R
D *  
1
R *  
5
CL*  
6
C4*  
D *  
D *  
3
2
R
12  
C3*  
R
3
R *  
7
C
C
2
R
1
2
-V  
R
Q
1
-V  
OUT  
IN  
1
FIGURE 29. ISL6140/50 OPTIONAL COMPONENTS (SHOWN WITH *)  
the new thresholds with a rising and falling input are  
shown in Equation 3 and 4:  
Optional Components  
D is a voltage suppressor; SMAT70A or equivalent.  
1
R5 R6 + R4 R6 + R4 R5  
------------------------------------------------------------------------------  
VuvRISING= VUVH   
R5 R6  
D and D are DRAIN diodes; the ISL6150 (H version)  
2
3
(EQ. 3)  
uses both D and D ; the ISL6140 (L version) uses  
2
3
just D . If neither is used, short the path of either, to  
2
R5 R6 + R4 R6 + R4 R5  
R4  
R6  
connect the DRAIN pin to C and Q . The 1N4148 is a  
------------------------------------------------------------------------------  
-------  
Vuvfalling= VUVL   
Vgate   
2
1
R5 R6  
typical diode.  
(EQ. 4)  
SW1 is a push-button switch, that can manually reset  
the fault latch after an overcurrent shutdown. It can  
also be replaced by a transistor switch.  
Since R is connected directly to the GATE output, it  
6
will reduce the available gate current, which will reduce  
the dv/dt across the MOSFET and hence the inrush  
R
and C are used to filter the V voltage, such  
DD  
10  
4
current. The value of R should be kept as high as  
6
that small transients on the input supply do not trigger  
possible (greater than 500k recommended) so that it  
does not drag down the GATE voltage below the value  
required to ensure the MOSFET is fully enhanced.  
UV or OV.  
R and C are used to delay the overcurrent shutdown.  
7
3
R should be shorted, if not used. See the overcurrent  
7
Figure 30 shows a sample component placement and  
routing for the typical application shown in Figure 31.  
section for more details.  
R is a pull-up resistor for PWRGD, if there is no other  
8
component acting as a pull-up device. An LED can also  
be placed in series with R , if desired (see Figure 8).  
8
C is any extra output Load capacitance, which can  
L
also be considered input capacitance for the external  
module.  
R is used to add more hysteresis to the UV threshold,  
6
which already has a built-in 20mV hysteresis. With R ,  
6
FN9039.5  
December 3, 2015  
17  
ISL6140, ISL6150  
GND  
GND  
C
R
R
C
2
3
2
1
V
8
1 PG  
2 OV  
3 UV  
DD  
R
6
G
DRAIN  
FET  
D 7  
G 6  
S 5  
U
1
R
R
5
4
4 V  
EE  
S
R
1
-48V  
OUT  
-48V  
IN  
FIGURE 30. SAMPLE LAYOUT (NOT TO SCALE)  
.
NOTES:  
1. Layout scale is approximate; routing lines are just for  
illustration purposes; they do not necessarily conform to  
normal PCB design rules. High current buses are wider,  
shown with parallel lines.  
GND  
GND  
R
4
V
DD  
UV  
OV  
2. Approximate size of the above layout is 1.6 x 0.6 inches;  
almost half of the area is just the FET (D2PAK or similar  
SMD-220 package).  
PWRGD  
DRAIN  
R
R
5
ISL6140  
V
SENSE GATE  
EE  
3. R sense resistor is size 2512; all other R’s and C’s shown  
1
6
(LOAD)  
CL  
are 0805; they can all potentially use smaller footprints, if  
desired.  
R
C
1
3
C
2
R
2
4. The RL and CL are not shown on the layout.  
RL  
5. R4 uses a via to connect to GND on the bottom of the  
board; all other routing can be on top level. (It’s even  
possible to eliminate the via, for an all top-level route).  
-48V IN  
R
Q
1
1
-48V  
OUT  
6. PWRGD signal is not used here.  
7. BOM (Bill Of Materials)  
FIGURE 31. TYPICAL APPLICATION  
R = 0.02(5%)  
1
R = 10(5%)  
2
R = 18k(5%)  
3
R = 562k(1%)  
4
R = 9.09k(1%)  
5
R = 10k(1%)  
6
C = 150nF (25V)  
1
C = 3.3nF (100V)  
2
Q = IRF530 (100V, 17A, 0.11)  
1
FN9039.5  
December 3, 2015  
18  
ISL6140, ISL6150  
Revision History  
The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to  
web to make sure you have the latest revision.  
DATE  
REVISION  
CHANGE  
December 3, 2015  
FN9039.5  
Added Rev History and About Intersil sections.  
Updated Ordering Information on page 2.  
Updated POD M8.15 to most current version with revision updates as follows:  
Updated to new POD format by removing table and moving dimensions onto drawing  
and adding land pattern.  
Changed in Typical Recommended Land Pattern the following:  
2.41(0.095) to 2.20(0.087)  
0.76 (0.030) to 0.60(0.023)  
0.200 to 5.20(0.205)  
Changed Note 1 "1982" to "1994"  
About Intersil  
Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The  
company's products address some of the largest markets within the industrial and infrastructure, mobile  
computing and high-end consumer markets.  
For the most updated datasheet, application notes, related documentation and related parts, please see the  
respective product information page found at www.intersil.com.  
You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.  
Reliability reports are also available from our website at www.intersil.com/support  
For additional products, see www.intersil.com/product_tree  
Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted  
in the quality certifications found at www.intersil.com/design/quality  
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications  
at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by  
Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any  
infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any  
patent or patent rights of Intersil or its subsidiaries.  
For information regarding Intersil Corporation and its products, see www.intersil.com  
FN9039.5  
December 3, 2015  
19  
ISL6140, ISL6150  
Package Outline Drawing  
M8.15  
8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE  
Rev 4, 1/12  
DETAIL "A"  
1.27 (0.050)  
0.40 (0.016)  
INDEX  
AREA  
6.20 (0.244)  
5.80 (0.228)  
0.50 (0.20)  
x 45°  
0.25 (0.01)  
4.00 (0.157)  
3.80 (0.150)  
8°  
0°  
1
2
3
0.25 (0.010)  
0.19 (0.008)  
SIDE VIEW “B”  
TOP VIEW  
2.20 (0.087)  
1
8
SEATING PLANE  
0.60 (0.023)  
1.27 (0.050)  
1.75 (0.069)  
5.00 (0.197)  
4.80 (0.189)  
2
3
7
6
1.35 (0.053)  
-C-  
4
5
0.25(0.010)  
0.10(0.004)  
1.27 (0.050)  
0.51(0.020)  
0.33(0.013)  
5.20(0.205)  
SIDE VIEW “A  
TYPICAL RECOMMENDED LAND PATTERN  
NOTES:  
1. Dimensioning and tolerancing per ANSI Y14.5M-1994.  
2. Package length does not include mold flash, protrusions or gate burrs.  
Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006  
inch) per side.  
3. Package width does not include interlead flash or protrusions. Interlead  
flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.  
4. The chamfer on the body is optional. If it is not present, a visual index  
feature must be located within the crosshatched area.  
5. Terminal numbers are shown for reference only.  
6. The lead width as measured 0.36mm (0.014 inch) or greater above the  
seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).  
7. Controlling dimension: MILLIMETER. Converted inch dimensions are not  
necessarily exact.  
8. This outline conforms to JEDEC publication MS-012-AA ISSUE C.  
FN9039.5  
December 3, 2015  
20  

相关型号:

ISL6140IBZ-T7

Power Supply Support Circuit
RENESAS

ISL6141

Negative Voltage Hot Plug Controller
INTERSIL

ISL6141CB

Negative Voltage Hot Plug Controller
INTERSIL

ISL6141CB

1-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO8, PLASTIC, MS-012AA, SOIC-8
RENESAS

ISL6141CB-T

Negative Voltage Hot Plug Controller
INTERSIL

ISL6141CB-T

1-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO8, PLASTIC, MS-012AA, SOIC-8
RENESAS

ISL6141CBZA

Negative Voltage Hot Plug Controller
INTERSIL

ISL6141CBZA-T

Negative Voltage Hot Plug Controller
INTERSIL

ISL6141IB

Negative Voltage Hot Plug Controller
INTERSIL

ISL6141IB

1-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO8, PLASTIC, MS-012AA, SOIC-8
RENESAS

ISL6141IB-T

Negative Voltage Hot Plug Controller
INTERSIL

ISL6141IB-T

1-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO8, PLASTIC, MS-012AA, SOIC-8
RENESAS