K7B203625A-QS75 [SAMSUNG]

SRAM;
K7B203625A-QS75
型号: K7B203625A-QS75
厂家: SAMSUNG    SAMSUNG
描述:

SRAM

静态存储器
文件: 总16页 (文件大小:438K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
K7B203625A  
64Kx36 Synchronous SRAM  
Document Title  
64Kx36-Bit Synchronous Burst SRAM  
Revision History  
History  
Remark  
Rev. No.  
Draft Date  
Initial draft  
Preliminary  
Preliminary  
0.0  
July. 03. 1998  
Sep. 14. 1998  
Change DC Characteristics.  
0.1  
ICC value from 320mA to 250mA at -7.  
ICC value from 300mA to 230mA at -8.  
ICC value from 280mA to 200mA at -9.  
ISB value from 90mA to 70mA at -7.  
ISB value from 80mA to 60mA at -8.  
ISB value from 70mA to 50mA at -9.  
ISB1 value from 30mA to 20mA  
ISB2 value from 30mA to 20mA  
Final spec release.  
Fianl  
Final  
Final  
1.0  
2.0  
3.0  
Nov. 16. 1998  
Dec. 02. 1998  
Dec. 17. 1998  
Add VDDQ Supply voltage( 2.5V )  
Min tOH Parameter Change : from 2.0ns to 3.0ns  
Min tLZC Parameter Change : from 0ns to 3ns  
The attached data sheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the  
specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions on the parameters of this device. If you have any ques-  
tions, please contact the SAMSUNG branch office near your office, call or contact Headquarters.  
- 1 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
64Kx36-Bit Synchronous Burst SRAM  
FEATURES  
GENERAL DESCRIPTION  
• Synchronous Operation.  
• On-Chip Address Counter.  
• Write Self-Timed Cycle.  
• On-Chip Address and Control Registers.  
• VDD= 3.3V+0.3V/-0.165V Power Supply.  
• VDDQ Supply Voltage 3.3V+0.3V/-0.165V for 3.3V I/O  
The K7B203625A is 2,359,296 bits Synchronous Static Ran-  
dom Access Memory designed to support zero wait state per-  
formance for advanced Pentium/Power PC based system. And  
with CS1 high, ADSP is blocked to control signals.  
It can be organized as 64K words of 36 bits. And it integrates  
address and control registers, a 2-bit burst address counter and  
high output drive circuitry onto a single integrated circuit for  
reduced components counts implementation of high perfor-  
mance cache RAM applications.  
or 2.5V+0.4V/-0.125V for 2.5V I/O.  
• 5V Tolerant Inputs except I/O Pins.  
• Byte Writable Function.  
• Global Write Enable Controls a full bus-width write.  
• Power Down State via ZZ Signal.  
• Asynchronous Output Enable Control.  
• ADSP, ADSC, ADV Burst Control Pins.  
• LBO Pin allows a choice of either a interleaved burst or a linear  
burst.  
• Three Chip Enables for simple depth expansion with No Data  
Contention.  
• TTL-Level Three-State Output.  
• 100-TQFP-1420A  
Write cycles are internally self-timed and synchronous.  
The self-timed write feature eliminates complex off chip write  
pulse shaping logic, simplifying the cache design and further  
reducing the component count.  
Burst cycle can be initiated with either the address status pro-  
cessor(ADSP) or address status cache controller(ADSC)  
inputs. Subsequent burst addresses are generated internally in  
the system¢s burst sequence and are controlled by the burst  
address advance(ADV) input.  
ZZ pin controls Power Down State and reduces Stand-by cur-  
rent regardless of CLK.  
FAST ACCESS TIMES  
The K7B203625A is implemented with SAMSUNG¢s high per-  
formance CMOS technology and is available in a 100pin TQFP  
package. Multiple power and ground pins are utilized to mini-  
mize ground bounce.  
PARAMETER  
Cycle Time  
Symbol -75 -80 -90 Unit  
tCYC  
tCD  
8.5 10 12  
7.5  
ns  
ns  
Clock Access Time  
8
9
Output Enable Access Time  
tOE  
3.5 3.5 3.5 ns  
LOGIC BLOCK DIAGRAM  
CLK  
LBO  
64Kx36  
BURST CONTROL  
LOGIC  
BURST  
MEMORY  
ADDRESS  
COUNTER  
ADV  
ADSC  
A¢0~A¢1  
ARRAY  
A0~A1  
A2~A15  
ADDRESS  
REGISTER  
A0~A15  
ADSP  
DATA-IN  
REGISTER  
CS  
CS  
CS  
1
2
2
GW  
OUTPUT  
BUFFER  
CONTROL  
LOGIC  
BW  
WEa  
WEb  
WEc  
WEd  
OE  
ZZ  
DQa  
0 ~ DQd7  
DQPa ~ DQPd  
- 2 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
PIN CONFIGURATION(TOP VIEW)  
80  
79  
78  
77  
76  
75  
74  
73  
72  
71  
70  
69  
68  
67  
66  
65  
64  
63  
62  
61  
60  
59  
58  
57  
56  
55  
54  
53  
52  
51  
DQPb  
DQb7  
DQb6  
VDDQ  
VSSQ  
DQb5  
DQb4  
DQb3  
DQb2  
VSSQ  
VDDQ  
DQb1  
DQb0  
VSS  
DQPc  
DQc0  
DQc1  
VDDQ  
VSSQ  
DQc2  
DQc3  
DQc4  
DQc5  
VSSQ  
VDDQ  
DQc6  
DQc7  
N.C.  
1
2
3
4
5
6
7
8
9
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
29  
30  
100 Pin TQFP  
N.C.  
VDD  
ZZ  
VDD  
N.C.  
VSS  
(20mm x 14mm)  
DQa7  
DQa6  
VDDQ  
VSSQ  
DQa5  
DQa4  
DQa3  
DQa2  
VSSQ  
VDDQ  
DQa1  
DQa0  
DQPa  
DQd0  
DQd1  
VDDQ  
VSSQ  
DQd2  
DQd3  
DQd4  
DQd5  
VSSQ  
VDDQ  
DQd6  
DQd7  
DQPd  
PIN NAME  
SYMBOL  
PIN NAME  
TQFP PIN NO.  
SYMBOL  
PIN NAME  
TQFP PIN NO.  
A0 - A15  
Address Inputs  
32,33,34,35,36,37,  
44,45,46,47,48,49,  
81,82,99,100  
83  
VDD  
VSS  
N.C.  
Power Supply(+3.3V) 15,41,65,91  
Ground  
17,40,67,90  
No Connect  
14,16,38,39,42,43,50,66  
ADV  
ADSP  
ADSC  
CLK  
CS1  
CS2  
CS2  
WEx  
OE  
GW  
BW  
ZZ  
LBO  
Burst Address Advance  
Address Status Processor 84  
Address Status Controller  
Clock  
Chip Select  
DQa0~a7  
DQb0~b7  
DQc0~c7  
DQd0~d7  
DQPa~Pd  
Data Inputs/Outputs  
52,53,56,57,58,59,62,63  
68,69,72,73,74,75,78,79  
2,3,6,7,8,9,12,13  
85  
89  
98  
97  
18,19,22,23,24,25,28,29  
51,80,1,30  
Chip Select  
Chip Select  
92  
Byte Write Inputs  
Output Enable  
Global Write Enable  
Byte Write Enable  
Power Down Input  
Burst Mode Control  
93,94,95,96  
VDDQ  
VSSQ  
Output Power Supply  
(2.5V or 3.3V)  
Output Ground  
4,11,20,27,54,61,70,77  
5,10,21,26,55,60,71,76  
86  
88  
87  
64  
31  
- 3 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
FUNCTION DESCRIPTION  
The K7B203625A is a synchronous SRAM designed to support the burst address accessing sequence of the Pentium and Power PC  
based microprocessor. All inputs (with the exception of OE, LBO and ZZ) are sampled on rising clock edges. The start and duration  
of the burst access is controlled by ADSC, ADSP and ADV and chip select pins.  
When ZZ is pulled high, the SRAM will enter a Power Down State. At this time, internal state of the SRAM is preserved. When ZZ  
returns to low, the SRAM normally operates after 2cycles of wake up time. ZZ pin is pulled down internally.  
Read cycles are initiated with ADSP(or ADSC) using the new external address clocked into the on-chip address register when both  
GW and BW are high or when BW is low and WEa, WEb, WEc, and WEd are high. When ADSP is sampled low, the chip selects are  
sampled active, and the output buffer is enabled with OE. the data of cell array accessed by the current address are projected to the  
output pins.  
Write cycles are also initiated with ADSP(or ADSC) and are differentiated into two kinds of operations; All byte write operation and  
individual byte write operation.  
All byte write occurs by enabling GW(independent of BW and WEx.), and individual byte write is performed only when GW is high  
and BW is low. In K7B203625A, a 64Kx36 organization, WEa controls DQa0 ~ DQa7 and DQPa, WEb controls DQb0 ~ DQb7 and  
DQPb, WEc controls DQc0 ~ DQc7 and DQPc and WEd controls DQd0 ~ DQd7 and DQPd.  
CS1 is used to enable the device and conditions internal use of ADSP and is sampled only when a new external address is loaded.  
ADV is ignored at the clock edge when ADSP is asserted, but can be sampled on the subsequent clock edges. The address  
increases internally for the next access of the burst when ADV is sampled low.  
Addresses are generated for the burst access as shown below, The starting point of the burst sequence is provided by the external  
address. The burst address counter wraps around to its initial state upon completion. The burst sequence is determined by the state  
of the LBO pin. When this pin is Low, linear burst sequence is selected. And this pin is High, Interleaved burst sequence is selected.  
BURST SEQUENCE TABLE  
(Interleaved Burst)  
Case 4  
Case 1  
Case 2  
Case 3  
LBO PIN  
HIGH  
First Address  
A1  
A0  
A1  
A0  
A1  
A0  
A1  
A0  
0
0
1
1
0
1
0
1
0
0
1
1
1
0
1
0
1
1
0
0
0
1
0
1
1
1
0
0
1
0
1
0
Fourth Address  
BURST SEQUENCE TABLE  
(Linear Burst)  
Case 1  
Case 2  
Case 3  
Case 4  
LBO PIN  
LOW  
First Address  
A1  
A0  
A1  
A0  
A1  
A0  
A1  
A0  
0
0
1
1
0
1
0
1
0
1
1
0
1
0
1
0
1
1
0
0
0
1
0
1
1
0
0
1
1
0
1
0
Fourth Address  
Note : 1. LBO pin must be tied to high or low, and floating state must not be allowed.  
ASYNCHRONOUS TRUTH TABLE  
(See Notes 1 and 2):  
OPERATION  
ZZ  
H
L
OE  
X
I/O STATUS  
High-Z  
Notes  
1. X means "Don't Care".  
2. ZZ pin is pulled down internally  
3. For write cycles that following read cycles, the output buffersmust be  
disabled with OE, otherwise data bus contention will occur.  
4. Sleep Mode means power down state of which stand-by current  
does not depend on cycle time.  
Sleep Mode  
L
DQ  
Read  
L
H
X
High-Z  
Write  
L
Din, High-Z  
High-Z  
5. Deselected means power down state of which stand-by current  
depends on cycle time.  
Deselected  
L
X
- 4 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
SYNCHRONOUS TRUTH TABLE  
ADS  
CS1  
H
CS2  
X
CS2 ADSP  
ADV WRITE CLK  
ADDRESS ACCESSED  
Operation  
Not Selected  
Not Selected  
X
X
H
X
X
L
L
X
L
X
X
L
X
X
X
X
X
X
X
X
N/A  
N/A  
L
L
N/A  
N/A  
N/A  
L
L
X
L
Not Selected  
Not Selected  
L
L
X
H
H
H
X
X
X
X
X
X
X
X
H
L
X
L
L
X
L
X
X
X
X
L
X
X
L
Not Selected  
External Address  
External Address  
External Address  
Next Address  
Begin Burst Read Cycle  
Begin Burst Write Cycle  
Begin Burst Read Cycle  
Continue Burst Read Cycle  
Continue Burst Read Cycle  
Continue Burst Write Cycle  
Continue Burst Write Cycle  
Suspend Burst Read Cycle  
Suspend Burst Read Cycle  
Suspend Burst Write Cycle  
Suspend Burst Write Cycle  
L
L
H
H
H
X
H
X
H
X
H
X
L
L
L
H
H
H
L
X
H
X
H
X
H
X
H
X
X
X
X
X
X
X
X
H
H
H
H
H
H
H
H
L
Next Address  
L
Next Address  
L
L
Next Address  
H
H
H
H
H
H
L
Current Address  
Current Address  
Current Address  
Current Address  
L
Notes : 1. X means "Don¢t Care".  
2. The rising edge of clock is symbolized by .  
3. WRITE = L means Write operation in WRITE TRUTH TABLE.  
WRITE = H means Read operation in WRITE TRUTH TABLE.  
4. Operation finally depends on status of asynchronous input pins(ZZ and OE).  
WRITE TRUTH TABLE  
GW  
H
BW  
H
L
WEa  
X
WEb  
X
WEc  
X
WEd  
X
OPERATION  
READ  
READ  
H
H
H
H
H
H
L
L
H
H
H
WRITE BYTE a  
WRITE BYTE b  
H
L
H
H
L
H
H
H
L
H
L
L
WRITE BYTE c and d  
H
L
L
L
L
L
WRITE ALL BYTEs  
WRITE ALL BYTEs  
L
X
X
X
X
X
Notes : 1. X means "Don¢t Care".  
2. All inputs in this table must meet setup and hold time around the rising edge of CLK().  
- 5 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
ABSOLUTE MAXIMUM RATINGS*  
PARAMETER  
Voltage on VDD Supply Relative to VSS  
Voltage on VDDQ Supply Relative to VSS  
Voltage on Input Pin Relative to VSS  
Voltage on I/O Pin Relative to VSS  
Power Dissipation  
SYMBOL  
VDD  
RATING  
-0.3 to 4.6  
VDD  
UNIT  
V
VDDQ  
VIN  
V
-0.3 to 6.0  
-0.3 to VDDQ + 0.5  
1.2  
V
VIO  
V
PD  
W
Storage Temperature  
TSTG  
TOPR  
TBIAS  
-65 to 150  
0 to 70  
°C  
°C  
°C  
Operating Temperature  
Storage Temperature Range Under Bias  
-10 to 85  
*Notes : Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only  
and functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not  
implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.  
OPERATING CONDITIONS at 3.3V I/O (0°C£ TA£70°C)  
PARAMETER  
Supply Voltage  
Ground  
SYMBOL  
MIN  
3.135  
3.135  
0
Typ.  
3.3  
3.3  
0
MAX  
3.6  
3.6  
0
UNIT  
VDD  
V
V
V
VDDQ  
VSS  
OPERATING CONDITIONS at 2.5V I/O(0°C £ TA £ 70°C)  
PARAMETER  
Supply Voltage  
Ground  
SYMBOL  
MIN  
3.135  
2.375  
0
Typ.  
3.3  
2.5  
0
MAX  
3.6  
2.9  
0
UNIT  
VDD  
V
V
V
VDDQ  
VSS  
CAPACITANCE*(TA=25°C, f=1MHz)  
PARAMETER  
SYMBOL  
TEST CONDITION  
VIN=0V  
MIN  
MAX  
UNIT  
pF  
Input Capacitance  
CIN  
-
-
5
7
Output Capacitance  
COUT  
VOUT=0V  
pF  
*Note : Sampled not 100% tested.  
- 6 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
DC ELECTRICAL CHARACTERISTICS(TA=0 to 70°C, VDD=3.3V+0.3V/-0.165V)  
MIN  
MAX  
+2  
PARAMETER  
SYMBOL  
TEST CONDITIONS  
VDD=Max , VIN=VSS to VDD  
UNIT  
mA  
Input Leakage Current(except ZZ)  
Output Leakage Current  
IIL  
-2  
-2  
-
IOL  
Output Disabled, VOUT=VSS to VDDQ  
+2  
mA  
-75  
-80  
-90  
-75  
-80  
-90  
250  
230  
200  
70  
Device Selected, IOUT=0mA,  
ZZ£VIL, All Inputs=VIL or VIH  
Cycle Time ³ tCYC min  
Operating Current  
ICC  
ISB  
-
mA  
mA  
-
-
Device deselected, IOUT=0mA,  
ZZ£VIL, f=Max,  
All Inputs£0.2V or ³ VDD-0.2V  
-
60  
-
50  
Device deselected,IOUT=0mA, ZZ£0.2V,  
f=0, All Inputs=fixed (VDD-0.2V or 0.2V)  
Standby Current  
ISB1  
ISB2  
-
-
20  
20  
mA  
mA  
Device deselected, IOUT=0mA, ZZ³ VDD-0.2V,  
f=Max, All Inputs£VIL or ³ VIH  
Output Low Voltage(3.3V I/O)  
Output High Voltage(3.3V I/O)  
Output Low Voltage(2.5V I/O)  
Output High Voltage(2.5V I/O)  
Input Low Voltage(3.3V I/O)  
Input High Voltage(3.3V I/O)  
Input Low Voltage(2.5V I/O)  
Input High Voltage(2.5V I/O)  
VOL  
VOH  
VOL  
VOH  
VIL  
IOL = 8.0mA  
IOH = -4.0mA  
IOL = 1.0mA  
IOH = -1.0mA  
-
0.4  
V
V
V
V
V
V
V
V
2.4  
-
-
0.4  
-
2.0  
-0.5*  
2.0  
-0.3*  
1.7  
0.8  
VIH  
VIL  
VDD+0.5**  
0.7  
VIH  
VDD+0.5**  
*
VIL(Min)=-2.0(Pulse Width £ tCYC/2)  
** VIH(Max)=4.6(Pulse Width £ tCYC/2)  
** In Case of I/O Pins, the Max. VIH=VDDQ+0.5V  
TEST CONDITIONS  
(VDD=3.3V+0.3V/-0.165V,VDDQ=3.3V+0.3/-0.165V or VDD=3.3V+0.3V/-0.165V,VDDQ=2.5V+0.4V/-0.125V, TA=0 to 70°C)  
PARAMETER  
VALUE  
0 to 3V  
0 to 2.5V  
1ns  
Input Pulse Level(for 3.3V I/O)  
Input Pulse Level(for 2.5V I/O)  
Input Rise and Fall Time(Measured at 0.3V and 2.7V for 3.3V I/O)  
Input Rise and Fall Time(Measured at 0.3V and 2.1V for 2.5V I/O)  
Input and Output Timing Reference Levels for 3.3V I/O  
Input and Output Timing Reference Levels for 2.5V I/O  
Output Load  
1ns  
1.5V  
VDDQ/2  
See Fig. 1  
- 7 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
Output Load(A)  
Output Load(B)  
(for tLZC, tLZOE, tHZOE & tHZC)  
+3.3V for 3.3V I/O  
/+2.5V for 2.5V I/O  
Dout  
RL=50W  
VL=1.5V for 3.3V I/O  
VDDQ/2 for 2.5V I/O  
319W / 1667W  
30pF*  
Dout  
Z0=50W  
353W / 1538W  
5pF*  
* Capacitive Load consists of all components of  
the test environment.  
* Including Scope and Jig Capacitance  
Fig. 1  
AC TIMING CHARACTERISTICS(TA=0 to 70°C, VDD=3.3V+0.3V/-0.165V)  
-75  
-80  
-90  
PARAMETER  
SYMBOL  
UNIT  
MIN  
8.5  
-
MAX  
MIN  
10  
-
MAX  
MIN  
12  
-
MAX  
Cycle Time  
tCYC  
tCD  
-
-
-
ns  
ns  
Clock Access Time  
7.5  
8
9
Output Enable to Data Valid  
Clock High to Output Low-Z  
tOE  
-
3.5  
-
3.5  
-
3.5  
ns  
tLZC  
tOH  
3
-
3
-
3
-
ns  
Output Hold from Clock High  
Output Enable Low to Output Low-Z  
Output Enable High to Output High-Z  
Clock High to Output High-Z  
Clock High Pulse Width  
3
-
3
-
3
-
ns  
tLZOE  
tHZOE  
tHZC  
tCH  
0
-
0
-
0
-
ns  
ns  
-
3.5  
-
3.5  
-
3.5  
2
3.5  
-
2
3.5  
-
2
3.5  
-
ns  
3
4
4.5  
4.5  
2.0  
2.0  
2.0  
2.0  
2.0  
2.0  
0.5  
0.5  
0.5  
0.5  
0.5  
0.5  
2
ns  
Clock Low Pulse Width  
tCL  
3
-
4
-
-
ns  
Address Setup to Clock High  
Address Status Setup to Clock High  
Data Setup to Clock High  
tAS  
2.0  
2.0  
2.0  
2.0  
2.0  
2.0  
0.5  
0.5  
0.5  
0.5  
0.5  
0.5  
2
-
2.0  
2.0  
2.0  
2.0  
2.0  
2.0  
0.5  
0.5  
0.5  
0.5  
0.5  
0.5  
2
-
-
ns  
tSS  
-
-
-
ns  
tDS  
-
-
-
ns  
Write Setup to Clock High(GW, BW, WEX)  
Address Advance Setup to Clock High  
Chip Select Setup to Clock High  
Address Hold from Clock High  
Address Status Hold from Clock High  
Data Hold from Clock High  
tWS  
tADVS  
tCSS  
tAH  
-
-
-
ns  
-
-
-
ns  
-
-
-
ns  
-
-
-
ns  
tSH  
-
-
-
ns  
tDH  
-
-
-
ns  
Write Hold from Clock High(GW, BW, WEX)  
Address Advance Hold from Clock High  
Chip Select Hold from Clock High  
ZZ High to Power Down  
tWH  
tADVH  
tCSH  
tPDS  
tPUS  
-
-
-
ns  
-
-
-
ns  
-
-
-
ns  
-
-
-
cycle  
cycle  
ZZ Low to Power Up  
2
-
2
-
2
-
Notes : 1. All address inputs must meet the specified setup and hold times for all rising clock edges whenever ADSC and/or ADSP is sampled low and  
CS is sampled low. All other synchronous inputs must meet the specified setup and hold times whenever this device is chip selected.  
2. Both chip selects must be active whenever ADSC or ADSP is sampled low in order for the this device to remain enabled.  
3. ADSC or ADSP must not be asserted for at least 2 Clock after leaving ZZ state.  
4. At any given voltage and temperature, tHZC is less than tLZC.  
- 8 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
- 9 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
- 10 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
- 11 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
- 12 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
- 13 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
- 14 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
APPLICATION INFORMATION  
DEPTH EXPANSION  
The Samsung 64Kx36 Synchronous Burst SRAM has two additional chip selects for simple depth expansion.  
This permits easy secondary cache upgrades from 64K depth to 128K depth without extra logic.  
I/O[0:71]  
Data  
Address  
A[0:16]  
A[16]  
A[0:15]  
A[16]  
A[0:15]  
Address Data  
Address Data  
CS  
CS  
CLK  
CS2  
2
2
CS2  
64-bits  
Microprocessor  
64Kx36  
SB  
SRAM  
CLK  
ADSC  
WEx  
OE  
64Kx36  
SB  
SRAM  
CLK  
ADSC  
WEx  
OE  
Address  
CLK  
(Bank 1)  
(Bank 0)  
Cache  
Controller  
CS1  
CS1  
ADV ADSP  
ADV ADSP  
ADS  
INTERLEAVE READ TIMING (Refer to non-interleave write timing for interleave write timing)  
(ADSP CONTROLLED , ADSC=HiGH)  
CLOCK  
tSS  
tSH  
ADSP  
tAS  
tAH  
A1  
A2  
ADDRESS  
[0:n]  
tWS  
tWH  
WRITE  
CS1  
tCSS  
tCSH  
Bank 0 is selected by CS2, and Bank 1 deselected by CS2  
An+1  
ADV  
OE  
Bank 0 is deselected by CS2, and Bank 1 selected by CS2  
tADVS  
tADVH  
tOE  
tLZOE  
tHZC  
Data Out  
(Bank 0)  
Q1-1  
Q1-2  
Q1-3  
Q1-4  
tCD  
tLZC  
Data Out  
(Bank 1)  
Q2-1  
Q2-2  
Q2-3  
Q2-4  
Don¢t Care  
*NOTES n = 14 32K depth, 15 64K depth, 16 128K depth  
Undefined  
- 15 -  
December 1998  
Rev 3.0  
K7B203625A  
64Kx36 Synchronous SRAM  
PACKAGE DIMENSIONS  
Units:millimeters/inches  
100-TQFP-1420A  
22.00 ±0.30  
20.00 ±0.20  
0~8°  
+ 0.10  
- 0.05  
0.127  
16.00 ±0.30  
0.10 MAX  
14.00 ±0.20  
(0.83)  
0.50 ±0.10  
#1  
0.65  
(0.58)  
0.30 ±0.10  
0.10 MAX  
1.40 ±0.10  
1.60 MAX  
0.05 MIN  
0.50 ±0.10  
- 16 -  
December 1998  
Rev 3.0  

相关型号:

SAMSUNG
SAMSUNG

K7B203625A-TC75

Cache SRAM, 64KX36, 7.5ns, CMOS, PQFP100, 20 X 14 MM, TQFP-100
SAMSUNG

K7B203625A-TC750

Cache SRAM, 64KX36, 7.5ns, CMOS, PQFP100, 20 X 14 MM, TQFP-100
SAMSUNG

K7B203625A-TC80

暂无描述
SAMSUNG

K7B203625A-TC90

Cache SRAM, 64KX36, 9ns, CMOS, PQFP100, 20 X 14 MM, TQFP-100
SAMSUNG

K7B203625A-TC900

Cache SRAM, 64KX36, 9ns, CMOS, PQFP100, 20 X 14 MM, TQFP-100
SAMSUNG

K7B203625B-QC75

Cache SRAM, 64KX36, 7.5ns, CMOS, PQFP100, 20 X 14 MM, TQFP-100
SAMSUNG

K7B203625B-QC750

Cache SRAM, 64KX36, 7.5ns, CMOS, PQFP100, 20 X 14 MM, TQFP-100
SAMSUNG

K7B203625B-QC80

Cache SRAM, 64KX36, 8ns, CMOS, PQFP100, 20 X 14 MM, TQFP-100
SAMSUNG

K7B203625B-QI800

Cache SRAM, 64KX36, 8ns, CMOS, PQFP100, 20 X 14 MM, TQFP-100
SAMSUNG

K7B321825M

1Mx36 & 2Mx18 Synchronous SRAM
SAMSUNG