SST32HF162-70-4E-LBKE [SILICON]
Memory Circuit, Flash+SRAM, 1MX16, CMOS, PBGA48, 10 X 12 MM, 1.40 MM HEIGHT, MO-210, LBGA-48;型号: | SST32HF162-70-4E-LBKE |
厂家: | SILICON |
描述: | Memory Circuit, Flash+SRAM, 1MX16, CMOS, PBGA48, 10 X 12 MM, 1.40 MM HEIGHT, MO-210, LBGA-48 静态存储器 |
文件: | 总26页 (文件大小:314K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
SST32HF162 / 16416Mb Flash + 2Mb SRAM, 16Mb Flash + 4Mb SRAM
(x16) MCP ComboMemory
Data Sheet
FEATURES:
•
MPF + SRAM ComboMemory
•
•
Latched Address and Data for Flash
Flash Fast Erase and Word-Program:
– SST32HF162: 1M x16 Flash + 128K x16 SRAM
– SST32HF164: 1M x16 Flash + 256K x16 SRAM
– Sector-Erase Time: 18 ms (typical)
– Block-Erase Time: 18 ms (typical)
– Chip-Erase Time: 70 ms (typical)
– Word-Program Time: 14 µs (typical)
– Chip Rewrite Time:
SST32HF162/164: 15 seconds (typical)
Flash Automatic Erase and Program Timing
– Internal VPP Generation
•
•
Single 2.7-3.3V Read and Write Operations
Concurrent Operation
– Read from or write to SRAM while
Erase/Program Flash
•
•
Superior Reliability
•
•
– Endurance: 100,000 Cycles (typical)
– Greater than 100 years Data Retention
Flash End-of-Write Detection
Low Power Consumption:
– Toggle Bit
– Data# Polling
– Active Current: 15 mA (typical) for
Flash or SRAM Read
– Standby Current: 20 µA (typical)
•
•
•
CMOS I/O Compatibility
JEDEC Standard Command Set
Package Available
•
•
Flexible Erase Capability
– Uniform 2 KWord sectors
– Uniform 32 KWord size blocks
– 48-ball LBGA (10mm x 12mm)
Fast Read Access Times:
– Flash: 70 ns
– SRAM: 70 ns
PRODUCT DESCRIPTION
The SST32HF162/164 ComboMemory devices integrate a
1M x16 CMOS flash memory bank with a 128K x16 or
256K x16 CMOS SRAM memory bank in a Multi-Chip
Package (MCP), manufactured with SST’s proprietary, high
performance SuperFlash technology.
used with Software Data Protection (SDP) command
sequence when controlling the Erase and Program opera-
tions in the flash memory bank. The SDP command
sequence protects the data stored in the flash memory
bank from accidental alteration.
Featuring high performance Word-Program, the flash
memory bank provides a maximum Word-Program time of
14 µsec. The entire flash memory bank can be erased and
programmed word-by-word in 15 seconds (typically) for the
SST32HF162/164, when using interface features such as
Toggle Bit or Data# Polling to indicate the completion of
Program operation. To protect against inadvertent flash
write, the SST32HF162/164 devices contain on-chip hard-
ware and software data protection schemes. The
SST32HF162/164 devices offer a guaranteed endurance
of 10,000 cycles. Data retention is rated at greater than 100
years.
The SST32HF162/164 provide the added functionality of
being able to simultaneously read from or write to the
SRAM bank while erasing or programming in the flash
memory bank. The SRAM memory bank can be read or
written while the flash memory bank performs Sector-
Erase, Bank-Erase, or Word-Program concurrently. All
flash memory Erase and Program operations will automati-
cally latch the input address and data signals and complete
the operation in background without further input stimulus
requirement. Once the internally controlled Erase or Pro-
gram cycle in the flash bank has commenced, the SRAM
bank can be accessed for Read or Write.
The SST32HF162/164 devices consist of two independent
memory banks with respective bank enable signals. The
Flash and SRAM memory banks are superimposed in the
same memory address space. Both memory banks share
common address lines, data lines, WE# and OE#. The
memory bank selection is done by memory bank enable
signals. The SRAM bank enable signal, BES# selects the
SRAM bank. The flash memory bank enable signal, BEF#
selects the flash memory bank. The WE# signal has to be
The SST32HF162/164 devices are suited for applications
that use both flash memory and SRAM memory to store
code or data. For systems requiring low power and small
form factor, the SST32HF162/164 devices significantly
improve performance and reliability, while lowering power
consumption, when compared with multiple chip solutions.
The SST32HF162/164 inherently use less energy during
erase and program than alternative flash technologies. The
total energy consumed is a function of the applied voltage,
©2003 Silicon Storage Technology, Inc.
The SST logo and SuperFlash are registered trademarks of Silicon Storage Technology, Inc.
MPF and ComboMemory are trademarks of Silicon Storage Technology, Inc.
These specifications are subject to change without notice.
S71171-09-000
1
11/03
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
current, and time of application. Since for any given voltage
range, the SuperFlash technology uses less current to pro-
gram and has a shorter erase time, the total energy con-
sumed during any Erase or Program operation is less than
alternative flash technologies.
SRAM Write
The SRAM Write operation of the SST32HF162/164 is
controlled by WE# and BES# being low for the system to
write to the SRAM. During the Word-Write operation, the
addresses and data are referenced to the rising edge of
WE# or BES#, which ever occurs first. The write time is
measured from the last falling edge to the rising edge of
WE# or BES#. Refer to the Write cycle timing diagrams,
Figures 3 and 4, for further details.
SuperFlash technology provides fixed Erase and Pro-
gram times, independent of the number of Erase/Pro-
gram cycles that have occurred. Therefore the system
software or hardware does not have to be modified or de-
rated as is necessary with alternative flash technologies,
whose Erase and Program times increase with accumu-
lated Erase/Program cycles.
Flash Operation
With BEF# active, the SST32HF162/164 operate as 1M
x16 flash memory. The flash memory bank is read using
the common address lines, data lines, WE# and OE#.
Erase and Program operations are initiated with the
JEDEC standard SDP command sequences. Address and
data are latched during the SDP commands and during the
internally timed Erase and Program operations.
Device Operation
The ComboMemory uses BES# and BEF# to control oper-
ation of either the SRAM or the flash memory bank. When
BES# is low, the SRAM Bank is activated for Read and
Write operation. When BEF# is low the flash bank is acti-
vated for Read, Program or Erase operation. BES# and
BEF# cannot be at low level at the same time. If BES# and
BEF# are both asserted to low level bus contention will
result and the device may suffer permanent damage.
All address, data, and control lines are shared by SRAM
Bank and flash bank which minimizes power consumption
and loading. The device goes into standby when both bank
enables are high.
Flash Read
The Read operation of the SST32HF162/164 devices is
controlled by BEF# and OE#. Both have to be low, with
WE# high, for the system to obtain data from the outputs.
BEF# is used for flash memory bank selection. When
BEF# and BES# are high, both banks are deselected and
only standby power is consumed. OE# is the output con-
trol and is used to gate data from the output pins. The data
bus is in high impedance state when OE# is high. Refer to
Figure 5 for further details.
SRAM Operation
With BES# low and BEF# high, the SST32HF162 operate
as 128K x16 CMOS SRAM, and the SST32HF164 oper-
ates as 256K x16 CMOS SRAM, with fully static operation
requiring no external clocks or timing strobes. The
SST32HF162 SRAM is mapped into the first 128 KWord
address space of the device, and the SST32HF164 SRAM
is mapped into the first 256 KWord address space. When
BES# and BEF# are high, both memory banks are dese-
lected and the device enters standby mode. Read and
Write cycle times are equal. The control signals UBS# and
LBS# provide access to the upper data byte and lower data
byte. See Table 3 for SRAM read and write data byte con-
trol modes of operation.
Flash Erase/Program Operation
SDP commands are used to initiate the flash memory bank
Program and Erase operations of the SST32HF162/164.
SDP commands are loaded to the flash memory bank
using standard microprocessor write sequences. A com-
mand is loaded by asserting WE# low while keeping BEF#
low and OE# high. The address is latched on the falling
edge of WE# or BEF#, whichever occurs last. The data is
latched on the rising edge of WE# or BEF#, whichever
occurs first.
Flash Word-Program Operation
SRAM Read
The flash memory bank of the SST32HF162/164 devices
is programmed on a word-by-word basis. Before Program
operations, the memory must be erased first. The Program
operation consists of three steps. The first step is the three-
byte load sequence for Software Data Protection. The sec-
ond step is to load word address and word data. During the
Word-Program operation, the addresses are latched on the
falling edge of either BEF# or WE#, whichever occurs last.
The SRAM Read operation of the SST32HF162/164 is
controlled by OE# and BES#, both have to be low with
WE# high for the system to obtain data from the outputs.
BES# is used for SRAM bank selection. OE# is the output
control and is used to gate data from the output pins. The
data bus is in high impedance state when OE# is high. See
Figure 2 for the Read cycle timing diagram.
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
2
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
The data is latched on the rising edge of either BEF# or
Write Operation Status Detection
WE#, whichever occurs first. The third step is the internal
Program operation which is initiated after the rising edge of
the fourth WE# or BEF#, whichever occurs first. The Pro-
gram operation, once initiated, will be completed, within 20
µs. See Figures 6 and 7 for WE# and BEF# controlled Pro-
gram operation timing diagrams and Figure 17 for flow-
charts. During the Program operation, the only valid flash
Read operations are Data# Polling and Toggle Bit. During
the internal Program operation, the host is free to perform
additional tasks. Any SDP commands loaded during the
internal Program operation will be ignored.
The SST32HF162/164 provide two software means to
detect the completion of a write (Program or Erase) cycle,
in order to optimize the system Write cycle time. The soft-
ware detection includes two status bits: Data# Polling
(DQ7) and Toggle Bit (DQ6). The End-of-Write detection
mode is enabled after the rising edge of WE#, which ini-
tiates the internal Program or Erase operation.
The actual completion of the nonvolatile write is asynchro-
nous with the system; therefore, either a Data# Polling or
Toggle Bit read may be simultaneous with the completion
of the Write cycle. If this occurs, the system may possibly
get an erroneous result, i.e., valid data may appear to con-
flict with either DQ7 or DQ6. In order to prevent spurious
rejection, if an erroneous result occurs, the software routine
should include a loop to read the accessed location an
additional two (2) times. If both reads are valid, then the
device has completed the Write cycle, otherwise the rejec-
tion is valid.
Flash Sector/Block-Erase Operation
The Flash Sector/Block-Erase operation allows the system
to erase the device on a sector-by-sector (or block-by-
block) basis. The SST32HF162/164 offer both Sector-
Erase and Block-Erase mode. The sector architecture is
based on uniform sector size of 2 KWord. The Block-Erase
mode is based on uniform block size of 32 KWord. The
Sector-Erase operation is initiated by executing a six-byte
command sequence with Sector-Erase command (30H)
and sector address (SA) in the last bus cycle. The address
lines A19-A11, for SST32HF162/164, are used to determine
the sector address. The Block-Erase operation is initiated
by executing a six-byte command sequence with Block-
Erase command (50H) and block address (BA) in the last
bus cycle. The address lines A19-A15, for SST32HF162/
164, are used to determine the block address. The sector
or block address is latched on the falling edge of the sixth
WE# pulse, while the command (30H or 50H) is latched on
the rising edge of the sixth WE# pulse. The internal Erase
operation begins after the sixth WE# pulse. The End-of-
Erase operation can be determined using either Data#
Polling or Toggle Bit methods. See Figures 11 and 12 for
timing waveforms. Any commands issued during the Sec-
tor- or Block-Erase operation are ignored.
Flash Data# Polling (DQ7)
When the SST32HF162/164 flash memory banks are in
the internal Program operation, any attempt to read DQ7
will produce the complement of the true data. Once the
Program operation is completed, DQ7 will produce true
data. Note that even though DQ7 may have valid data
immediately following the completion of an internal Write
operation, the remaining data outputs may still be invalid:
valid data on the entire data bus will appear in subsequent
successive Read cycles after an interval of 1 µs. During
internal Erase operation, any attempt to read DQ7 will pro-
duce a ‘0’. Once the internal Erase operation is completed,
DQ7 will produce a ‘1’. The Data# Polling is valid after the
rising edge of the fourth WE# (or BEF#) pulse for Program
operation. For Sector- or Block-Erase, the Data# Polling is
valid after the rising edge of the sixth WE# (or BEF#) pulse.
See Figure 8 for Data# Polling timing diagram and Figure
18 for a flowchart.
Flash Chip-Erase Operation
The SST32HF162/164 provide a Chip-Erase operation,
which allows the user to erase the entire memory array to
the “1” state. This is useful when the entire device must be
quickly erased.
Flash Toggle Bit (DQ6)
During the internal Program or Erase operation, any con-
secutive attempts to read DQ6 will produce alternating 1s
and 0s, i.e., toggling between 1 and 0. When the internal
Program or Erase operation is completed, the toggling will
stop. The flash memory bank is then ready for the next
operation. The Toggle Bit is valid after the rising edge of the
fourth WE# (or BEF#) pulse for Program operation. For
Sector- or Bank-Erase, the Toggle Bit is valid after the rising
edge of the sixth WE# (or BEF#) pulse. See Figure 9 for
Toggle Bit timing diagram and Figure 18 for a flowchart.
The Chip-Erase operation is initiated by executing a six-
byte command sequence with Chip-Erase command (10H)
at address 5555H in the last byte sequence. The Erase
operation begins with the rising edge of the sixth WE# or
CE#, whichever occurs first. During the Erase operation,
the only valid read is Toggle Bit or Data# Polling. See Table
4 for the command sequence, Figure 9 for timing diagram,
and Figure 20 for the flowchart. Any commands issued dur-
ing the Chip-Erase operation are ignored.
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
3
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
Flash Memory Data Protection
Product Identification
The SST32HF162/164 flash memory bank provides both
hardware and software features to protect nonvolatile data
from inadvertent writes.
The Product Identification mode identifies the devices as
the SST32HFxxx and manufacturer as SST. This mode
may be accessed by software operations only. The
hardware device ID Read operation, which is typically
used by programmers, cannot be used on this device
because of the shared lines between flash and SRAM
in the multi-chip package. Therefore, application of
high voltage to pin A9 may damage this device. Users
may use the software Product Identification operation to
identify the part (i.e., using the device ID) when using multi-
ple manufacturers in the same socket. For details, see
Tables 3 and 4 for software operation, Figure 13 for the
software ID entry and read timing diagram and Figure 19
for the ID entry command sequence flowchart.
Flash Hardware Data Protection
Noise/Glitch Protection: A WE# or BEF# pulse of less than
5 ns will not initiate a Write cycle.
VDD Power Up/Down Detection: The Write operation is
inhibited when VDD is less than 1.5V.
Write Inhibit Mode: Forcing OE# low, BEF# high, or WE#
high will inhibit the flash Write operation. This prevents
inadvertent writes during power-up or power-down.
Flash Software Data Protection (SDP)
TABLE 1: PRODUCT IDENTIFICATION
The SST32HF162/164 provide the JEDEC approved soft-
ware data protection scheme for all flash memory bank
data alteration operations, i.e., Program and Erase. Any
Program operation requires the inclusion of a series of
three-byte sequence. The three byte-load sequence is
used to initiate the Program operation, providing optimal
protection from inadvertent Write operations, e.g., during
the system power-up or power-down. Any Erase operation
requires the inclusion of six-byte load sequence. The
SST32HF162/164 devices are shipped with the software
data protection permanently enabled. See Table 4 for the
specific software command codes. During SDP command
sequence, invalid SDP commands will abort the device to
the read mode, within Read Cycle Time (TRC).
Address
Data
Manufacturer’s ID
Device ID
0000H
00BFH
SST32HF162/164
0001H
2782H
T1.2 1171
Product Identification Mode Exit/Reset
In order to return to the standard read mode, the Software
Product Identification mode must be exited. Exiting is
accomplished by issuing the Exit ID command sequence,
which returns the device to the Read operation. Please
note that the software reset command is ignored during an
internal Program or Erase operation. See Table 4 for soft-
ware command codes, Figure 14 for timing waveform and
Figure 19 for a flowchart.
Concurrent Read and Write Operations
The SST32HF162/164 provide the unique benefit of being
able to read from or write to SRAM, while simultaneously
erasing or programming the flash. This allows data alter-
ation code to be executed from SRAM, while altering the
data in flash. The following table lists all valid states.
Design Considerations
SST recommends a high frequency 0.1 µF ceramic capac-
itor to be placed as close as possible between VDD and
VSS, e.g., less than 1 cm away from the VDD pin of the
device. Additionally, a low frequency 4.7 µF electrolytic
capacitor from VDD to VSS should be placed within 1 cm of
the VDD pin.
CONCURRENT READ/WRITE STATE TABLE
Flash
Program/Erase
Program/Erase
SRAM
Read
Write
The device will ignore all SDP commands when an Erase
or Program operation is in progress. Note that Product
Identification commands use SDP; therefore, these com-
mands will also be ignored while an Erase or Program
operation is in progress.
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
4
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
FUNCTIONAL BLOCK DIAGRAM
Address Buffers
Control Logic
SRAM
UBS#
LBS#
BES#
BEF#
OE#
(1)-A
0
DQ - DQ
A
15
8
MS
I/O Buffers
DQ - DQ
7
0
WE#
Address Buffers
& Latches
SuperFlash
Memory
1171 B1.1
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
5
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
TOP VIEW (balls facing down)
SST32HF162/SST32HF164
6
5
4
3
2
1
BES#
V
DQ1 A1
A2
A3
A4
A7
A19
NC A14
A15
SS
A9
A10 DQ5 DQ2 A0
OE# DQ7 DQ4 DQ0
A6 A18
NC
A11 A8
A5 DQ8 DQ3 DQ12 A12 LBS#
A13 A17 UBS# BEF# DQ10
V
DQ6 DQ15
DDF
WE#
V
A16
V
SS
DQ9 DQ11 DQ13 DQ14
DDS
A B C D E F G H
FIGURE 1: PIN ASSIGNMENTS FOR 48-BALL TBGA (10MM X 12MM)
TABLE 2: PIN DESCRIPTION
Symbol
Pin Name
Functions
AMS1-A0
Address Inputs
To provide flash addresses: A19-A0 for 16M
SRAM addresses: A16-A0 for 2M and A17-A0 for 4M
DQ15-DQ0 Data Input/output
To output data during Read cycles and receive input data during Write cycles.
Data is internally latched during a flash Erase/Program cycle.
The outputs are in tri-state when OE# or BES# and BEF# are high.
BES#
BEF#
OE#
WE#
VDDF
VDDS
VSS
SRAM Memory Bank Enable To activate the SRAM memory bank when BES# is low.
Flash Memory Bank Enable
Output Enable
To activate the flash memory bank when BEF# is low.
To gate the data output buffers.
Write Enable
To control the Write operations.
Power Supply (Flash)
Power Supply (SRAM)
Ground
2.7-3.3V Power Supply to flash only.
2.7-3.3V Power Supply to SRAM only
UBS#
LBS#
NC
Upper Byte Control (SRAM)
Lower Byte Control (SRAM)
No Connection
To enable DQ15-DQ8
To enable DQ7-DQ0
Unconnected Pins
T2.4 1171
1. AMS=Most significant address
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
6
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
TABLE 3: OPERATION MODES SELECTION
Mode
BES#1 BEF#1 OE# WE# UBS# LBS# DQ15 to DQ8 DQ7 to DQ0
Address
Not Allowed
Flash
VIL
VIL
X2
X
X
X
X
X
X
Read
VIH
VIH
X
VIL
VIL
VIL
VIL
VIH
VIH
VIH
VIL
VIL
X
X
X
X
X
X
DOUT
DIN
X
DOUT
DIN
X
AIN
AIN
Program
Erase
Sector or Block address,
XXH for Chip-Erase
SRAM
Read
VIL
VIL
VIL
VIL
VIL
VIL
VIHC
X
VIH
VIH
VIH
VIH
VIH
VIH
VIHC
X
VIL
VIL
VIL
X
VIH
VIH
VIH
VIL
VIL
VIL
X
VIL
VIL
VIH
VIL
VIL
VIH
X
VIL
VIH
VIL
VIL
VIH
VIL
X
DOUT
DOUT
High Z
DIN
DOUT
High Z
DOUT
DIN
AIN
AIN
AIN
AIN
AIN
AIN
X
Write
X
DIN
High Z
DIN
X
High Z
High Z
Standby
X
High Z
Flash Write Inhibit
VIL
X
X
X
X
High Z / DOUT High Z / DOUT
High Z / DOUT High Z / DOUT
High Z / DOUT High Z / DOUT
X
X
X
VIH
X
X
X
X
X
VIH
VIL
VIH
VIH
X
X
X
X
Output Disable
VIH
VIL
VIL
VIH
X
VIH
X
X
X
High Z
High Z
High Z
High Z
High Z
High Z
X
VIH
X
VIH
X
X
VIH
VIH
X
Product Identification
Software Mode
VIH
VIL
VIL
VIH
X
X
Manufacturer’s ID (00BFH)
Device ID3
A19-A1=VIL, A0=VIH
(See Table 4)
T3.3 1171
1. Do not apply BES#=VIL and BEF#=VIL at the same time
2. X can be VIL or VIH, but no other value.
3. Device ID = 2782H for SST32HF162/164
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
7
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
TABLE 4: SOFTWARE COMMAND SEQUENCE
Command
Sequence
1st Bus
Write Cycle
2nd Bus
Write Cycle
3rd Bus
Write Cycle
4th Bus
Write Cycle
5th Bus
Write Cycle
6th Bus
Write Cycle
Addr1 Data2 Addr1 Data2 Addr1 Data2 Addr1 Data2 Addr1 Data2 Addr1 Data2
5555H AAH 2AAAH 55H 5555H A0H Data
WA3
Word-Program
Sector-Erase
Block-Erase
Chip-Erase
4
5555H AAH 2AAAH 55H 5555H 80H 5555H AAH 2AAAH 55H
5555H AAH 2AAAH 55H 5555H 80H 5555H AAH 2AAAH 55H
SAX
BAX
30H
50H
4
5555H AAH 2AAAH 55H 5555H 80H 5555H AAH 2AAAH 55H 5555H 10H
Software ID Entry5,6 5555H AAH 2AAAH 55H 5555H 90H
Software ID Exit
Software ID Exit
XXH
F0H
5555H AAH 2AAAH 55H 5555H F0H
T4.3 1171
1. Address format A14-A0 (Hex),Address A15 can be VIL or VIH, but no other value, for the Command sequence.
2. DQ15-DQ8 can be VIL or VIH, but no other value, for the Command sequence.
3. WA = Program word address
4. SAX for Sector-Erase; uses AMS-A11 address lines
BAX for Block-Erase; uses A19-A15 address lines
AMS = Most significant address
AMS = A19 for SST32HF162/164
5. The device does not remain in Software Product ID mode if powered down.
6. With AMS-A1 = 0; SST Manufacturer’s ID = 00BFH, is read with A0=0,
SST32HF162/164 Device ID = 2782H, is read with A0=1.
Absolute Maximum Stress Ratings (Applied conditions greater than those listed under “Absolute Maximum
Stress Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation
of the device at these conditions or conditions greater than those defined in the operational sections of this data
sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.)
Operating Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -20°C to +85°C
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -65°C to +150°C
D. C. Voltage on Any Pin to Ground Potential . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .-0.5V to VDD1+0.3V
Transient Voltage (<20 ns) on Any Pin to Ground Potential . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -1.0V to VDD1+1.0V
Package Power Dissipation Capability (Ta = 25°C) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.0W
Output Short Circuit Current2. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 mA
1. VDD = VDDF and VDDS
2. Outputs shorted for no more than one second. No more than one output shorted at a time.
OPERATING RANGE
Range
Ambient Temp
0°C to +70°C
VDD
Commercial
Extended
2.7-3.3V
2.7-3.3V
-20°C to +85°C
AC CONDITIONS OF TEST
Input Rise/Fall Time . . . . . . . . . . . . . . 5 ns
Output Load . . . . . . . . . . . . . . . . . . . . CL = 30 pF
See Figures 15 and 16
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
8
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
TABLE 5: DC OPERATING CHARACTERISTICS (VDD = VDDF AND VDDS = 2.7-3.3V)
Limits
Symbol Parameter
IDD Power Supply Current
Min
Max Units Test Conditions
Address input=VILT/VIHT, at f=1/TRC Min,
VDD=VDD Max, all DQs open
Read
Flash
OE#=VIL, WE#=VIH
BEF#=VIL, BES#=VIH
20
30
45
mA
mA
mA
SRAM
BEF#=VIH, BES#=VIL
BEF#=VIH, BES#=VIL
Concurrent Operation
Write
Flash
WE#=VIL
BEF#=VIL, BES#=VIH, OE#=VIH
25
30
mA
mA
SRAM
BEF#=VIH, BES#=VIL
ISB
Standby VDD Current 3.0V
3.3V
40
75
µA
µA
VDD=VDD Max, BEF#=BES#=VIHC
ILI
Input Leakage Current
Output Leakage Current
Input Low Voltage
1
µA
µA
V
VIN=GND to VDD, VDD=VDD Max
VOUT=GND to VDD, VDD=VDD Max
VDD=VDD Min
ILO
10
0.8
VIL
VIH
Input High Voltage
0.7VDD
V
VDD=VDD Max
VIHC
VOL
VOH
VOLS
VOHS
Input High Voltage (CMOS)
Flash Output Low Voltage
Flash Output High Voltage
SRAM Output Low Voltage
SRAM Output High Voltage
VDD-0.3
V
VDD=VDD Max
0.2
0.4
V
IOL=100 µA, VDD=VDD Min
IOH=-100 µA, VDD=VDD Min
IOL=1 mA, VDD=VDD Min
IOH=-500 µA, VDD=VDD Min
VDD-0.2
2.2
V
V
V
T5.7 1171
TABLE 6: RECOMMENDED SYSTEM POWER-UP TIMINGS
Symbol
Parameter
Minimum
100
Units
1
TPU-READ
Power-up to Read Operation
Power-up to Program/Erase Operation
µs
µs
1
TPU-WRITE
100
T6.0 1171
1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.
TABLE 7: CAPACITANCE (Ta = 25°C, f=1 Mhz, other pins open)
Parameter
Description
Test Condition
VI/O = 0V
Maximum
1
CI/O
I/O Pin Capacitance
Input Capacitance
12 pF
12 pF
1
CIN
VIN = 0V
T7.0 1171
1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.
TABLE 8: FLASH RELIABILITY CHARACTERISTICS
Symbol
Parameter
Endurance
Data Retention
Latch Up
Minimum Specification
Units
Test Method
1
NEND
10,000
100
Cycles JEDEC Standard A117
1
TDR
Years
mA
JEDEC Standard A103
JEDEC Standard 78
1
ILTH
100 + IDD
T8.1 1171
1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
9
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
AC CHARACTERISTICS
TABLE 9: SRAM READ CYCLE TIMING PARAMETERS
SST32HF162/164-70
Symbol Parameter
Min
Max
Units
ns
TRCS
TAAS
TBES
TOES
TBYES
Read Cycle Time
70
Address Access Time
70
70
35
70
ns
Bank Enable Access Time
Output Enable Access Time
UBS#, LBS# Access Time
BES# to Active Output
ns
ns
ns
1
TBLZS
TOLZS
0
0
0
ns
1
Output Enable to Active Output
UBS#, LBS# to Active Output
BES# to High-Z Output
ns
1
TBYLZS
ns
1
TBHZS
25
25
35
ns
1
TOHZS
TBYHZS
TOHS
Output Disable to High-Z Output
UBS#, LBS# to High-Z Output
Output Hold from Address Change
0
ns
1
ns
10
ns
T9.4 1171
1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.
TABLE 10: SRAM WRITE CYCLE TIMING PARAMETERS
SST32HF162/164-70
Symbol Parameter
Min
70
60
60
0
Max
Units
ns
TWCS
TBWS
TAWS
Write Cycle Time
Bank Enable to End-of-Write
Address Valid to End-of-Write
Address Set-up Time
ns
ns
TASTS
TWPS
TWRS
TBYWS
TODWS
TOEWS
TDSS
ns
Write Pulse Width
60
0
ns
Write Recovery Time
ns
UBS#, LBS# to End-of-Write
Output Disable from WE# Low
Output Enable from WE# High
Data Set-up Time
60
ns
30
ns
0
30
0
ns
ns
TDHS
Data Hold from Write Time
ns
T10.4 1171
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
10
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
TABLE 11: FLASH READ CYCLE TIMING PARAMETERS
SST32HF162/164-70
Symbol Parameter
Min
Max
Units
ns
TRC
TBE
TAA
Read Cycle Time
70
Bank Enable Access Time
Address Access Time
70
70
35
ns
ns
TOE
TBLZ
Output Enable Access Time
BEF# Low to Active Output
OE# Low to Active Output
BEF# High to High-Z Output
OE# High to High-Z Output
Output Hold from Address Change
ns
1
1
0
0
ns
TOLZ
TBHZ
ns
1
1
20
20
ns
TOHZ
ns
1
TOH
0
ns
T11.3 1171
1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.
TABLE 12: FLASH PROGRAM/ERASE CYCLE TIMING PARAMETERS
Symbol Parameter
Min
Max
Units
µs
TBP
Word-Program Time
20
TAS
Address Setup Time
Address Hold Time
WE# and BEF# Setup Time
WE# and BEF# Hold Time
OE# High Setup Time
OE# High Hold Time
BEF# Pulse Width
WE# Pulse Width
0
30
0
ns
TAH
ns
TBS
ns
TBH
0
ns
TOES
TOEH
TBPW
TWP
TWPH
TBPH
TDS
0
ns
10
40
40
30
30
30
0
ns
ns
ns
WE# Pulse Width High
BEF# Pulse Width High
Data Setup Time
ns
ns
ns
TDH
TIDA
TSE
Data Hold Time
ns
Software ID Access and Exit Time
Sector-Erase
150
25
ns
ms
ms
TBE
Block-Erase
25
TSCE
Chip-Erase
100
ms
T12.0 1171
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
11
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
T
RCS
ADDRESSES A
MSS-0
BES#
T
T
T
T
OHS
AAS
T
BES
T
BLZS
BHZS
T
OE#
OES
T
OLZS
OHZS
T
BYES
UBS#, LBS#
T
T
BYLZS
BYHZS
DQ
DQ
DATA VALID
15-8,
7-0
1171 F21.1
Note: WE# remains High (V ) for the Read cycle
IH
A
= Most Significant SRAM Address
MSS
FIGURE 2: SRAM READ CYCLE TIMING DIAGRAM
T
WCS
ADDRESSES A
MSS-0
T
ASTS
T
T
WPS
WRS
WE#
T
AWS
T
BWS
BES#
T
BYWS
UBS#, LBS#
T
OEWS
T
ODWS
T
T
DHS
DSS
NOTE 2
VALID DATA IN
NOTE 2
DQ
DQ
7-0
15-8,
1171 F27.1
Notes: 1. If OE# is High during the Write cycle, the outputs will remain at high impedance.
2. If BES# goes Low coincident with or after WE# goes Low, the output will remain at high impedance.
If BES# goes High coincident with or before WE# goes High, the output will remain at high impedance.
Because DIN signals may be in the output state at this time, input signals of reverse polarity must not be applied.
FIGURE 3: SRAM WRITE CYCLE TIMING DIAGRAM (WE# CONTROLLED)1
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
12
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
T
WCS
ADDRESSES A
MSS-0
WE#
T
T
WRS
WPS
T
BWS
BES#
T
AWS
T
T
BYWS
ASTS
UBS#, LBS#
T
T
DHS
DSS
DQ
DQ
7-0
15-8,
NOTE 2
NOTE 2
VALID DATA IN
1171 F29.0
Notes: 1. If OE# is High during the Write cycle, the outputs will remain at high impedance.
2. Because DIN signals may be in the output state at this time, input signals of reverse polarity must not be applied.
FIGURE 4: SRAM WRITE CYCLE TIMING DIAGRAM (UBS#, LBS# CONTROLLED)1
T
T
AA
RC
ADDRESSES A
MSF-0
BEF#
OE#
T
BE
T
OE
T
T
OHZ
V
OLZ
IH
WE#
T
BHZ
T
OH
T
HIGH-Z
BLZ
HIGH-Z
DQ
15-0
DATA VALID
DATA VALID
1171 F18.0
A
= Most Significant Flash Address
MSF
FIGURE 5: FLASH READ CYCLE TIMING DIAGRAM
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
13
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
INTERNAL PROGRAM OPERATION STARTS
T
BP
5555
2AAA
5555
ADDR
ADDRESSES A
MSF-0
T
AH
T
DH
T
WP
WE#
T
T
AS
DS
T
WPH
OE#
T
CH
BEF#
T
CS
DQ
15-0
XXAA
SW0
XX55
SW1
XXA0
SW2
DATA
WORD
(ADDR/DATA)
1171 F04.1
A
= Most Significant Flash Address
MSF
X can be V or V , but no other value
IL
IH
FIGURE 6: FLASH WE# CONTROLLED PROGRAM CYCLE TIMING DIAGRAM
INTERNAL PROGRAM OPERATION STARTS
T
BP
5555
2AAA
5555
ADDR
ADDRESSES A
MSF-0
T
AH
T
DH
T
CP
BEF#
T
T
AS
DS
T
CPH
OE#
WE#
T
CH
T
CS
DQ
15-0
XXAA
SW0
XX55
SW1
XXA0
SW2
DATA
WORD
(ADDR/DATA)
1171 F05.1
A
= Most Significant Flash Address
MSF
X can be V or V , but no other value
IL
IH
FIGURE 7: BEF# CONTROLLED FLASH PROGRAM CYCLE TIMING DIAGRAM
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
14
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
ADDRESSES A
MSF-0
T
CE
BEF#
OE#
T
OES
T
OEH
T
OE
WE#
DQ
7
Data
Data#
Data#
Data
1171 F06.0
A
= Most Significant Flash Address
MSF
FIGURE 8: FLASH DATA# POLLING TIMING DIAGRAM
ADDRESSES A
MSF-0
T
BE
BEF#
OE#
T
OES
T
T
OE
OEH
WE#
DQ
6
TWO READ CYCLES
WITH SAME OUTPUTS
A
= Most Significant Flash Address
MSF
1171 F07.0
FIGURE 9: FLASH TOGGLE BIT TIMING DIAGRAM
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
15
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
T
SCE
SIX-BYTE CODE FOR CHIP-ERASE
5555 5555 2AAA
5555
2AAA
5555
ADDRESS A
MSF-0
CE#
OE#
WE#
T
WP
D
15-0
XXAA
SW0
XX55
SW1
XX80
SW2
XXAA
SW3
XX55
SW4
XX10
SW5
1171 F25.2
Note: This device also supports CE# controlled Chip-Erase operation. The WE# and CE# signals are
interchageable as long as minmum timings are met. (See Table 12)
A
= Most Significant Flash Address
MSF
X can be V or V , but no other value
IL IH
FIGURE 10: WE# CONTROLLED FLASH CHIP-ERASE TIMING DIAGRAM
T
SE
SIX-WORD CODE FOR SECTOR-ERASE
5555
2AAA
5555
5555
2AAA
SA
X
ADDRESSES A
MSF-0
BEF#
OE#
WE#
T
WP
DQ
15-0
XXAA
SW0
XX55
SW1
XX80
SW2
XXAA
SW3
XX55
SW4
XX30
SW5
1171 F08.2
Note: The device also supports BEF# controlled Sector-Erase operation. The WE# and BEF# signals are
interchangeable as long as minimum timings are met. (See Table 12)
SA = Sector Address
X
MSF
A
= Most Significant Flash Address
X can be V or V , but no other value
IL IH
FIGURE 11: WE# CONTROLLED FLASH SECTOR-ERASE TIMING DIAGRAM
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
16
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
T
SBE
SIX-WORD CODE FOR BLOCK-ERASE
5555
2AAA
5555
5555
2AAA
BA
X
ADDRESSES A
MSF-0
BEF#
OE#
T
WP
WE#
D
15-0
XXAA
SW0
XX55
SW1
XX80
SW2
XXAA
SW3
XX55
SW4
XX50
SW5
1171 F17.2
Note: The device also supports BEF# controlled Block-Erase operation. The WE# and BEF# signals are
interchangeable as long as minimum timings are met. (See Table 12)
BA = Block Address
X
MSF
A
= Most Significant Flash Address
X can be V or V , but no other value
IL IH
FIGURE 12: WE# CONTROLLED FLASH BLOCK-ERASE TIMING DIAGRAM
THREE-WORD SEQUENCE FOR
SOFTWARE ID ENTRY
ADDRESS A
14-0
5555
2AAA
5555
0000
0001
BEF#
OE#
T
IDA
T
WP
WE#
T
WPH
T
AA
DQ
15-0
XXAA
SW0
XX55
SW1
XX90
SW2
00BF
DEVICE ID
MFG ID
1171 F09.2
Note: Device ID = 2782 for SST32HF162/164
X can be V or V , but no other value.
IL
IH
FIGURE 13: SOFTWARE ID ENTRY AND READ
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
17
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
THREE-WORD SEQUENCE FOR
SOFTWARE ID EXIT AND RESET
5555
2AAA
5555
ADDRESS A
14-0
DQ
XXAA
XX55
XXF0
15-0
T
IDA
BEF#
OE#
T
WP
WE#
T
WHP
SW0
SW1
SW2
1171 F10.2
Note: X can be V or V , but no other value.
IL IH
FIGURE 14: SOFTWARE ID EXIT AND RESET
V
IHT
V
V
INPUT
REFERENCE POINTS
OUTPUT
OT
IT
V
ILT
1171 F11.0
AC test inputs are driven at VIHT (0.9 VDD) for a logic “1” and VILT (0.1 VDD) for a logic “0”. Measurement reference points
for inputs and outputs are VIT (0.5 VDD) and VOT (0.5 VDD). Input rise and fall times (10% ↔ 90%) are <5 ns.
Note: VIT - VINPUT Test
V
V
V
OT - VOUTPUT Test
IHT - VINPUT HIGH Test
ILT - VINPUT LOW Test
FIGURE 15: AC INPUT/OUTPUT REFERENCE WAVEFORMS
TO TESTER
TO DUT
C
L
1171 F12.0
FIGURE 16: A TEST LOAD EXAMPLE
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
18
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
Start
Write data: XXAAH
Address: 5555H
Write data: XX55H
Address: 2AAAH
Write data: XXA0H
Address: 5555H
Write Word
Address/Word
Data
Wait for end of
Program (T
Data# Polling
,
BP
bit, or Toggle bit
operation)
Program
Completed
1171 F13.3
Note: X can be V or V , but no other value
IL
IH
FIGURE 17: WORD-PROGRAM ALGORITHM
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
19
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
Toggle Bit
Data# Polling
Internal Timer
Program/Erase
Initiated
Program/Erase
Initiated
Program/Erase
Initiated
Read DQ
7
Read word
Wait T
BP
SCE, or BE
,
T
T
No
Read same
word
Is DQ =
7
true data?
Program/Erase
Completed
Yes
No
Does DQ
match?
6
Program/Erase
Completed
Yes
Program/Erase
Completed
1171 F14.0
FIGURE 18: WAIT OPTIONS
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
20
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
Software Product ID Entry
Command Sequence
Software Product ID Exit &
Reset Command Sequence
Write data: XXAAH
Address: 5555H
Write data: XXAAH
Address: 5555H
Write data: XXF0H
Address: XXXXH
Write data: XX55H
Address: 2AAAH
Write data: XX55H
Address: 2AAAH
Wait T
IDA
Write data: XX90H
Address: 5555H
Write data: XXF0H
Address: 5555H
Return to normal
operation
Wait T
IDA
Wait T
IDA
Return to normal
operation
Read Software ID
1171 F15.2
Note: X can be V or V , but no other value.
IL
IH
FIGURE 19: SOFTWARE PRODUCT COMMAND FLOWCHARTS
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
21
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
Chip-Erase
Sector-Erase
Block-Erase
Command Sequence
Command Sequence
Command Sequence
Load data: XXAAH
Address: 5555H
Load data: XXAAH
Address: 5555H
Load data: XXAAH
Address: 5555H
Load data: XX55H
Address: 2AAAH
Load data: XX55H
Address: 2AAAH
Load data: XX55H
Address: 2AAAH
Load data: XX80H
Address: 5555H
Load data: XX80H
Address: 5555H
Load data: XX80H
Address: 5555H
Load data: XXAAH
Address: 5555H
Load data: XXAAH
Address: 5555H
Load data: XXAAH
Address: 5555H
Load data: XX55H
Address: 2AAAH
Load data: XX55H
Address: 2AAAH
Load data: XX55H
Address: 2AAAH
Load data: XX10H
Address: 5555H
Load data: XX30H
Load data: XX50H
Address: SA
Address: BA
X
X
Wait T
SCE
Wait T
SE
Wait T
BE
Chip erased
to FFFFH
Sector erased
to FFFFH
Block erased
to FFFFH
1171 F26.2
Note: X can be V or V , but no other value.
IL
IH
FIGURE 20: ERASE COMMAND SEQUENCE
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
22
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
Concurrent
Operation
Load SDP
Command
Sequence
Flash
Program/Erase
Initiated
Wait for End of
Write Indication
Read or Write
SRAM
End
Wait
Flash Operation
Completed
End Concurrent
Operation
1171 F19.0
FIGURE 21: CONCURRENT OPERATION FLOWCHART
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
23
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
PRODUCT ORDERING INFORMATION
Device
Speed
Suffix1
Suffix2
SST32HFxxx
-
XXX
-
XX
-
XXXX
Package Attribute
E = non-Pb
Package Modifier
K = 48 leads or balls
Package Type
LB = LBGA (10mm x 12mm x 1.4mm)
Temperature Range
C = Commercial = 0°C to +70°C
E = Extended = -20°C to +85°C
Minimum Endurance
4 = 10,000 cycles
Read Access Speed
70 = 70 ns
Density
162 = 16 Mbit Flash + 2 Mbit SRAM
164 = 16 Mbit Flash + 4 Mbit SRAM
Voltage
H = 2.7-3.3V
Product Series
32 = MPF + SRAM ComboMemory
Valid combinations for SST32HF162
SST32HF162-70-4C-LBK
SST32HF162-70-4C-LBKE
SST32HF162-70-4E-LBK
SST32HF162-70-4E-LBKE
Valid combinations for SST32HF164
SST32HF164-70-4C-LBK
SST32HF164-70-4C-LBKE
SST32HF164-70-4E-LBK
SST32HF164-70-4E-LBKE
Note: Valid combinations are those products in mass production or will be in mass production. Consult your SST sales
representative to confirm availability of valid combinations and to determine availability of new combinations.
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
24
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
PACKAGING DIAGRAMS
TOP VIEW
12.00 0.20
BOTTOM VIEW
7.0
1.0
6
5
6
5
4
3
2
1
5.0
4
10.00 0.20
3
2
1
1.0
0.50 0.05
(48X)
H
G
F
E
D
C
B
A
A
B
C
D
E
F
G
H
A1 CORNER
A1 CORNER
1.4 Max
SIDE VIEW
0.12
SEATING PLANE
1mm
0.40 0.05
Note:
1. Although many dimensions are similar to those of JEDEC Publication 95, MO-210, this specific package is not registered.
2. All linear dimensions are in millimeters.
3. Coplanarity: 0.12 mm
48-lbga-LBK-10x12-500mic-2
4. Ball opening size is 0.4 mm ( 0.05 mm)
48-BALL LOW-PROFILE BALL GRID ARRAY (LBGA) 10MM X 12MM
SST PACKAGE CODE: LBK
TABLE 13: REVISION HISTORY
Number
05
Description
Date
May 2002
Sep 2002
•
•
•
•
•
•
•
•
•
•
•
•
2002 Data Book
06
Removed EK package for 162 parts
Replaced TBK package for all parts with the LBK package
Changed the SRAM Read and SRAM Write parameter from 20 mA to 30 mA
Removed EK package for 164 parts
07
Apr 2003
Changed 90 ns to 80 ns
Migrated the 8 Mbit parts and MPNs from S71171 to S71209
Output leakage current increased to 10 µA in Table 5 on page 9
Clarified Test Conditions for Power Supply Current in Table 5 on page 9
Removed 80 ns parts and MPNs
08
09
Aug 2003
Nov 2003
2004 Data Book
Updated LBK package diagram
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
25
Multi-Purpose Flash (MPF) + SRAM ComboMemory
SST32HF162 / SST32HF164
Data Sheet
Silicon Storage Technology, Inc. • 1171 Sonora Court • Sunnyvale, CA 94086 • Telephone 408-735-9110 • Fax 408-735-9036
www.SuperFlash.com or www.sst.com
©2003 Silicon Storage Technology, Inc.
S71171-09-000
11/03
26
相关型号:
SST32HF162-80-4C-LBKE
Memory Circuit, Flash+SRAM, 1MX16, CMOS, PBGA48, 10 X 12 MM, 1.40 MM HEIGHT, LBGA-48
SILICON
SST32HF162-80-4E-LBKE
Memory Circuit, Flash+SRAM, 1MX16, CMOS, PBGA48, 10 X 12 MM, 1.40 MM HEIGHT, LBGA-48
SILICON
©2020 ICPDF网 联系我们和版权申明