L6668TR [STMICROELECTRONICS]
SMART PRIMARY CONTROLLER; 智能主控制器型号: | L6668TR |
厂家: | ST |
描述: | SMART PRIMARY CONTROLLER |
文件: | 总23页 (文件大小:673K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
L6668
SMART PRIMARY CONTROLLER
PRELIMINARY DATA
1 General Features
Figure 1. Package
■ MULTIPOWER BCD TECHNOLOGY
■ LOAD-DEPENDENT CURRENT-MODE CON-
TROL: FIXED-FREQUENCY (HEAVY LOAD),
FREQUENCY FOLDBACK (LIGHT LOAD),
BURST-MODE (NO-LOAD)
SO-16 (Narrow)
■ ON-BOARD HIGH-VOLTAGE START-UP
■ IMPROVED STANDBY FUNCTION
■ LOW QUIESCENT CURRENT (< 2 mA)
■ SLOPE COMPENSATION
■ PULSE-BY-PULSE & HICCUP-MODE OCP
■ INTERFACE WITH PFC CONTROLLER
■ DISABLE FUNCTION (ON/OFF CONTROL)
Table 1. Order Codes
Part Number
L666±
Package
SO-16
L666±TR
SO-16 in Tape & Reel
■ LATCHED DISABLE FOR OVP/OTP FUNC-
■ SO16 PACKAGE ECOPACK®
TION
■ PROGRAMMABLE SOFT-START
1.1 APPLICATIONS
■ 2% PRECISION REFERENCE VOLTAGE EX-
TERNALLY AVAILABLE
■ HI-END AC-DC ADAPTERS/CHARGERS FOR
■ ±±00 mA TOTEM POLE GATE DRIVER WITH
NOTEBOOKS.
INTERNAL CLAMP AND UVLO PULL-DOWN
■ LCD/CRT MONITORS, LCD/CRT TV
■ DIGITAL CONSUMER
■ BLUE ANGEL, ENERGY STAR, EU CODE OF
CONDUCT COMPLIANT
Figure 2. Block Diagram
S-COMP
VCC
HV
15
1
5
SLOPE
COMP.
VREG
25V
Vref
16
HV generator ON/OFF
and UVLO management
CLK
±
4
RCT
DIS
TIMING
VREF
Vcc_OK
DIS
R
S
+
-
7
Q
2.2V
15V
N.C.
OUT
6
S
R
Q
BLANKING
+
PWM
HICCUP
-
R
S
12
Vcc_OK
DIS
OCP
VREG
3
+
-
ISEN
Q
GND
HYST. CTRL
-
1.5V
+
0.4mA
-
13
PFC_STOP
ST-BY
+
14
STANDBY
2.2/2.7V
11R
DIS
OCP
SOFT-START
11
0.±V
4R
9
10
SKIPADJ
SS
COMP
Rev. 1
1/23
May 2005
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
L6668
2 Description
L666± is a current-mode primary controller IC, designed to build single-ended converters.
The IC drives the system at fixed frequency at heavy load and an improved Standby function causes a
smooth frequency reduction as the load is progressively reduced. At very light load the device enters a
special operating mode (burst-mode with fixed, externally programmed peak current) that, in addition to
the on-board high-voltage start-up and the very low quiescent current, helps keep low the consumption
from the mains and be compliant with energy saving regulations. To allow meeting compliance with these
standards in power-factor-corrected systems too, an interface with the PFC controller is provided that en-
ables to turn off the pre-regulator when the load level falls below a threshold.
The IC includes also a programmable soft-start, slope compensation for stable operation at duty cycles
greater then 50%, a disable function, a leading edge blanking on current sense to improve noise immunity,
latched disable for OVP or OTP shutdown and an effective two-level OCP able to protect the system even
in case the secondary diode fails short.
Table 2. Absolute Maximum Ratings
Symbol
Pin
5
Parameter
IC Supply voltage (Icc = 20 mA)
Value
Self-limited
-0.3 to 700
Self-limited
-0.3 to ±
2
Unit
V
Vcc
V
HV
1
High-voltage start-up generator voltage range
High-voltage start-up generator current
Analog Inputs & Outputs, except pin 14
Max. sink current (low state)
V
I
1
A
HV
---
IPFC_STOP
VPFC_STOP
Ptot
V
14
14
mA
V
Max. voltage (open state)
16
Power Dissipation @Tamb = 50°C
Junction Temperature Operating range
Storage Temperature
0.75
W
°C
°C
Tj
-25 to 150
-55 to 150
Tstg
Table 3. Thermal Data
Symbol
Parameter
Value
Unit
Rth j-amb
Thermal Resistance Junction to AmbientMax
120
°C/W
Figure 3. Pin Connection (Top view)
HV
RCT
HVS
GND
OUT
Vcc
S-COMP
PFC_STOP
STBY
ISEN
N.C.
DIS
SS
COMP
SKIPADJ
VREF
2/23
L6668
Table 4. Pin Description
Pin
Pin Name
Number
Function
1
HV
High-voltage start-up. The pin is to be connected directly to the rectified mains voltage. A
0.± mA internal current source charges the capacitor connected between pin Vcc and GND
to start up the IC. When the voltage on the Vcc pin reaches the start-up threshold the gen-
erator is shut down. Normally it is re-enabled when the voltage on the Vcc pin falls below
5V, except under latched shutdown conditions, when it is re-enabled as the Vcc voltage falls
0.5V below the start-up threshold.
2
3
HVS
GND
High-voltage spacer. The pin is not connected internally to isolate the high-voltage pin and
comply with safety regulations (creepage distance) on the PCB.
Chip ground. Current return for both the gate-drive current and the bias current of the IC. All
of the ground connections of the bias components should be tied to a track going to this pin
and kept separate from any pulsed current return.
4
5
OUT
Vcc
Gate-drive output. The driver is capable of 0.±A min. source/sink peak current to drive
MOSFET’s. The voltage delivered to the gate is clamped at about 15V so as to prevent too
high values when the IC is supplied with a voltage close to or exceeding 20V.
Supply Voltage of both the signal part of the IC and the gate driver. The internal high volt-
age generator charges an electrolytic capacitor connected between this pin and GND as
long as the voltage on the pin is below the start-up threshold of the IC, after that it is dis-
abled. Sometimes a small bypass capacitor (0.1µF typ.) to GND might be useful to get a
clean bias voltage for the signal part of the IC.
6
7
N.C.
DIS
Connect the pin to GND.
Latched device shutdown. Internally the pin connects a comparator that, when the voltage
on the pin exceeds 2.2V, shuts the IC down and brings its consumption to a value barely
higher than before start-up. The information is latched and it is necessary to recycle the
input power to restart the IC: the latch is removed as the voltage on the Vcc pin goes below
the UVLO threshold. Connect the pin to GND if the function is not used.
±
9
VREF
Voltage reference. An internal generator furnishes an accurate voltage reference (5V±4%,
all inclusive) that can be used to supply up to 5 mA to an external circuit. A small film
capacitor (0.1µF typ.), connected between this pin and GND is recommended to ensure the
stability of the generator and to prevent noise from affecting the reference.
SKIPADJ
Burst-mode control threshold. A voltage is applied to this pin, derived from the reference
voltage VREF via a resistor divider. When the control voltage at pin COMP falls 50 mV
below the voltage on this pin the IC is shutdown and the consumption is reduced. The chip
is re-enabled as the voltage on pin COMP exceeds the voltage on the pin. The high-voltage
start-up generator is not invoked. The function is disabled during the soft-start ramp. The
pin must always be biased between 0.± and 2.5V. A voltage between 0.± and 1.4V disables
the function, if the pin is pulled below 0.±V the IC is shut down.
10
COMP
Control input for PWM regulation. The pin is to be driven by the phototransistor (emitter-
grounded) of an optocoupler to modulate the voltage by modulating the current sunk from
(sourced by) the pin (0.4 mA typ.). It is recommended to place a small filter capacitor
between the pin and GND, as close to the IC as possible to reduce switching noise pick up,
to set a pole in the output-to-control transfer function. A voltage 50 mV lower than that on
pin SKIPADJ shuts down the IC and reduces its current consumption.
11
12
SS
Soft start. An internal 20µA generator charges an external capacitor connected between
the pin and GND generating a voltage ramp across it. This ramp clamps the voltage at pin
COMP during start-up, thus the duty cycle of the power switch starts from zero. During the
ramp all functions monitoring the voltage at pin COMP are disabled. The SS capacitor is
quickly discharged as the chip goes into UVLO.
ISEN
Current sense (PWM comparator) input. The voltage on this pin is internally compared with
an internal reference derived from the voltage on pin COMP and when they are equal the
gate drive output (previously asserted high by the clock signal generated by the oscillator)
is driven low to turn off the power MOSFET. The pin is equipped with 200 ns. min. blanking
time for improved noise immunity. A second comparison level located at 1.5V shuts the
device down and brings its consumption almost to a “before start-up” level.
3/23
L6668
Table 4. Pin Description (continued)
Pin
Pin Name
Number
Function
13
STBY
Standby function. This pin is a high-impedance one as long as the voltage on pin COMP is
higher than 3V. When the voltage on pin COMP falls below 3V, the voltage on the pin tracks
that on pin COMP and is capable of sinking current. A resistor connected from the pin to the
oscillator allows programming frequency foldback at light load.
14
PFC_STOP Open-drain ON/OFF control of PFC controller. This pin is intended for driving the base of a
PNP transistor in systems comprising a PFC pre-regulator, to stop the PFC controller at
light load by cutting its supply. The pin, normally low, opens if the voltage on COMP is lower
than 2.2V and goes back low when the voltage on pin COMP exceeds 2.7V. Whenever the
IC is shutdown, either latched (DIS>1.5V, ISEN >1.5V) or not (UVLO, SKIPADJ<0.±), the
pin is open as well.
15
16
S-COMP
Voltage ramp for slope compensation. When the gate-drive output is high the pin delivers a
voltage tracking the oscillator ramp (shifted down by one V ); when the gate-drive output
BE
is low the voltage delivered is zero. The pin is to be connected to pin ISEN via a resistor to
make slope compensation and allow stable operation at duty cycles close to and greater
than 50%.
RCT
Oscillator pin. A resistor to VREF and a capacitor to GND define the oscillator frequency (at
full load). A resistor connect to STBY modifies the oscillator frequency when the voltage on
pin COMP is lower than 3V.
Table 5. Electrical Characteristcs
(Tj = 0 to 105°C, Vcc=15V, Co=1nF; RT =13.3k , CT =1nF; unless otherwise specified)
Symbol
Parameter
Test Condition
Min.
Typ.
Max.
Unit
SUPPLY VOLTAGE
Vcc
Operating range
Turn-on threshold
After turn-on
9.4
12.5
±.0
22
14.5
9.4
V
V
V
(1)
VCCOn
VCCOff
13.5
±.7
(1)
Turn-off threshold
After turn-on
Hys
VZ
Hysteresis
4.0
22
V
V
Zener Voltage
Icc = 20 mA
24
2±
SUPPLY CURRENT
Istart-up
Start-up Current
Before turn-on,
150
2
µA
Vcc=Vcc -0.5
ON
Iq
Quiescent Current
After turn-on
2.5
4
mA
mA
µA
ICC
Iqdis
Operating Supply Current
Shutdown quiescent
current
V
V
> 2.2, or V
> 1.5
ISEN
1±0
1
DIS
<0.±
1.±
mA
mA
SKIPADJ
0.± <V
< V
1.3
COMP
SKIPADJ
HIGH-VOLTAGE START-UP GENERATOR
V
Breakdown voltage
Start voltage
I
I
< 100 µA
< 100 µA
700
50
V
V
HV
HV
V
±0
110
1
HVstart
charge
Vcc
I
Vcc charge current
ON-state current
V
V
V
V
> V
> V
> V
, Vcc > 3V
, Vcc > 3V
, Vcc = 0
0.55
0.±5
mA
mA
HV
HV
HV
HV
Hvstart
Hvstart
Hvstart
I
1.6
0.±
40
HV, ON
I
Leakage current (OFF state)
HV generator restart voltage
= 400 V
µA
V
HV, OFF
V
4.4
12
5
5.6
14
CCrestart
(1)
13
V
After DIS tripping
4/23
L6668
Table 5. Electrical Characteristcs (continued)
(Tj = 0 to 105°C, Vcc=15V, Co=1nF; RT =13.3k , CT =1nF; unless otherwise specified)
Symbol
Parameter
Test Condition
Min.
Typ.
Max.
Unit
REFERENCE VOLTAGE
(2)
V
Output voltage
Total variation
4.925
4.±
5
5.075
5.13
V
V
REF
Tj = 25 °C; I
= 1 mA
REF
VREF
Vcc= 9.4 to 22 V,
= 1 to 5 mA
I
REF
IREF
Short circuit current
V
= 0
10
30
mA
V
REF
Sink capability in UVLO
Vcc = 6V; Isink = 0.5 mA
0.2
0.5
PWM CONTROL
VCOMP Maximum level
I
=0
5.5
V
µA
kΩ
%
H
COMP
ICOMP
Max. source current
Dynamic resistance
Maximum duty cycle
Minimum duty cycle
V
V
V
V
= 1 V
320
400
22
4±0
COMP
COMP
COMP
COMP
RCOMP
= 2 to 4 V
= 5 V
D
70
75
0
max
D
= 1 V
%
min
CURRENT SENSE COMPARATOR
IISEN
tLEB
Input Bias Current
V
= 0
-1
µA
ns
ISEN
Leading Edge Blanking
After gate drive low-to-high
transition
160
225
290
td(H-L)
Delay to Output
Gain
100
3.94
0.±75
1.65
ns
V/V
V
3.56
0.725
1.35
3.75
0.±
VISENx
Maximum signal
V
= 5 V
COMP
(2)
VISENdis Hiccup-mode OCP level
1.5
V
STANDBY FUNCTION
Vdrop
Vth
V
- V
I
= 0.± mA, V <3V
COMP
35
3
mV
V
COMP
STBY
STBY
(2)
Threshold on V
Hysteresis
COMP
Voltage falling
50
mV
LATCHED DISABLE FUNCTION
IDIS
Vth
Input Bias Current
Disable threshold
V
= 0 to Vth
-1
µA
V
DIS
(2)
2.1
2.2
2.3
voltage rising
OSCILLATOR
fsw
Oscillation Frequency
Tj = 25°C, V
= 5 V
95
93
100
100
3
105
107
kHz
kHz
V
COMP
Vcc = 9.4 to 22V, V
= 5 V
COMP
(2)
(2)
Vpk
Vvy
Oscillator peak voltage
Oscillator valley voltage
2.±5
0.75
3.15
1.05
0.9
V
SLOPE COMPENSATION
S-COMPpk Ramp peak
R
= 3 kΩ to GND,
1.6
1.75
0.35
0
1.9
V
V
S-COMP
OUT pin high, V
= 5 V
COMP
S-COMPvy Ramp starting value
R
= 3 kΩ to GND,
0.15
0.55
S-COMP
OUT pin high
Ramp voltage
Source capability
OUT pin low
V
= V
0.±
14
mA
µA
S-COMP
S-COMPpk
SOFT-START
ISSC
Charge current
Tj = 25 °C
20
26
5/23
L6668
Table 5. Electrical Characteristcs (continued)
(Tj = 0 to 105°C, Vcc=15V, Co=1nF; RT =13.3k , CT =1nF; unless otherwise specified)
Symbol
Parameter
Test Condition
Duty cycle = 0
Min.
Typ.
Max.
Unit
V
VSSsat
Low saturation voltage
0.6
VSSclamp High saturation voltage
7
V
SKIPADJ FUNCTION
I
Input Bias Current
Operating range
Hysteresis
V
= 0 to 4.5 V
SKIP
-1
µA
V
bias
VSKIP
Hys
1.4
25
2.5
±5
Below V
mV
V
SKIP
V
Shutdown threshold
Voltage falling
0.±
OFF
PFC_STOP FUNCTION
Ileak
VL
High level leakage current
V
< 16V, V
= 2V
= 4V
1
µA
V
PFC_STOP
COMP
COMP
Low saturation level
I
= 1mA, V
0.1
2.3
PFC_STOP
VCOMP falling (2)
VCOMP rising (2)
Vth
Threshold for high level
2.1
2.2
2.7
V
Vth
Threshold for high level
2.55
2.±5
V
GATE DRIVER
VOL
VOH
Output Low Voltage
Output High voltage
Isink = 200 mA
1.0
V
V
Isource = 5 mA, Vcc = 12V
9.±
-0.±
0.±
10.3
Isourcepk Peak source current
A
Isinkpk
Peak sink current
Current Fall Time
Current Rise Time
Output clamp voltage
UVLO saturation
A
tf
tr
30
55
12
ns
ns
V
VOclamp
Isource = 5mA; Vcc = 20V
Vcc= 0 to Vccon, I = 2mA
10
15
1.1
V
sink
(1), (2)
Parameters in tracking each other
Figure 4. Typical System Block Diagram
PFC PRE-REGULATOR
DC-DC CONVERTER
V
inac
V
outdc
PWM is turned off in case of PFC's
anomalous operation, for safety
L6561/2
or
L6563
L6668
PFC can be turned off at light
load to ease compliance with
energy saving regulations.
6/23
L6668
3 Typical Electrical Performance
Figure 8. High-voltage generator start voltage
vs. Tj
Figure 5. High-voltage generator ON-state sink
current vs. Tj
HV
HV
I
(pin 1)
120%
1.2
[mA]
Vcc ≥ 3V
1
110%
100%
0.±
0.6
0.4
0.2
VHV = 100 V
90%
Vcc = 0
Values normalized to VHV @ 25°C
±0%
-50
0
50
100
150
-50
0
50
Tj (°C)
100
150
Tj (°C)
Figure 9. High-voltage generator Vcc restart
voltage vs. Tj
Figure 6. High-voltage generator output (Vcc
charge current) vs. Tj
Vcc (pin 5)
14
Icc (pin 5)
120%
[V]
VHV= 100 V
while
latched off
12
110%
10
±
VHV= 100 V
100%
90%
normal
operation
6
Values normalized to Icc @ 25°C
4
±0%
-50
0
50
100
150
-50
0
50
100
150
Tj (°C)
Tj (°C)
Figure 10. IC consumption vs. Tj
Figure 7. High-voltage pin leakage vs. Tj
Icc (pin 5)
5
HV
I
(pin 1)
40
[mA]
3
[µA]
30
Operating
Quiescent
VHV= 400 V
Vcc = 15V
2
1
Disabled or
during burst-mode
Vcc = 15 V
Co = 1 nF
f = 100 kHz
20
10
0
0.5
0.3
0.2
Latched off
Before start-up (Vcc=12V)
0.1
-50
0
50
100
150
-50
0
50
100
150
Tj (°C)
Tj (°C)
7/23
L6668
Figure 11. Start-up & UVLO vs. Tj
Figure 14. COMP source current vs. Tj
VCC (pin 5)
(V)
14
ICOMP(pin 10)
140%
ON
Vcc = 15 V
VCOMP= 1 V
13
OFF while
latched off
12
120%
100%
11
10
±0%
OFF
9
COMP
Values normalized to I
@ 25°C
100
60%
-50
±
0
50
150
-50
0
50
100
150
Tj (°C)
Tj (°C)
Figure 12. Vcc Zener voltage vs. Tj
Figure 15. COMP dynamic resistance vs. Tj
RCOMP
VccZ
(pin 5)
(pin 10)
(V)
26
25
24
23
22
21
20
32
W
(k
)
30
2±
26
24
22
20
1±
Vcc = 15 V
-50
0
50
100
150
-50
0
50
100
150
Tj (°C)
Tj (°C)
Figure 13. COMP voltage upper clamp level vs. Tj
Figure 16. Max. duty-cycle vs. Tj
(%)
75
VCOMP(pin 10)
7
(V)
Vcc = 15 V
Vcc = 15 V
74
73
72
71
70
6.5
6
5.5
5
-50
0
50
100
150
-50
0
50
100
150
Tj (°C)
Tj (°C)
±/23
L6668
Figure 17. Oscillator frequency vs. Tj
Figure 20. Disable level on current sense vs. Tj
fsw
Vpin12
(V)
102%
2.0
1.±
1.6
1.4
1.2
1.0
Vcc = 22V
RT= 13.3 kΩ
CT= 1 nF
Vcc = 15 V
101.5%
101%
100.5%
100%
Vcc = 15V
Vcc = 9.4V
99.5%
Values normalized to sfw @ Tj=25°C, Vcc=15V
99%
-50
0
50
100
150
-50
0
50
Tj (°C)
100
150
Tj (°C)
Figure 18. Oscillator ramp vs. Tj
Figure 21. Reference voltage vs. Tj
Vpin14
V
(V)
REF
(pin ±)
5.1
3.5
(V)
Peak
3.0
Vcc = 15 V
5.05
5
Vcc = 15 V
2.5
2.0
1.5
1.0
0.5
4.95
Valley
4.9
-50
0
50
100
150
-50
0
50
100
150
Tj (°C)
Tj (°C)
Figure 19. Current sense clamp vs. Tj
Figure 22. PFC_STOP open/low thresholds on
VCOMP vs. Tj
VISENx
(pin 12)
V
(V)
COMP
(pin 10)
(V)
1
0.9
0.±
0.7
0.6
2.±
PFC_STOP low (voltage rising)
2.7
Vcc = 15 V
V
= Upper clamp
COMP
Vcc = 15 V
2.6
2.5
2.4
2.3
2.2
2.1
PFC_STOP open (voltage falling)
-50
0
50
100
150
-50
0
50
100
150
Tj (°C)
Tj (°C)
9/23
L6668
Figure 23. Standby thresholds vs. Tj
Figure 26. SKIPADJ hysteresis vs. Tj
VCOMP
3.6
(V)
Vpin9
100.0
(mV)
(pin 10)
Vcc = 15 V
3.4
3.2
3
±0.0
60.0
40.0
20.0
0.0
Vcc = 15 V
Disable (voltage rising)
Enable (voltage falling)
Vskipadj = 2.5 V
Vskipadj = 1.4 V
2.±
2.6
2.4
-50
0
50
100
150
-50
0
50
100
150
150
150
Tj (°C)
Tj (°C)
Figure 24. Standby pin dropout vs. Tj
Figure 27. SKIPADJ disable threshold vs. Tj
Vpin13 - Vpin10
0
(mV)
Vpin9
1.0
(V)
Vcc = 15 V
VCOMP= 2V
-5
Vcc = 15 V
0.9
ISTBY= 0.± mA
-10
-15
-20
-25
-30
0.±
0.7
0.6
0.5
-50
0
50
100
150
-50
0
50
Tj (°C)
100
Tj (°C)
Figure 25. DIS threshold vs. Tj
Figure 28. Soft-start charge current vs. Tj
V pin 7
( pin11)
40.0
Iss
2.5
(V)
(µA)
Vcc = 15 V
Vcc = 15 V
2.4
2.3
2.2
2.1
2.0
30.0
20.0
10.0
0.0
-50
0
50
100
150
-50
0
50
100
Tj (°C)
Tj (°C)
10/23
L6668
Figure 29. S-COMP ramp vs. Tj
Figure 32. Gate-drive output low saturation
Vpin15
Vpin4
5
[V]
2.0
(V)
Tj = 25 °C
Vcc = 12 V
SINK
Peak
1.5
4
3
2
1
Vcc = 15 V
RS-SCOMP = 3 kΩ
1.0
0.5
0.0
Valley
0
0
200
400
600
±00 1,000 1,200
-50
0
50
100
150
GD
I
[mA]
Tj (°C)
Figure 30. UVLO saturation vs. Tj
Figure 33. Gate-drive output high saturation
Vpin4
[V]
Vpin4
1
(V)
Vcc = 0 V
Tj = 25 °C
Vcc = 12 V
Vcc - 2.0
0.9
0.±
0.7
0.6
0.5
SOURCE
Vcc - 3.0
Vcc - 4.0
Vcc - 5.0
Vcc - 6.0
0
200
400
600
±00
1,000
-50
0
50
Tj (°C)
100
150
GD
I
[mA]
Figure 31. Gate-drive clamp vs. Tj
clamp
Vpin4
13
(V)
Vcc = 20 V
12.±
12.6
12.4
12.2
12
-50
0
50
100
150
Tj (°C)
11/23
L6668
4 Application Information
The L666± is a versatile current-mode PWM controller specific for offline fixed-frequency, peak-current-
mode-controlled flyback converters.
The device is able to operate in different modes (fig. 34), depending on the converter's load conditions:
1) Fixed frequency at heavy load. In this region the IC operates exactly like a standard current mode control
chip: a relaxation oscillator, externally programmable with a capacitor and a resistor, generates a sawtooth
and releases a clock pulse during the falling edge of the sawtooth; the power switch is turned on by the clock
pulses and is turned off by the control loop.
2) Frequency-foldback mode at medium and light load. As the load is reduced the oscillator frequency is re-
duced as well by slowing down the charge of the timing capacitor proportionally to the load itself.
3) Burst-mode control with no or very light load. When the load is extremely light or disconnected, the converter
will enter a controlled on/off operation with constant peak current. A load decrease will be then translated
into a frequency reduction, which can go down even to few hundred hertz, thus minimizing all frequency-
related losses and making it easier to comply with energy saving regulations. Being the peak current very
low, no issue of audible noise arises.
Figure 34. Multi-mode operation of the L6668
Fixed-frequency mode
Frequency foldback mode
fsw
0
0
Pinmax
Pin
4.1 High-voltage start-up generator
Figure 35 shows the internal schematic of the high-voltage start-up generator (HV generator). It is made
up of a high-voltage N-channel FET, whose gate is biased by a 15 MΩ resistor, with a temperature-com-
pensated current generator connected to its source.
Figure 35. High-voltage start-up generator: internal schematic
HV
1
Ω
L6668
15 M
Vcc_OK
HV_EN
I
HV
Vcc
5
CONTROL
I
charge
3
GND
The HV generator is physically located on a separate chip, made with BCD off-line technology able to with-
stand 700V, controlled by a low-voltage chip, where all of the control functions reside.
12/23
L6668
With reference to the timing diagram of figure 36, when power is first applied to the converter the voltage
on the bulk capacitor (Vin) builds up and, as it reaches about ±0V, the HV generator is enabled to oper-
ate (HV_EN is pulled high) so that it draws about 1 mA. This current, diminished by the IC consumption,
charges the bypass capacitor connected between pin Vcc (5) and ground and makes its voltage rise al-
most linearly.
Figure 36. Timing diagram: normal power-up and power-down sequences
Vin
V
HVstart
regulation is lost here
t
Vcc
Vcc
ON
Vcc
OFF
Vcc
restart
t
t
t
t
t
OUT
HV_EN
Vcc_OK
I
HV
1 mA
Normal
operation
Power-up
Power-down
As the Vcc voltage reaches the start-up threshold (13.5V typ.) the low-voltage chip starts operating and
the HV generator is cut off by the Vcc_OK signal asserted high. The IC is powered by the energy stored
in the Vcc capacitor until the self-supply circuit (typically an auxiliary winding of the transformer and a
steering diode) develops a voltage high enough to sustain the operation.
The residual consumption of this circuit is just the one on the 15MΩ resistor (≈10 mW at 400 Vdc), typically
50-70 times lower, under the same conditions, as compared to a standard start-up circuit made with an
external dropping resistor.
Figure 37. Timing diagram showing short-circuit behavior
Short circuit occurs here
Vcc
VccON
VccOFF
Vccrest
t
t
t
t
OUT
Vcc_OK
HV
I
1 mA
13/23
L6668
At converter power-down the system will lose regulation as soon as the input voltage is so low that either
peak current or maximum duty cycle limitation is tripped. Vcc will then drop and stop IC activity as it falls
below the UVLO threshold (±.7V typ.).
The Vcc_OK signal is de-asserted as the Vcc voltage goes below a threshold Vccrestart located at about
5V. The HV generator can now restart but, if Vin < Vinstart, as shown in figure 36, HV_EN is de-asserted
too and the HV generator is disabled.
This prevents converter's re-start attempts and ensures monotonic output voltage decay at power-down.
The low restart threshold Vccrestart ensures that, during short circuits, the restart attempts of the L666± will
have a very low repetition rate, as shown in the timing diagram of figure 37, and that the converter will
work safely with extremely low power throughput.
4.2 Frequency Foldback Block and operation at medium/light load
At heavy load, namely as the voltage on pin COMP (VCOMP) is higher than 3V, the device works at a fixed
frequency like a standard current mode PWM controller.
As the load is reduced, and the VCOMP voltage falls below 3V (approximately corresponding to 50% of the
maximum load in a fully DCM system), the oscillator frequency can be made dependent on converter's
load conditions - the lower the load, the lower the frequency and vice versa.
Figure 38. Frequency foldback function: oscillator frequency is a function of COMP voltage
fosc
L6668
RSTBY
STBY
Vref
13
±
COMP
-
+
RT
RSTBY
3.0V
16
OSCILLATOR
RCT
CT
VCOMP
1.4
3.0
4.4
This is done by adding an external resistor RSTBY between pins RCT (#16) and STBY (#13), which acti-
vates the circuit shown in figure 3±.
When VCOMP is below 3 V (oscillator's peak voltage) the voltage on the STBY pin, which is internally con-
nected to a current sink, tracks VCOMP and then some of the current that charges CT is diverted to ground
through the STBY pin.
In this way the rate of rise of the voltage across CT is slowed down and the oscillator frequency decreased,
the lower VCOMP the lower the frequency. Instead, when VCOMP is greater than 3 V the STBY pin features
high impedance and the oscillator frequency fosc will be determined by RT and CT. These components can
be then calculated as it is usually done with this type of oscillator:
1.4
RTCT = ---------
fosc
14/23
L6668
Figure 39. Standby function: frequency shift vs. timing resistors (normalized quantities)
1
0.9
0.±
0.7
fmin
fosc
0.6
0.5
V(SKIPADJ) = 1.6V
0.4
0.3
0.2
2.5V
V(SKIPADJ) = 1.5V
V(SKIPADJ) = 1.4V
2.2V
2V
1.±V
0.
1
10
RSTBY
RT
The determination of RSTBY can be done assuming that the minimum switching frequency before burst-
mode operation takes place (fmin) is specified. This value will be above the audible range to ensure a
noise-free operation. With the aid of the diagrams in figure 39, which show the relationship between the
frequency shift obtained and the ratio of RSTBY to RT for different values of the burst-mode threshold, it is
possible to determine RSTBY. Draw an horizontal line corresponding to the desired fmin/fosc ratio as long as
it intercepts the characteristic corresponding to the voltage set at the pin SKIPADJ (#9). From there, draw
a vertical line: on the horizontal axis it is possible to read the required RSTBY/RT ratio.
Note that the characteristic for V(SKIPADJ)=1.4V corresponds to the burst-mode operation not used (see
next section). Note also that, for a given V(SKIPADJ), there is both a lower limit to the RSTBY/RT ratio and
a maximum frequency shift allowed. Not observing these limits will result in erratic behavior.
In applications where the switching frequency needs not be tightly fixed for some specific reason there is
no major drawback to this technique. In case this function is not desired, the STBY pin shall be left open.
4.3 Operation at no load or very light load
When the PWM control voltage at pin COMP falls about 50 mV below a threshold externally programma-
ble via pin 9 (SKIPADJ), the IC is disabled with the MOSFET kept in OFF state and its consumption re-
duced at a very low value to minimize Vcc capacitor discharge. The soft-start capacitor is not discharged.
The control voltage now will increase as a result of the feedback reaction to the energy delivery stop, the
threshold will be exceeded and the IC will restart switching again. In this way the converter will work in
burst-mode with a constant peak current defined by the disable level applied at pin 9. A load decrease will
then cause a frequency reduction, which can go down even to few hundred hertz, thus minimizing all fre-
quency-related losses and maximizing efficiency. This kind of operation is noise-free provided the peak
current, which is user-defined by the bias voltage at pin 9, is very low.
The timing diagram of figure 40 illustrates this kind of operation along with the other ones, showing the
most significant signals.
15/23
L6668
Figure 40. Load-dependent operating modes: timing diagram
COMP
3.0V
50 mV
hyster.
V(SKIPADJ)
t
f
osc
t
t
OUT
Fix. Freq.
Mode
Fix. Freq.
Mode
Burst-mode
Frequency Foldback Mode
The operating range of the voltage V(SKIPADJ) is practically limited upwards by the onset of audible
noise: typically, with a voltage above 2-2.1V some noise can be heard under some line/load conditions. If,
instead, V(SKIPADJ) is set below the low saturation value of the PWM control voltage (1.4V typ.) burst-
mode operation will never take place. Always bias the pin at some voltage, a floating pin will result in
anomalous behavior. The SKIPADJ pin doubles its function: if the voltage is pulled below 0.±V the IC is
disabled completely, except for the externally available reference voltage VREF, and its quiescent con-
sumption reduced. The soft-start capacitor is discharged so that, when the voltage on the SKIPADJ pin is
pulled above 0.±V, the chip is soft-started just like exiting from UVLO. This function is useful for some kind
of remote ON/OFF control. The comparator referenced to 0.±V does not have hysteresis; hence make
sure that the voltage on the pin does not linger on the threshold to prevent uncertain behavior.
4.4 PWM control Block
The device is specific for secondary feedback. Typically, there is a TL431 at the secondary side and an
optocoupler that transfers output voltage information to the PWM control at the primary side, crossing the
isolation barrier. The PWM control input (pin #10, COMP) is driven directly by the phototransistor's col-
lector (the emitter is grounded to GND) to modulate the duty cycle.
4.5 Current Comparator, PWM Latch and Hiccup-mode OCP
The current comparator senses the voltage across the current sense resistor (Rs) on pin 12 (ISEN) and,
by comparing it with the programming signal derived form the control voltage on pin 10 (COMP), deter-
mines the exact time when the external MOSFET is to be switched off. The PWM latch avoids spurious
switching of the MOSFET, which might result from the noise generated ("double-pulse suppression").
16/23
L6668
Figure 41. Hiccup-mode OCP: timing diagram
Secondary diode is shorted here
Vcc
Vcc
ON
Vcc
OFF
re
V
t
t
t
t
t
1.5 V
CS
OUT
OCP latch
Vcc_OK
A second comparator senses the voltage on the current sense input and shuts the IC down if the voltage
at the pin exceeds 1.5 V. Such an anomalous condition is typically generated by either a short circuit of
the secondary rectifier or a shorted secondary winding or a saturated flyback transformer.
This condition is latched as long as the IC is supplied. When the IC is disabled, however, no energy is
coming from the self-supply circuit, then the voltage on the Vcc capacitor will decay and cross the UVLO
threshold after some time, which clears the latch. The internal start-up generator is still off, then the Vcc
voltage still needs to go below its restart voltage before the Vcc capacitor is charged again and the IC re-
started.
Ultimately, either of the above mentioned failures will result in a low-frequency intermittent operation (Hic-
cup-mode operation), with very low stress on the power circuit. The timing diagram of figure 41 illustrates
this operation.
4.6 Power Management
The L666± is specifically designed to minimize converter's losses under light or no-load conditions, and a
special function has been provided to help the designer meet energy saving requirements even in power-
factor-corrected systems where a PFC pre-regulator precedes the DC-DC converter.
Actually EMC regulations require compliance with low-frequency harmonic emission limits at nominal
load, no limit is envisaged when the converter operates with a light load. Then the PFC pre-regulator can
be turned off, thus saving the no-load consumption of this stage (0.5 to 1W).
To do so, the device provides the PFC_STOP (#14) pin: it is an open collector output, normally low, that
becomes open when the voltage VCOMP falls below 2.2V.
This signal will be externally used for switching off the PFC controller and the pre-regulator as shown in
figure 42. To prevent intermittent operation of the PFC stage, 0.5V hysteresis is provided: the PFC_STOP
pin is re-asserted low (which will re-enable the PFC pre-regulator) when VCOMP exceeds 2.7 V.
A capacitor (and a limiting resistor in the hundred ohms), shown in dotted lines, may be used if one wants
to delay PFC turn-off
When the L666± is in UVLO (Vcc<±.7V) the pin is kept high so as to ensure that the PFC pre-regulator
will start up only after the DC-DC converter governed by the L666± is activated.
17/23
L6668
Figure 43 shows a timing diagram where the PFC_STOP function operation is illustrated under different
operating conditions.
Figure 42. How the L6668 can switch off a PFC controller at light load
BC557
Vcc
16
Vcc
Ω
10 k
±.2 V
14 PFC_STOP
PFC
controller
L6668
Ω
2.2 k
Figure 43. Operation of PFC_STOP function
Vcc
ON
Vcc
VccOFF
t
t
t
t
t
PFC_STOP
COMP
2.7V
2.2V
OUT
PFC
Gate
Drive
Start-up
Full-load
Light-load
Full-load
Figure 44. Operation after DIS pin activation: timing diagram
DIS
2.2V
t
Vcc
VccON
Disable latch is reset here
HV generator is turned on
VccON -0.5
VccOFF
Vccrest
t
t
t
OUT
HV generator is disabled here
Input source is removed here
Vin
VHVstart
1±/23
L6668
4.7 Disable function
Latched OTP or OVP functions can be easily realized with the L666±: the IC is equipped with a compara-
tor whose non-inverting input is externally available on pin #7 (DIS), and whose inverting input is inter-
nally referenced to 2.2V.
As the voltage on the pin exceeds the threshold the IC is immediately shut down and its consumption re-
duced at a low value. The information is latched and it is necessary to let the voltage on the Vcc pin go
below the UVLO threshold to reset the latch and restart the IC.
To keep the latch supplied as long as the converter is connected to the input source, the HV generator is
activated periodically so that Vcc oscillates between the start-up threshold VccON and VccON - 0.5V. It is
then necessary to disconnect the converter from the input source to restart the IC. This operation is shown
in the timing diagram of figure 44. Activating the HV generator in this way cuts its power dissipation ap-
proximately by three and keeps peak silicon temperature close to the average value.
4.8 Slope compensation
A pin of the device (#15, S-COMP) provides a voltage ramp during MOSFET's ON-time which is a repeti-
tion of the oscillator sawtooth, buffered (0.± mA min. capability) and level shifted down by one Vbe.
This ramp is intended for implementing additive slope compensation on current sense. This is needed to
avoid the sub-harmonic oscillation that arises in all peak-current-mode-controlled converters working in
continuous conduction mode with a duty cycle close to or exceeding 50%.
Figure 45. Slope compensation waveforms
RCT
t
t
t
OUT
S-COMP
The compensation will be realized by connecting a programming resistor between this pin and the current
sense input (pin 12, ISEN). The pin has to be connected to the sense resistor with another resistor to make
a summing node on the pin.
Since no ramp is delivered during MOSFET OFF-time (see figure 45), no external component other than
the programming resistor is needed to ensure a clean operation at light loads. If slope compensation is
not required the pin shall be left floating.
19/23
L6668
Figure 46. Typical Application: 80W, WRM flyback; Electrical Schematic
NTC1
F1 T2A250V
D4
BD1
DF04M
1±V/4.5A
STPS20150CT
J1
T1
±± to264
Vac
C1
100 µF
400 V
C9
100 nF
C±A,B,C
6±0 µF
25 V
R1
3 MΩ
D1
1.5KE200
J2
N1
N2
R2
D2
3 MΩ
STTA106
C3 100 nF
GND
C12
2.2 nF
Y1
R4
330 kΩ
R5 47kΩ
D3 1N414±
R3 10Ω
C2
25 V
47 µF
N3
Q1
R6
9.1 kΩ
S-COMP
VREF
VCC
DIS
HV
R710kΩ
R12 1kΩ
R14
OUT
STP9NK65
4.3 kΩ
STBY
±
15
7
5
4
1
13
R17
R±
±.06 kΩ
ISEN
L666±
4.03 kΩ
12
3
OC1
PC±17A
R13A,B
0.56
R15
1.2 kΩ
16
1/2
6
11
10
RCT
9
R9
6.2 kΩ
N.C.
SKIPADJ
SS
COMP
GND
C10
100 nF
TL431
1
R10
±2.5 kΩ
OC1
PC±17A
C6
56 nF
R16
47 kΩ
3
C4
100 nF
C5
3.3 nF
C7
2.2 nF
R11
47 kΩ
2
R1±
1.3 kΩ
Table 6. Light load measurements on the circuit of figure 46
Output power
Test condition
Vin= 110 Vac
Vin= 230 Vac
Vin= 110 Vac
Vin= 230 Vac
Input power
0.71 W
Pout = 0.5 W
0.±6 W
Pout = 0 W
0.09 W
0.17 W
5 Package information
In order to meet environmental requirements, STMicroelectronics offers this device in ECOPACK® pack-
age. This package has a Lead-free second level interconnect. The category of second level Interconnect
is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97.
The maximum ratings related to soldering conditions are also marked on the inner box label.
ECOPACK is an STMicroelectronics trademark. ECOPACK specifications are available at: www.st.com.
20/23
L6668
Figure 47. SO16 (Narrow) Mechanical Data & Package Dimensions
mm
inch
DIM.
OUTLINE AND
MECHANICAL DATA
MIN. TYP. MAX. MIN.
TYP. MAX.
0.069
A
a1
a2
b
1.75
0.1
0.25 0.004
1.6
0.009
0.063
0.35
0.19
0.46 0.014
0.25 0.007
0.01±
b1
C
0.010
0.5
0.020
c1
45°
(typ.)
0.3±6
(1)
D
9.±
5.±
10
0.394
E
e
6.2
0.22±
0.244
0.050
1.27
±.±9
e3
0.350
(1)
F
3.±
4.0
0.150
0.157
G
L
4.60
0.4
5.30 0.1±1
1.27 0.150
0.62
0.20±
0.050
0.024
M
S
± ° (max.)
SO16 (Narrow)
(1) "D" and "F" do not include mold flash or protrusions - Mold
flash or protrusions shall not exceed 0.15mm (.006inc.)
0016020 D
21/23
L6668
6 Revision History
Table 7. Revision History
Date
Revision
Description of Changes
May 2005
1
First Issue.
22/23
L6668
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences
of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted
by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject
to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not
authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.
The ST logo is a registered trademark of STMicroelectronics.
All other names are the property of their respective owners
© 2005 STMicroelectronics - All rights reserved
STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -
Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com
23/23
相关型号:
©2020 ICPDF网 联系我们和版权申明