STM6825ZJWY6F [STMICROELECTRONICS]
5-pin Supervisor with watchdog timer and push-button reset; 5针主管与看门狗定时器和按钮复位型号: | STM6825ZJWY6F |
厂家: | ST |
描述: | 5-pin Supervisor with watchdog timer and push-button reset |
文件: | 总26页 (文件大小:230K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
STM6321/6322
STM6821/6822/6823/6824/6825
5-pin Supervisor with watchdog timer and push-button reset
Features
■ Precision V monitoring of 5, 3.3, 3, or 2.5V
CC
power supplies
■ RST Outputs (active-low, push-pull or open
drain)
■ RST Outputs (active-high, push-pull)
■ Reset pulse width of 1.4ms, 200ms and 240ms
(a)
(typ)
(a)
■ Watchdog timeout period of 1.6s (typ)
■ Manual reset input (MR)
■ Low supply current - 3µA (typ)
■ Guaranteed RST (RST) assertion down to
V
= 1.0V
CC
SOT23-5 (WY)
■ Operating temperature: –40 to +85°C
(industrial grade)
■ RoHS Compliance
Lead-free components are compliant with the
RoHS directive.
Table 1.
Device options
Reset output
Manual reset
input
Part number
Watchdog input
Active-low
(push-pull)
Active-high
(push-pull)
Active-low
(open drain)
STM6321
✔
✔
✔
✔
✔
✔
STM6322
STM6821
STM6822
STM6823
STM6824
STM6825
✔
✔
✔
✔
✔
✔
✔
✔
✔
✔
✔
✔
✔
✔
✔
a.
Other t and watchdog timings are offered. Minimum order quantities may apply. Contact
rec
local sales office for availability.
May 2007
Rev 7
1/26
www.st.com
1
Contents
STM6321/6322STM6821/6822/6823/6824/6825
Contents
1
Summary description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
1.1
Pin descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
1.1.1
1.1.2
1.1.3
1.1.4
1.1.5
Active-low, push-pull reset output (RST) - STM6822/6823/6824/6825 . . 7
Active-low, open drain reset output (RST) - STM6321/6322/6822 . . . . . 7
Push-button reset input (MR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Watchdog input (WDI) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Active-high reset output (RST) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
2
Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
2.1
2.2
2.3
2.4
2.5
Reset output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Open drain RST output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Push-button reset input (STM6322/6821/6822/6823/6825) . . . . . . . . . . . 11
Watchdog input (STM6321/6821/6822/6823/6824) . . . . . . . . . . . . . . . . . 11
Applications information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
2.5.1
2.5.2
Watchdog input current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Ensuring a valid reset output down to V = 0V . . . . . . . . . . . . . . . . . . 11
CC
2.6
Interfacing to microprocessors with bi-directional reset pins . . . . . . . . . . 12
3
4
5
6
7
8
Typical operating characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Maximum rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
DC and AC parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Part numbering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
2/26
STM6321/6322STM6821/6822/6823/6824/6825
List of tables
List of tables
Table 1.
Table 2.
Table 3.
Table 4.
Table 5.
Table 6.
Table 7.
Table 8.
Table 9.
Table 10.
Device options . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Signal names . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Pin functions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Operating and AC measurement conditions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
DC and AC characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
SOT23-5 – 5-lead small outline transistor package mechanical data. . . . . . . . . . . . . . . . . 22
Ordering information scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
Marking description. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
Document revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
3/26
List of figures
STM6321/6322STM6821/6822/6823/6824/6825
List of figures
Figure 1.
Figure 2.
Figure 3.
Figure 4.
Figure 5.
Figure 6.
Figure 7.
Figure 8.
Figure 9.
Logic diagram (STM6821/6822/6823) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Logic diagram (STM6321/6322/6824/6825) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
STM6822/6823 SOT23-5 connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
STM6821 SOT23-5 connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
STM6322/6825 SOT23-5 connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
STM6321/6824 SOT23-5 connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Block diagram (STM6821/6822/6823) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Block diagram (STM6321/6824) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Block diagram (STM6322/6825) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Figure 10. Hardware hookup . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
Figure 11. STM6321/6322/6822 open drain RST output with multiple supplies . . . . . . . . . . . . . . . . . 10
Figure 12. Ensuring RST valid to V = 0, (active-low push-pull outputs). . . . . . . . . . . . . . . . . . . . . . 12
CC
Figure 13. Ensuring RST valid to V = 0, (active-high, push-pull outputs) . . . . . . . . . . . . . . . . . . . . 12
CC
Figure 14. Interfacing to microprocessors with bi-directional reset I/O . . . . . . . . . . . . . . . . . . . . . . . . 12
Figure 15.
V
-to-Reset output delay vs. temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
CC
Figure 16. Supply current vs. temperature. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
Figure 17. MR-to-reset output delay vs. temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Figure 18. Normalized power-up t vs. temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
rec
Figure 19. Normalized reset threshold voltage vs. temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Figure 20. Normalized power-up watchdog time-out period . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Figure 21. Voltage output low vs. I
Figure 22. Voltage output high vs. I
SINK . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .16
SOURCE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .16
Figure 23. Maximum transient duration vs. reset threshold overdrive . . . . . . . . . . . . . . . . . . . . . . . . . 17
Figure 24. AC Testing input/output waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Figure 25. MR timing waveform . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Figure 26. Watchdog timing. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Figure 27. SOT23-5 – 5-lead small outline transistor package mechanical drawing . . . . . . . . . . . . . . 22
4/26
STM6321/6322STM6821/6822/6823/6824/6825
Summary description
1
Summary description
The STM6xxx Supervisors are self-contained devices which provide microprocessor
supervisory functions. A precision voltage reference and comparator monitors the V input
CC
for an out-of-tolerance condition. When an invalid V condition occurs, the reset output
CC
(RST) is forced low (or high in the case of RST). These devices also offer a watchdog timer
(except for STM6322/6825) and/or a push-button (MR) reset input.
These devices are available in a standard 5-pin SOT23 package.
Figure 1.
Logic diagram (STM6821/6822/6823)
V
CC
WDI
MR
(1)
STM6XXX
RST (RST)
V
SS
AI09128
1. For STM6821 only.
Figure 2.
Logic diagram (STM6321/6322/6824/6825)
V
CC
RST
RST
(1)
STM6XXX
(WDI) MR
V
SS
AI09129
1. For STM6321/6824.
Table 2.
MR
Signal names
Push-button Reset Input
Watchdog Input
WDI
RST
RST
VCC
VSS
Active-low Reset Output
Active-high Reset Output
Supply voltage
Ground
5/26
Summary description
Figure 3.
STM6321/6322STM6821/6822/6823/6824/6825
STM6822/6823 SOT23-5 connections
SOT23-5
(1)
V
5
1
2
3
CC
RST
V
SS
WDI
MR
4
AI09130a
1. Open drain for STM6822.
Figure 4.
STM6821 SOT23-5 connections
SOT23-5
(1)
V
5
1
2
3
CC
RST
V
SS
WDI
MR
4
AI12285
1. Push-pull only.
Figure 5.
STM6322/6825 SOT23-5 connections
SOT23-5
(1)
5
V
1
2
3
RST
CC
V
SS
(2)
4
MR
RST
AI09131a
1. Open drain for STM6322.
2. Push-pull only.
Figure 6.
STM6321/6824 SOT23-5 connections
SOT23-5
(1)
5
V
1
2
3
RST
CC
V
SS
(2)
4
WDI
RST
AI12286
1. Open drain for STM6321.
2. Push-pull only.
6/26
STM6321/6322STM6821/6822/6823/6824/6825
Summary description
1.1
Pin descriptions
1.1.1
Active-low, push-pull reset output (RST) - STM6822/6823/6824/6825
Pulses low when triggered, and stays low whenever V is below the reset threshold or
CC
when MR is a logic low. It remains low for t after either V rises above the reset
rec
CC
threshold, the watchdog triggers a reset, or MR goes from low to high.
1.1.2
1.1.3
1.1.4
1.1.5
Active-low, open drain reset output (RST) - STM6321/6322/6822
Pulses low when triggered, and stays low whenever V is below the reset threshold or
CC
when MR is a logic low. It remains low for t after either V rises above the reset
rec
CC
threshold, the watchdog triggers a reset, or MR goes from low to high. Connect a pull-up
resistor to supply voltage.
Push-button reset input (MR)
A logic low on MR asserts the reset output. Reset remains asserted as long as MR is low
and for t after MR returns high. This active-low input has an internal 52kΩ pull-up. It can
rec
be driven from a TTL or CMOS logic line, or shorted to ground with a switch. Leave open if
unused.
Watchdog input (WDI)
If WDI remains high or low for at least 1.6s, the internal watchdog timer expires and reset is
asserted. The internal watchdog timer clears while reset is asserted or when WDI sees a
rising or falling edge. The watchdog function CAN be disabled if WDI is left unconnected or
is connected to a tri-state buffer output.
Active-high reset output (RST)
Active-high, push-pull reset output; inverse of RST.
Table 3.
Pin functions
Pin
Name
Function
STM6822
STM6823
STM6321
STM6322
STM6825
STM6821
STM6824
1
3
—
3
1
—
4
1
4
RST
MR
Active-Low Reset Output
Push-button Reset Input
Watchdog Input
4
4
—
3
WDI
RST
VCC
VSS
—
5
1
3
Active-High Reset Output
Supply Voltage
5
5
5
2
2
2
2
Ground
7/26
Summary description
Figure 7.
STM6321/6322STM6821/6822/6823/6824/6825
Block diagram (STM6821/6822/6823)
WDI
Transitional
Detector
WATCHDOG
TIMER
WDI
V
CC
t
(1,2)
rec
RST (RST)
COMPARE
V
V
RST
Generator
CC
MR
AI09132a
1. Push-pull for STM6823, open drain for STM6822.
2. Active-high (push-pull) for STM6821.
Figure 8.
Block diagram (STM6321/6824)
WDI
Transitional
Detector
WATCHDOG
TIMER
WDI
(1)
RST
V
CC
t
rec
COMPARE
V
RST
Generator
(2)
RST
A12287
3. Acive-low (open drain) for STM6321, active-low (push-pull) for STM6824.
4. Push-pull only.
Figure 9.
Block diagram (STM6322/6825)
(1)
RST
V
CC
t
rec
COMPARE
V
V
RST
Generator
CC
(2)
RST
MR
AI12288
1. Active-low (open drain) for STM6322, active-low (push-pull) for STM6825.
2. Push-pull only.
8/26
STM6321/6322STM6821/6822/6823/6824/6825
Figure 10. Hardware hookup
Summary description
V
CC
V
CC
0.1μF
STM6XXX
(1)
From Microprocessor
Push-button
WDI
(2)
MR
(3)
(4)
RST (RST)
RST
To Microprocessor Reset
To Microprocessor Reset
AI09133
1. For STM6321/6821/6822/6823/6824
2. For STM6322/6821/6822/6823/6825
3. For STM6821/ (RST output only)
4. For STM6321/6322/6824/6825 (both RST and RST outputs)
9/26
Operation
STM6321/6322STM6821/6822/6823/6824/6825
2
Operation
2.1
Reset output
The STM6xxx Supervisor asserts a reset signal to the MCU whenever V goes below the
CC
reset threshold (V
), a watchdog time-out occurs, or when the Push-button Reset Input
RST
(MR) is taken low. Reset is guaranteed valid for V < V
down to V =1V for T = 0°C
CC
RST
CC A
to 85°C.
During power-up, once V exceeds the reset threshold an internal timer keeps reset low
CC
for the reset time-out period, t . After this interval reset is de-asserted.
rec
Each time RST is asserted, it stays low for at least the reset time-out period (t ). Any time
rec
V
V
goes below the reset threshold the internal timer clears. The reset timer starts when
returns above the reset threshold.
CC
CC
2.2
Open drain RST output
The STM6321/6322/6822 have an active-low, open drain reset output. This output structure
will sink current when RST is asserted. Connect a pull-up resistor from RST to any supply
voltage up to 6V (see Figure 11). Select a resistor value large enough to register a logic low,
and small enough to register a logic high while supplying all input current and leakage paths
connected to the reset output line. A 10kΩ pull-up resistor is sufficient in most applications.
Figure 11. STM6321/6322/6822 open drain RST output with multiple supplies
3.3V
5.0V
V
CC
STM6XXX
5V System
10k
(1)
MR
(2)
(3)
WDI
RST
RST
GND
AI09137
1. STM6322/6822
2. STM6321/6822
3. STM6321/6322
10/26
STM6321/6322STM6821/6822/6823/6824/6825
Operation
2.3
Push-button reset input (STM6322/6821/6822/6823/6825)
A logic low on MR asserts reset. Reset remains asserted while MR is low, and for t (see
rec
Figure 25 on page 19) after it returns high. The MR input has an internal 52kΩ pull-up
resistor, allowing it to be left open if not used. This input can be driven with TTL/CMOS-logic
levels or with open-drain/collector outputs. Connect a normally open momentary switch from
MR to GND to create a manual reset function; external debounce circuitry is not required. If
MR is driven from long cables or the device is used in a noisy environment, connect a 0.1µF
capacitor from MR to GND to provide additional noise immunity. MR may float, or be tied to
V
when not used.
CC
2.4
Watchdog input (STM6321/6821/6822/6823/6824)
The watchdog timer can be used to detect an out-of-control MCU. If the MCU does not
toggle the Watchdog Input (WDI) within t
watchdog timer is cleared by either:
(1.6sec), the reset is asserted. The internal
WD
1. a reset pulse, or
2. by toggling WDI (high-to-low or low-to-high), which can detect pulses as short as 50ns.
The timer remains cleared and does not count for as long as reset is asserted. As soon as
reset is released, the timer starts counting.
Note:
The watchdog function may be disabled by floating WDI or tri-stating the driver connected to
WDI. When tri-stated or disconnected, the maximum allowable leakage current is 10µA and
the maximum allowable load capacitance is 200pF.
2.5
Applications information
2.5.1
Watchdog input current
The WDI input is internally driven through a buffer and series resistor from the watchdog
counter. For minimum watchdog input current (minimum overall power consumption), leave
WDI low for the majority of the watchdog time-out period. When high, WDI can draw as
much as 160µA. Pulsing WDI high at a low duty cycle will reduce the effect of the large input
current. When WDI is left unconnected, the watchdog timer is serviced within the watchdog
time-out period by a low-high-low pulse from the counter chain.
2.5.2
Ensuring a valid reset output down to V = 0V
CC
The STM6xxx Supervisors are guaranteed to operate properly down to V = 1V. In
CC
applications that require valid reset levels down to V = 0, a pull-down resistor to active-
CC
low outputs (push/pull only, see Figure 12 on page 12) and a pull-up resistor to active-high
outputs (push/pull only, see Figure 13 on page 12) will ensure that the reset line is valid
while the reset output can no longer sink or source current. This scheme does not work with
the open drain outputs of the STM6321/6322/6822.
The resistor value used is not critical, but it must be large enough not to load the reset
output when V is above the reset threshold. For most applications, 100kΩ is adequate.
CC
11/26
Operation
STM6321/6322STM6821/6822/6823/6824/6825
Figure 12. Ensuring RST valid to V = 0, (active-low push-pull outputs)
CC
STM6XXX
V
CC
V
CC
GND
RST
R1
AI09138
Figure 13. Ensuring RST valid to V = 0, (active-high, push-pull outputs)
CC
V
CC
STM6XXX
R1
V
CC
GND
RST
AI09139
1. This configuration does not work on open drain outputs of the STM6321/6322/6822.
2.6
Interfacing to microprocessors with bi-directional reset pins
Microprocessors with bi-directional reset pins can contend with the STM6321/6322/6821/
6822/6823/6824/6825 reset output. For example, if the reset output is driven high and the
microprocessor wants to pull it low, signal contention will result. To prevent this from
occurring, connect a 4.7kΩ resistor between the reset output and the microprocessor’s reset
I/O as in Figure 14.
Figure 14. Interfacing to microprocessors with bi-directional reset I/O
Buffered Reset to other
System Components
V
V
CC
CC
STM6XXX
RST
Microprocessor
4.7k
RST
GND
GND
AI09135
12/26
STM6321/6322STM6821/6822/6823/6824/6825
Typical operating characteristics
3
Typical operating characteristics
Figure 15. V -to-Reset output delay vs. temperature
CC
35
30
25
20
15
10
5
0
–40
–20
0
20
40
60
80
Temperature (˚C)
AI09627a
Figure 16. Supply current vs. temperature
7
6
5
4
3
2
1
0
V
V
= 3V
= 5V
CC
CC
–40
–20
0
20
40
60
80
Temperature (˚C)
AI09628a
13/26
Typical operating characteristics
STM6321/6322STM6821/6822/6823/6824/6825
Figure 17. MR-to-reset output delay vs. temperature
600
500
400
300
200
100
0
–40
–20
0
20
40
60
80
Temperature (˚C)
AI09669
Figure 18. Normalized power-up t vs. temperature
rec
1.05
1.04
1.03
1.02
1.01
1.00
0.99
–40
–20
0
20
40
60
80
Temperature (˚C)
AI09670
14/26
STM6321/6322STM6821/6822/6823/6824/6825
Typical operating characteristics
Figure 19. Normalized reset threshold voltage vs. temperature
1.05
1.04
1.03
1.02
1.01
1.00
0.99
0.98
0.97
0.96
0.95
–40
–20
0
20
40
60
80
Temperature (˚C)
AI09631a
Figure 20. Normalized power-up watchdog time-out period
1.05
1.04
1.03
1.02
1.01
1.00
0.99
–40
–20
0
20
40
60
80
Temperature (˚C)
AI09671
15/26
Typical operating characteristics
STM6321/6322STM6821/6822/6823/6824/6825
Figure 21. Voltage output low vs. I
SINK
0.35
0.30
0.25
0.20
0.15
0.10
0.05
0.00
V
= 2.9V
CC
0
1
2
3
4
5
6
I
(mA)
SINK
AI09634a
Figure 22. Voltage output high vs. I
SOURCE
2.92
2.90
2.88
2.86
2.84
V
= 2.9V
CC
2.82
2.80
2.78
2.76
2.74
0.0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
1.0
I
(mA)
SOURCE
AI09635a
16/26
STM6321/6322STM6821/6822/6823/6824/6825
Typical operating characteristics
Figure 23. Maximum transient duration vs. reset threshold overdrive
35
30
25
20
15
10
5
S
Z
L
0
0
20
40
60
80
100
120
140
160
180
200
Reset Threshold Overdrive (mV)
AI09637a
17/26
Maximum rating
STM6321/6322STM6821/6822/6823/6824/6825
4
Maximum rating
Stressing the device above the rating listed in the Table 4 may cause permanent damage to
the device. These are stress ratings only and operation of the device at these or any other
conditions above those indicated in the Operating sections of this specification is not
implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect
device reliability. Refer also to the STMicroelectronics SURE Program and other relevant
quality documents.
Table 4.
Symbol
TSTG
Absolute maximum ratings
Parameter
Value
Unit
Storage Temperature (VCC Off)
Lead Solder Temperature for 10 seconds
Input or Output Voltage
Supply Voltage
–55 to 150
260
°C
°C
V
(1)
TSLD
VIO
VCC
IO
–0.3 to VCC +0.3
–0.3 to 7.0
20
V
Output Current
mA
mW
PD
Power Dissipation
320
1. Reflow at peak temperature of 260°C (total thermal budget not to exceed 245°C for greater than 30 seconds).
18/26
STM6321/6322STM6821/6822/6823/6824/6825
DC and AC parameters
5
DC and AC parameters
This section summarizes the operating measurement conditions, and the DC and AC
characteristics of the device. The parameters in the DC and AC characteristics Tables that
follow, are derived from tests performed under the Measurement Conditions summarized in
Table 5. Designers should check that the operating conditions in their circuit match the
operating conditions when relying on the quoted parameters.
Table 5.
Operating and AC measurement conditions
Parameter
STM6xxx
Unit
VCC Supply Voltage
1.0 to 5.5
–40 to 85
≤ 5
V
°C
ns
V
Ambient operating temperature (TA)
Input rise and fall times
Input pulse voltages
0.2 to 0.8VCC
0.3 to 0.7VCC
Input and output timing ref. voltages
V
Figure 24. AC Testing input/output waveforms
0.8V
CC
0.7V
CC
CC
0.3V
0.2V
CC
AI02568
Figure 25. MR timing waveform
MR
tMLRL
RST (1)
trec
tMLMH
AI07837a
1. RST for STM6322/6821/6825.
Figure 26. Watchdog timing
V
CC
trec
RST
tWD
WDI
AI09136
19/26
DC and AC parameters
STM6321/6322STM6821/6822/6823/6824/6825
Table 6.
DC and AC characteristics
Alter-
native
Sym
Description
Test Condition (1)
Min
Typ
Max Unit
VCC
Operating Voltage
1.2 (2)
5.5
12
17
8
V
T/S/R/Z (VCC < 3.6V)
L/M (VCC < 5.5V)
4
6
3
µA
µA
µA
VCC Supply Current
(MR and WDI unconnected)
ICC
VCC Supply Current
T/S/R/Z (VCC < 3.6V)
(MR unconnected;
STM6322/6825)
L/M (VCC < 5.5V)
3
12
µA
Input Leakage Current
0V = VIN = VCC
–1
+1
µA
µA
µA
ILI
WDI = VCC, time average
WDI = GND, time average
120
–15
160
Input Leakage Current
(WDI)(3)
–20
–1
VCC > VRST
,
Open Drain Reset Output
Leakage Current
ILO
+1
µA
Reset not asserted
VRST > 4.0V
2.0
V
V
V
V
V
V
VIH
VIH
VIL
VIL
Input High Voltage (MR)
Input High Voltage (WDI) (4)
Input Low Voltage (MR)
Input Low Voltage (WDI) (4)
VRST < 4.0V
0.7VCC
0.7VCC
VRST (max) < VCC < 5.5V
VRST > 4.0V
0.8
VRST < 4.0V
0.3VCC
0.3VCC
VRST (max) < VCC < 5.5V
VCC ≥ 1.0V, ISINK = 50µA,
0.3
0.3
0.3
0.4
0.3
0.4
V
V
V
V
V
V
V
V
V
Reset asserted
VCC ≥ 1.2V, ISINK = 100µA,
Reset asserted
Output Low Voltage (RST;
Push-pull or Open Drain)
VCC ≥ 2.7V, ISINK = 1.2mA,
Reset asserted
VOL
VCC ≥ 4.5V, ISINK = 3.2mA,
Reset asserted
VCC ≥ 2.7V, ISINK = 1.2mA,
Reset not asserted
Output Low Voltage (RST;
Push-pull Only)
VCC ≥ 4.5V, ISINK = 3.2mA,
Reset not asserted
VCC ≥ 2.7V, ISOURCE = 500µA,
0.8VCC
0.8VCC
0.8VCC
Reset not asserted
Output High Voltage (RST)
Output High Voltage (RST)
VCC ≥ 4.5V, ISOURCE = 800µA
, Reset not asserted
VCC ≥ 1.0V, ISOURCE = 1µA,
Reset asserted (0°C to 85°C)
VOH
VCC ≥ 1.5V, ISOURCE = 100µA,
0.8VCC
0.8VCC
0.8VCC
V
V
V
Reset asserted
VCC ≥ 2.55V, ISOURCE = 500µA,
Reset asserted
VCC ≥ 4.25V, ISOURCE = 800µA,
Reset asserted
20/26
STM6321/6322STM6821/6822/6823/6824/6825
Alter-
DC and AC parameters
Sym
Description
Test Condition (1)
Min
Typ
Max Unit
native
Reset Thresholds
25°C
–40 to 85°C 4.514
25°C 4.314 4.390 4.446
–40 to 85°C 4.270 4.490
25°C 3.040 3.080 3.110
–40 to 85°C 3.000 3.150
25°C 2.890 2.930 2.960
–40 to 85°C 2.857 3.000
25°C 2.590 2.630 2.660
–40 to 85°C 2.564 2.696
25°C 2.280 2.320 2.350
–40 to 85°C 2.250
L/M versions
4.561 4.630 4.699
V
V
STM6xxxL
STM6xxxM
STM6xxxT
STM6xxxS
STM6xxxR
STM6xxxZ (6)
4.746
V
V
V
V
(5)
VRST
Reset Threshold
V
V
V
V
V
2.380
V
10
5
mV
mV
Reset Threshold Hysteresis
VCC to RST Delay
T/S/R/Z versions
20
µs
(VRST – VCC = 100mV, VCC
falling at 1mV/µs)
A
Blank
J
1
1.4
200
280
2
ms
ms
ms
(7)
trec
Reset Pulse Width
140
240
280
480
Reset Threshold
Temperature Coefficient
ppm
/°C
40
Push-button Reset Input
tMLMH
tMLRL
tMR
MR Pulse Width
MR to RST Output Delay
MR Glitch Immunity
MR Pull-up Resistor
1
µs
ns
ns
kΩ
tMRD
500
100
52
35
75
Watchdog Timer
(7)
tWD
Watchdog Timeout Period
WDI Pulse Width
1.12
50
1.60
2.24
s
ns
1. Valid for Ambient Operating Temperature: TA = –40 to 85°C; VCC = 4.5 to 5.5V for “L/M” versions; VCC = 2.7 to 3.6V for
“T/S/R” versions; and VCC = 2.1 to 2.75V for “Z” version (except where noted).
2. VCC (min) = 1.0V for TA = 0 to +85°C.
3. WDI input is designed to be driven by a three-state output device. To float WDI, the “high-impedance mode” of the output
device must have a maximum leakage current of 10µA and a maximum output capacitance of 200pF. The output device
must also be able to source and sink at least 200µA when active.
4. WDI is internally serviced within the watchdog period if WDI is left unconnected.
5. The leakage current measured on the RST pin is tested with the reset asserted (output high impedance).
6. Contact local sales office for availability.
7. Other trec and watchdog timings are offered. Minimum order quantities may apply. Contact local sales office for availability.
21/26
Package mechanical data
STM6321/6322STM6821/6822/6823/6824/6825
6
Package mechanical data
Figure 27. SOT23-5 – 5-lead small outline transistor package mechanical drawing
A1
E
e
D
D1
B
A2
A
K
C
CP
L
F
SOT23-5
1. Drawing is not to scale.
Table 7.
Symb
SOT23-5 – 5-lead small outline transistor package mechanical data
mm
inches
Typ
Min
Max
Typ
Min
Max
A
A1
A2
B
1.200
0.900
1.450
0.150
1.300
0.500
0.200
3.000
0.0472
0.0354
0.0571
0.0059
0.0512
0.0197
0.0079
0.1181
1.050
0.400
0.150
2.900
1.900
2.800
0.950
1.600
0.900
0.350
0.090
2.800
0.0413
0.0157
0.0059
0.1142
0.0748
0.1102
0.0374
0.0630
0.0354
0.0138
0.0035
0.1102
C
D
D1
E
2.600
3.000
0.1024
0.1181
e
F
1.500
0
1.750
10
0.0591
0
0.0689
10
K
L
0.350
0.100
0.600
0.0138
0.0039
0.0236
22/26
STM6321/6322STM6821/6822/6823/6824/6825
Part numbering
7
Part numbering
Table 8.
Example:
Ordering information scheme
STM6xxx
L
WY
6
E
Device Type
STM6xxx
Reset Threshold Voltage
L: VRST = 4.514 to 4.746V
M: VRST = 4.270 to 4.490V
T: VRST = 3.000 to 3.150V
S: VRST = 2.850 to 3.000V
R: VRST = 2.564 to 2.696V
Z: VRST = 2.250 to 2.380V (1)
Reset Pulse Width (2)
A: trec = 1 to 2ms
Blank: trec = 140 to 280ms
J: trec = 240 to 480ms
Package
WY = SOT23-5
Temperature range
6 = –40 to 85°C
Shipping method
E = ECOPACK Package, Tubes
F = ECOPACK Package, Tape & Reel
1. Contact local sales office for availability.
2. Contact local sales office for availability. Other trec and watchdog timings are offered. Minimum order
quantities may apply. Contact local sales office for availability.
For other options, or for more information on any aspect of this device, please contact the
ST sales office nearest you.
23/26
Part numbering
STM6321/6322STM6821/6822/6823/6824/6825
Table 9.
Part number
STM6321LWY6F
Marking description
Reset threshold (V)
Reset pulse width (ms)
Topside marking
4.630
4.390
4.390
3.080
2.930
2.630
4.630
4.390
3.080
2.930
2.630
4.630
4.390
3.080
2.930
2.630
4.630
4.390
3.080
2.930
2.630
4.630
4.390
3.080
3.080
2.930
2.930
2.630
2.630
4.630
4.390
3.080
2.930
2.630
4.630
4.390
3.080
2.930
2.630
200
1.4
5AUx
5CRx
5AVx
5AWx
5AXx
5AYx
5BAx
5BBx
5BCx
5BDx
5BEx
5BGx
5BHx
5BJx
5BKx
5BLx
5BNx
5BPx
5BQx
5BRx
5BSx
5BUx
5BVx
5CMx
5BWx
5CNx
5BXx
5CPx
5BYx
5CAx
5CBx
5CCx
5CDx
5CEx
5CGx
5CHx
5CJx
5CKx
5CLx
STM6321MAWY6F
STM6321MWY6F
STM6321TWY6F
STM6321SWY6F
STM6321RWY6F
STM6322LWY6F
STM6322MWY6F
STM6322TWY6F
STM6322SWY6F
STM6322RWY6F
STM6821LWY6F
STM6821MWY6F
STM6821TWY6F
STM6821SWY6F
STM6821RWY6F
STM6822LWY6F
STM6822MWY6F
STM6822TWY6F
STM6822SWY6F
STM6822RWY6F
STM6823LWY6F
STM6823MWY6F
STM6823TJWY6F
STM6823TWY6F
STM6823SJWY6F
STM6823SWY6F
STM6823RJWY6F
STM6823RWY6F
STM6824LWY6F
STM6824MWY6F
STM6824TWY6F
STM6824SWY6F
STM6824RWY6F
STM6825LWY6F
STM6825MWY6F
STM6825TWY6F
STM6825SWY6F
STM6825RWY6F
200
200
200
200
200
200
200
200
200
200
200
200
200
200
200
200
200
200
200
200
200
280
200
280
200
280
200
200
200
200
200
200
200
200
200
200
200
Note:
Where “x” = Assembly Work Week (A to Z), such that “A” = WW01-02, “B” = WW03-04, and
so forth.
24/26
STM6321/6322STM6821/6822/6823/6824/6825
Revision history
8
Revision history
Table 10. Document revision history
Date
Revision
Changes
August 25, 2004
15-Dec-04
1.0
2.0
3.0
4.0
First Draft
Update characteristics (Figure 15, 16, 17; Table 6, and 8)
Document promoted to Datasheet status
Package marking update (Table 9)
10-Mar-05
17-Jun-05
Update characteristics, Lead-free text, availability (Figure 3, 4, 5, 6,
7, 8, and 9; Table 1, 6, 8, and 9)
11-Apr-06
5
11-Aug-2006
25-May-2007
6
7
Update Summary description, Table 8, and 9.
Formatting changes, updated Table 9.
25/26
STM6321/6322STM6821/6822/6823/6824/6825
Please Read Carefully:
Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries (“ST”) reserve the
right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any
time, without notice.
All ST products are sold pursuant to ST’s terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no
liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this
document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products
or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such
third party products or services or any intellectual property contained therein.
UNLESS OTHERWISE SET FORTH IN ST’S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED
WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED
WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS
OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT
RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING
APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY,
DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE
GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER’S OWN RISK.
Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void
any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any
liability of ST.
ST and the ST logo are trademarks or registered trademarks of ST in various countries.
Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2007 STMicroelectronics - All rights reserved
STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -
Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com
26/26
相关型号:
©2020 ICPDF网 联系我们和版权申明