SMB110 [SUMMIT]

Five Channel Programmable DC-DC System Power Manager; 五通道可编程直流 - 直流系统电源管理器
SMB110
型号: SMB110
厂家: SUMMIT MICROELECTRONICS, INC.    SUMMIT MICROELECTRONICS, INC.
描述:

Five Channel Programmable DC-DC System Power Manager
五通道可编程直流 - 直流系统电源管理器

文件: 总34页 (文件大小:498K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
SMB110  
Preliminary Information  
Five Channel Programmable DC-DC System Power Manager  
FEATURES & APPLICATIONS  
INTRODUCTION  
Digital programming of all major parameters via I2C  
interface and non-volatile memory  
o Output voltage set point  
The SMB110 is a highly integrated and flexible five-channel  
power manager designed for use in a wide range of portable  
applications. The built-in digital programmability allows system  
designers to custom tailor the device to suit almost any multi-  
channel power supply application from digital camcorders to  
mobile phones. Complete with a user friendly GUI, all  
programmable settings including output voltages and  
input/output voltage monitoring can be customized with ease.  
o Output power-up/down sequencing  
o Input/Battery voltage monitoring  
o Digital soft-start and output slew rate  
o Output voltage margining  
o UV/OV monitoring of all outputs  
o Enable/Disable outputs independently  
The SMB110 integrates all the essential blocks required to  
implement a complete five-channel power subsystem including  
two synchronous step-down “buck” controllers, one step-up  
“boost” controller, one inverting “buck-boost” controller and one  
fixed output +3.3V LDO. Additionally sophisticated power  
control/monitoring functions required by complex systems are  
built-in. These include digitally programmable output voltage  
set point, power-up/down sequencing, enable/disable,  
margining and UV/OV/input/output monitoring on all channels.  
Five output channels  
o Two synchronous step-down (buck) channels  
o One step-up (boost) channel  
o One inverting (buck-boost) channel  
o One fixed output +3.3V LDO  
User friendly Graphical User Interface (GUI)  
+2.7V to +6.0V Input Range  
Highly accurate reference and output voltage (<0.5%)  
The integration of features and built-in flexibility of the SMB110  
allows the system designer to create a “platform solution” that  
can be easily modified via software without major hardware  
with Active DC Output Control (ADOC™) technology  
Undervoltage Lockout (UVLO) with hysteresis  
800 kHz operating frequency  
changes.  
Combined with the re-programmability of the  
SMB110 this facilitates rapid design cycles and proliferation  
96 bytes of user configurable nonvolatile memory  
from a base design to future generations of product.  
Applications  
The SMB110 is suited to battery-powered applications with an  
input range of +2.7V to +6.0V. Output voltages are extremely  
accurate (<0.5%) employing proprietary ADOC™ technology.  
Communication is via the industry standard I2C bus. All user-  
programmed settings are stored in non-volatile EEPROM of  
which 96 bytes may be used for general-purpose memory  
applications. The operating temperature range is +0C to +70C  
and the available package is a lead-free, Green, RoHS  
compliant, 32-pad QFN-32.  
Digital camcorders/still cameras  
Portable DVD/MP3/GPS  
Camera/smart phones  
TFT Displays/Monitors/TV’s  
Mobile Computing/PDA’s  
Consumer battery-operated equipment  
SIMPLIFIED APPLICATIONS DRAWING  
SMB110  
+3.3V @20mA  
LDO  
MCU/RTC  
CCD  
+2.7V to +6.0V  
or  
Li-Ion  
Inverter  
Channel  
-0.8V to -30V (Prog.) @UP TO1A  
Vin to +30V (Prog.) @ UP TO 1A  
+0.8V to 0.9 x Vin (Prog.) @ 2A  
Step-Up  
(Boost)  
TFT/LCD  
I2C/SMBus  
Channels  
System  
Control and  
Monitoring  
Memory, I/O  
Reset Input  
2 Step-  
Down  
Reset Output  
Power Good  
(Buck)  
Channels  
+0.8V to 0.9 x Vin (Prog.) @ 2A  
CPU Core  
Figure 1 – Applications diagram featuring the SMB110 five-
channel, programmable DC-DC controller  
Note: This is an applications example only. Some pins, components and values are not shown.  
© SUMMIT Microelectronics, Inc. 2005  
1717 Fox Drive • San Jose CA 95131 •  
http://www.summitmicro.com/  
2099 2.3 5/3/2005  
Phone 408 436-9890 • FAX 408 436-9897  
1
SMB110  
Preliminary Information  
Monitoring ..................................................................... 21  
Output Voltage.............................................................. 21  
LDO Standby Voltage ................................................... 22  
Soft Start....................................................................... 22  
Power-On Sequencing FlowChart ................................ 23  
Minimum Load .............................................................. 24  
Margining ...................................................................... 24  
Application Schematic................................................... 25  
Bill of materials.........................................................26-27  
Programming information  
TABLE OF CONTENTS  
General Description ........................................................ 3  
Typical Application.......................................................... 4  
Internal Block Diagram.................................................... 5  
Pin Descriptions...........................................................6-8  
Package and Pin Configuration ...................................... 9  
Absolute Maximum Ratings.......................................... 10  
Recommended Operating Conditions........................... 10  
DC Operating Characteristics..................................10-13  
AC Operating Characteristics .................................14-15  
I2C 2-Wire Serial Interface AC Operating Characteristics-  
100khz........................................................................... 16  
Timing Diagrams: I2C.................................................... 16  
Efficiency Graphs.......................................................... 17  
Transient Response...................................................... 18  
Timing Diagrams: Power-On Sequence ....................... 19  
Applications Information: Device Operation  
Development Hardware & Software ............................. 28  
Serial Interface.............................................................. 29  
Write.............................................................................. 29  
Read.............................................................................. 29  
Configuration Registers ................................................ 29  
General Purpose Memory............................................. 29  
GUI................................................................................ 30  
I2C memory read and writes ......................................... 31  
Default Configuration Register Setting .....................32  
Part Marking.................................................................. 33  
Package........................................................................ 34  
Ordering Information..................................................... 35  
Legal Notice.................................................................. 35  
Power Supply................................................................ 20  
Enable........................................................................... 20  
Power-On Sequencing.................................................. 20  
Normal Sequencing ...................................................... 20  
Sequencing With Enable............................................... 20  
Sequencing with channel bypass ................................. 21  
Manual Mode ................................................................ 21  
Summit Microelectronics, Inc  
2099 2.3 5/3/2005  
2
SMB110  
Preliminary Information  
GENERAL DESCRIPTION  
The SMB110 is a fully programmable DC-DC controller  
that monitors, margins, and cascade sequences. It has 5  
voltage outputs, consisting of: two synchronous “buck”  
step-down controllers, one “boost” step-up controller,  
one “boost-buck” negative DC-DC controller, and one  
LDO.  
four unique sequence positions. During sequencing each  
channel in a given sequence position is guaranteed to  
reach its programmed output voltage before the  
channel(s) occupying the next sequence position initiate  
their respective soft-start sequence.  
A
unique  
programmable delay exists between each power on/off  
sequence position. In addition to power on/off  
sequencing all supplies can be powered on/off  
individually through an I2C command or by assertion of  
an enable pin.  
The SMB110 uses a fixed 800 kHz Pulse Width  
Modulation (PWM) control circuit. A type three voltage  
mode compensation network is used offering a cost  
effective solution without compromising the transient  
response. By utilizing external n and p–type MOSFET  
transistors the efficiency and load current can be  
customized to fit a wide array of system requirements.  
The SMB110 integrates two buck outputs that are  
capable of producing an output voltage less than the  
input voltage. Each buck output voltage is set by an  
internal resistor divider and a programmable voltage  
reference. The integrated resistor divider eliminates the  
cost and space necessary for external components and  
has several programmable values. Through the  
programmability of the reference and the resistor divider,  
practically any output voltage less than the battery can  
be produced without the need to change external  
components.  
In addition, the SMB110 integrates one boost output  
capable of producing an output voltage greater than the  
input voltage. The boost topology is asynchronous, using  
a rectifying Schottky diode and eliminating the need for  
an additional external MOSFET driver. An external p-  
channel sequencing MOSFET’s accompanies the boost  
channel in order to isolate the switching MOSFET from  
the battery when disabled.  
The SMB110 also contains one inverting buck-boost  
output capable of producing a negative output voltage  
less than or greater than, the input voltage. The buck  
boost output is asynchronous and drives an external p-  
channel MOSFET.  
Each output voltage is monitored for under-voltage and  
over-voltage (UV/OV) conditions, using a comparator-  
based circuit where the output voltage is compared  
against an internal programmable reference. An  
additional feature of the output voltage monitoring is a  
programmable glitch filter capable of digitally filtering a  
transient OV/UV fault condition from a true system error.  
When a fault is detected for a period in excess of the  
glitch filter, all supplies may be sequenced down or  
immediately disabled and one of two output status pins  
can be asserted. The current system status is always  
accessible via internal registers containing the status of  
all four channels.  
The SMB110 possesses an Undervoltage Lockout  
(UVLO) circuit to ensure the SMB110 will not power up  
until the battery voltage has reached a safe operating  
voltage. The UVLO function exhibits hysteresis, ensuring  
that noise or a brown out voltage on the supply rail does  
not inadvertently lead to a system failure.  
The SMB110 provides margining control over all of its  
output voltages. Through an I2C command, all outputs  
can be margined to any voltage setting within the  
nominal output voltage rage. Margining creates three  
pre-programmed settings that each channel can be set  
to via an I2C command. Margining is ideal when used  
with the boost channel configured as an LED driver  
where margining provides three brightness settings.  
In addition, each output is slew rate limited by soft-start  
circuitry that is user programmable and requires no  
external capacitors.  
All programmable settings on the SMB110 are stored in  
non-volatile registers and are easily accessed and  
modified over an industry standard I2C serial bus. For  
fastest prototype development times Summit offers an  
evaluation card and a Graphical User Interface (GUI).  
A Low DropOut linear regulator with fixed 3.3 volt output  
provides  
a
low current supply for “always on”  
microcontrollers. The LDO has a special input supply  
that is internally multiplexed between the LDO supply pin  
and the battery. This ensures that the LDO will always  
be active over the recommended operating voltages  
(2.7V – 6.0V).  
The SMB110 is capable of power-on/off cascade  
sequencing where each channel can be assigned one of  
Summit Microelectronics, Inc  
2099 2.3 5/3/2005  
3
SMB110  
Preliminary Information  
TYPICAL APPLICATION  
+2.7 to +6.0V  
SMB110  
VBATT  
HVSUP3  
VDDCAP  
GND  
HSDRV_CH3  
+0.8V to 0.9 x VIN @ 2A  
DRVGND  
LSDRV_CH3  
SDA  
VM_CH3  
SCL  
COMP1_CH3  
nRESET  
HEALTHY  
COMP2_CH3  
PWREN0  
HVSUP2  
HOST_RESET  
HSDRV_CH2  
-0.8V to -10 x VIN @ UP TO 1A  
+0.8V to 0.9 x VIN @ 2A  
LSDRV_CH0  
COMP1_CH0  
LSDRV_CH2  
COMP2_CH0  
VM_CH2  
COMP1_CH2  
VREFOUT  
COMP2_CH2  
PCHSEQ_CH1  
3.3V @ 20mA  
1.1 x VIN to 10 xVIN @ UP TO 1A  
VSTANDBY  
LDO_SUPPLY  
LSDRV_CH1  
COMP1_CH1  
COMP2_CH1  
Figure 2 – Typical application schematic showing external circuitry necessary to configure the SMB110  
channels as: step-up, step-down, and inverting outputs  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
4
SMB110  
Preliminary Information  
INTERNAL BLOCK DIAGRAM  
HVSUP[2,3]  
HSDRV[2,3]  
COMP2_CH[2,3]  
VM_CH[2,3]  
Channel 2 and 3  
Synchronous buck  
PWM Converter  
100k  
z
+
DUTY  
CYCLE  
LIMIT  
+
OA  
z
z
DEADTIME  
MAX LIMIT  
CLAMP  
OSC  
Fixed 800kHz  
LOW LIMIT  
COMP1_CH[2,3]  
+
z
z
OVER VOLTAGE  
GLITCH  
FILTER  
LSDRV[2,3]  
PWREN0  
DETECTION  
VREF  
LEVEL  
SHIFTER  
SEQUENCING  
LOGIC  
DIGITAL TO  
ANALOG  
+
UNDER VOLTAGE  
DETECTION  
GLITCH  
FILTER  
ENABLE  
CONVERTER  
ENABLE  
ENABLE  
VREF  
Channel 1  
boost  
COMP2_CH1  
PWM Converter  
with Shutoff  
+
DUTY  
CYCLE  
LIMIT  
OA  
+
z
z
VDD_CAP  
PCHSEQ_CH1  
MAX LIMIT  
CLAMP  
OSC  
Fixed 800kHz  
LOW LIMIT  
LSDRV1  
COMP  
+
COMP1_CH1  
z
DRIVER  
z
z
+
OVER VOLTAGE  
GLITCH  
FILTER  
DETECTION  
LEVEL  
100u  
0.2 V  
SHIFTER  
+
UNDER VOLTAGE  
DETECTION  
GLITCH  
FILTER  
I2C/SMBUS  
VREF  
Channel 0  
Negative  
SDA  
SCL  
PWM Converter  
+
z
LSDRV0  
DUTY  
CYCLE  
LIMIT  
z
+
OA  
DRIVER  
z
MAX LIMIT  
CLAMP  
OSC  
COMP1_CH0  
COMP2_CH0  
Fixed 800kHz  
LOW LIMIT  
z
+
GLITCH  
FILTER  
OVER VOLTAGE  
VREF_OUT  
X2  
DETECTION  
LEVEL  
LEVEL  
SHIFTER  
SHIFTER  
+
UNDER VOLTAGE  
DETECTION  
GLITCH  
FILTER  
VREF  
VREF  
LDO_SUPPLY  
Channel 5  
Standby Series-Pass LDO  
VSTANDBY  
GND  
LDO  
VBATT  
z
z
z
z
BANDGAP  
VREF  
nBATT_FAULT  
z
+
VDD_CAP  
2.5V  
UV2  
z
REGULATOR  
z
D
Q
+
LEVEL  
SHIFTER  
UV1  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
5
SMB110  
Preliminary Information  
PIN DESCRIPTIONS  
Pin Number Pin Type  
Pin Name  
Pin Description  
The HEALTHY pin is an open drain output. High when all  
enabled output supplies are within the programmed levels.  
HEALTHY will ignore any disabled supply.  
There is a  
1
OUT  
HEALTHY  
programmable glitch filter on the under-voltage and over-voltage  
sensors so that short transients outside of the limits will be  
ignored by HEALTHY. When used this pin should be pulled high  
by an external pull-up resistor.  
SDA (Serial Data) is an open drain bi-directional pin used as the  
2
3
I/O  
IN  
SDA  
SCL  
I2C data line. SDA must be tied high through a pull-up resistor.  
SCL (Serial Clock) is an open drain input pin used as the I2C  
clock line. SCL must be tied high through a pull-up resistor.  
The VREF_OUT (Voltage Reference) pin is a precision  
reference output. When an inverting output is used, this pin acts  
as a level shifting reference for the feedback circuitry. When the  
inverting output is not used, this pin may be used as a  
programmable reference.  
4
OUT  
VREF_OUT  
COMP1_CH0 (Channel 0 primary Compensation) pin is the  
5
6
IN  
IN  
COMP1_CH0  
COMP2_CH0  
primary feedback input of the inverting controller.  
COMP2_CH0 (Channel 0 secondary Compensation) pin is the  
second feedback input of the inverting controller  
The LSDRV_CH0 (Channel 0 Low-side Driver) pin is the  
switching node of the inverting buck-boost controller. The output  
of this pin should be attached to the gate of an external p-  
channel MOSFET driver.  
7
8
OUT  
IN  
LSDRV_CH0  
The HOST_RESET pin is an active high reset input. When this  
pin is asserted high, the nRESET output will immediately go low.  
When HOST_RESET is brought low, nRESET will go high after  
a programmed reset delay.  
HOST_RESET  
The VBATT_CAP (VBATT Capacitor) pin is an external  
9
CAP  
VBATT_CAP  
VBATT  
capacitor input used to filter the internal supply.  
Power supply to part.  
10  
PWR  
The PCHSEQ_CH1 (Channel 1 Sequence) pin is attached to an  
external p-channel MOSFET and is used to enable the  
corresponding channel 1 boost controller. PCHSEQ_CH1 uses  
an internal 100µA current sink for sequencing. This pin should  
be pulled high through a parallel RC connection.  
11  
OUT  
PCHSEQ_CH1  
The COMP1_CH1 (Channel 1 primary Compensation) pin is the  
primary compensation input of the channel 1 boost controller.  
The COMP2_CH1 (Channel 1 secondary Compensation) pin is  
the second compensation input of the channel 1 boost  
controller.  
12  
13  
IN  
IN  
COMP1_CH1  
COMP2_CH1  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
6
SMB110  
Preliminary Information  
PIN DESCRIPTIONS  
Pin Number Pin Type  
Pin Name  
Pin Description  
The nRESET (Reset) pin is an active low open drain output. Active  
when the SMB110 is powered up. Remains low for a user  
programmable period of 25, 50, 100, or 200 ms after all enabled  
supplies have exceeded their programmed thresholds. When used,  
this pin should be pulled high by an external pull up resistor.  
14  
OUT  
nRESET  
DRVGND (Driver Ground). Each DRVGND pin should be attached  
15  
16  
PWR  
OUT  
DRVGND  
externally to ground through a short wide wire.  
The LSDRV_CH1 (Channel 1 Low-side Driver) pin is the lower  
switching node of the synchronous boost controller. This pin attaches  
to an external n-channel MOSFET  
LSDRV_CH1  
The LSDRV_CH2 (Channel 2 Low-side Driver) pin is the lower  
switching node of the channel 2 synchronous buck controller. Attaches  
to the gate of n-channel MOSFET.  
17  
18  
OUT  
LSDRV_CH2  
HVSUP2  
PWR  
Supply for Channel 2 buck driver.  
The HSDRV_CH2 (Channel 2 High-side Driver) pin is the upper  
switching node of the channel 2 synchronous buck controller. Attach to  
the gate of p-channel MOSFET. A delay exists between the assertion  
of HSDRV_CH2 and assertion of LSDRV_CH2 to prevent excessive  
current flow during switching.  
19  
OUT  
HSDRV_CH2  
The COMP2_CH2 (Channel 2 secondary Compensation) pin is the  
secondary compensation input of the channel 2 buck controller.  
The COMP1_CH2 (Channel 2 primary Compensation) pin is the  
primary compensation input of the channel 2 buck controller. Each pin  
is internally connected to a programmable resistor divider.  
The VM_CH2 (Channel 2 Voltage Monitor) pin connects the channel 6  
controller output. Internally the VM_CH2 pin connects to an internal  
programmable resistor divider.  
20  
21  
IN  
IN  
COMP2_CH2  
COMP1_CH2  
22  
23  
IN  
VM_CH2  
The LDO_ SUPPLY pin powers the 3.3V VSTANDBY LDO output. The  
LDO_ SUPPLY pin should be connected to the output of a boost  
output (usually the intermediate bus). When the battery voltage drops  
below the UV1 threshold, this pin will no longer supply the LDO. Do  
not apply a voltage in excess of the recommended input voltage to this  
pin.  
PWR  
LDO_SUPPLY  
The VSTANDBY (Voltage Standby) pin is a 3.3V LDO output.  
VSTANDBY is supplied from the output of the intermediate bus  
through the LDO_SUPP pin. When PWR_FAIL is asserted an internal  
analog multiplexer will power VSTANDBY directly from the VBATT pin.  
24  
OUT  
VSTANDBY  
The LSDRV_CH3 (Channel 3 Low-side Driver) pin is the lower  
switching node of the channel 3 synchronous buck controller. Attaches  
to the gate of n-channel MOSFET.  
25  
26  
OUT  
LSDRV_CH3  
HVSUP3  
PWR  
Supply for Channel 3 buck driver.  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
7
SMB110  
Preliminary Information  
PIN DESCRIPTION  
Pin Number  
Pin Type Pin Name  
Pin Description  
The HSDRV_CH3 (Channel 3 High-side Driver) pin is the upper  
switching node of the channel 3 synchronous buck controller. Attach  
HSDRV_CH3 to the gate of p-channel MOSFET. A delay exists between the  
assertion of HSDRV_CH3 and assertion of LSDRV_CH3 to prevent  
excessive current flow during switching.  
27  
OUT  
The PWREN0 (Power Enable 0) pin is a programmable input used to  
28  
29  
30  
IN  
IN  
IN  
PWREN0  
enable (disable) selected supplies. When unused this pin should be  
tied to a solid logic level.  
The COMP2_CH3 (Channel 3 secondary Compensation) pin is the  
secondary compensation input of the channel 3 buck controller.  
The COMP1_CH3 (Channel 3 primary Compensation) pin is the  
COMP2_CH3  
COMP1_CH3 primary compensation input of the channel 3 buck controller. Each  
pin is internally connected to a programmable resistor divider.  
The VM_CH3 (Channel 3 Voltage Monitor) pin connects the channel  
31  
IN  
VM_CH3  
3 controller output. Internally the VM_CH3 pin connects to an internal  
programmable resistor divider.  
The GND pin should be connected to the common ground plane  
32  
PWR  
PWR  
GND  
GND  
through a short fat wire.  
PAD  
The exposed metal pad should be attached to ground.  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
8
SMB110  
Preliminary Information  
PACKAGE AND PIN DESCRIPTION  
Top view  
SMB110  
5mm x 5mm QFN-32  
32  
31  
30  
29  
28  
27  
26  
25  
VSTANDBY  
LDO_SUPPLY  
VM_CH2  
1
2
3
4
5
6
7
8
24  
23  
22  
21  
20  
19  
18  
17  
HEALTHY  
SDA  
SCL  
VREF_OUT  
COMP1_CH0  
COMP2_CH0  
LSDRV_CH0  
HOST_RESET  
COMP1_CH2  
COMP2_CH2  
GND  
HSDRV_CH2  
HVSUP2  
LSDRV_CH2  
9
10  
11  
12  
13  
14  
15  
16  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
9
SMB110  
Preliminary Information  
ABSOLUTE MAXIMUM RATINGS  
RECOMMENDED OPERATING CONDITIONS  
Commercial Temperature Range............... 0°C to +70°C  
VBATT Supply Voltage ..............................2.7V to +6.0V  
HVSUP Supply Voltage..............................2.7V to +6.0V  
LDO_SUPPLY...........................................GND to +6.0V  
All Others.................................................GND to VBATT  
Package Thermal Resistance (θJA)  
Temperature Under Bias .................... -55°C to +125°C  
Storage Temperature.......................... -65°C to +150°C  
Terminal Voltage with Respect to GND:  
VBATT Supply Voltage ................... -0.3V to +6.5V  
HVSUP Supply Voltage.................. -0.3V to +6.5V  
LDO_SUPPLY ................................ -0.3V to +6.5V  
All Others ...................................... -0.3V to VBATT  
Output Short Circuit Current .................…………100mA  
Reflow Solder Temperature (30 secs)................. 260°C  
Junction Temperature.......................................... 150°C  
ESD Rating per JEDEC....................................... 2000V  
Latch-Up testing per JEDEC.............................±100mA  
32 Lead QFN. ………..……………..……………...…TBD  
Moisture Classification Level 3 (MSL 3) per J-STD- 020  
RELIABILITY CHARACTERISTICS  
Data Retention ................................................. 100 Years  
Endurance..................................................100,000 Cycle  
Temperature Range  
0°C to +70°C  
Note - The device is not guaranteed to function outside its operating rating. Stresses listed under Absolute Maximum  
Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the  
device at these or any other conditions outside those listed in the operational sections of the specification is not implied.  
Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. Devices  
are ESD sensitive. Handling precautions are recommended.  
DC OPERATING CHARACTERISTICS  
(Over recommended operating conditions, unless otherwise noted. All voltages are relative to GND.)  
Symbol  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
Input supply voltage  
VBATT  
Input supply voltage  
2.7  
6.0  
V
(operational)  
Internally multiplexed with  
VBATT  
Gate drive voltage  
VBATT rising  
VLDO_SUPP  
VHVSUP  
VUVLO  
Linear regulator supply voltage  
Buck driver supply voltage  
Undervoltage lockout  
2.7  
2.7  
6.0  
6.0  
V
V
V
2.2  
2.0  
VBATT falling  
All voltage inputs monitored.  
No supplies switching,  
VBATT at 4.2V, LDO on with  
no output enabled  
IDD-MONITOR  
Monitoring current  
330  
µA  
Switching current for one output  
enabled  
Current drawn when one  
ISD  
mA  
1.2  
output enabled  
Total current all channels  
VBATT at 4.2V, LDO on with  
no load  
IDD-  
2.2  
mA  
V
switching.1  
VREF(INT)  
Oscillator  
fOSC  
fOSC  
OPP  
Internal voltage reference  
0.995  
-10  
1.005  
Oscillator frequency  
800  
kHz  
%
V
Oscillator frequency accuracy  
Oscillator peak to peak2 voltage  
Frequency stability for voltage  
+10  
1
0.1  
fSV  
%/V  
Frequency stability for  
fST  
%/°C  
0.04  
temperature  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
10  
SMB110  
Preliminary Information  
DC OPERATING CHARACTERISTICS (CONTINUED)  
(Over recommended operating conditions, unless otherwise noted. All voltages are relative to GND.)  
Symbol  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
Error Amplifier  
VACC  
Threshold Voltage accuracy  
Temperature stability  
Open loop voltage Gain  
Frequency bandwidth  
Output source current  
Output sink current  
%
%
dB  
MHz  
µA  
µA  
0.2  
0.2  
60  
30  
20  
TS  
AVOL  
BW  
At DC  
At AV=0 dB  
At 0.5V  
ISOURCE  
ISINK  
At 0.5V  
800  
LDO  
LDO_SUPPLY = 4.2V,  
VOUT  
Nominal output voltage  
Output voltage accuracy  
V
3.3  
0.3  
ILOAD=0A  
Percent of 3.3V output @  
VOUT  
%
10mA, LDO_SUPPLY = 4.2V  
VLOAD  
VLINE  
PSRR  
IQ  
Load regulation error  
Line regulation error  
Power supply rejection ratio  
Quiescent current  
%/V  
%/mA  
dB  
0.3  
0.17  
50  
50  
20  
100  
200  
300  
400  
No load  
20log(Vout/Vin) @ 10kHz  
VBATT = 4.2V, ILOAD=0A  
IOUT = 1 mA  
IOUT = 5 mA  
IOUT = 10 mA  
µA  
VDO  
Dropout voltage  
mV  
IOUT = 15 mA  
IOUT = 20 mA  
ILIMIT  
VN  
Maximum output current  
Output Noise voltage  
40  
mA  
mV  
Peak to peak  
1
Inverting Output Block Channel 0  
Programmable voltage set point  
VOUT  
VBATT=4.2V, ILOAD=0  
V
-35  
-0.5  
range  
Excluding external resistor  
divider accuracy  
COMP1 pin  
VOUT  
Output accuracy  
Feedback voltage reference  
%
V
0.5  
1.0  
VCOMP1  
VCOMP1  
Feedback voltage reference  
COMP1 pin  
%
-0.2  
+0.2  
accuracy  
ROH  
ROL  
High  
Low  
17  
3
RON  
LSDRV Output ON resistance  
LSDRV Duty Cycle  
%
V
85  
5
95  
15  
D.C.  
VREF_OUT pin programmable  
VREF_OUT  
Level shift voltage reference  
1
2
in 8mV steps  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
11  
SMB110  
Preliminary Information  
DC OPERATING CHARACTERISTICS (CONTINUED)  
(Over recommended operating conditions, unless otherwise noted. All voltages are relative to GND.)  
Symbol  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
Inverting Output Block Channel 0 (Continued)  
IREF_OUT  
ML  
VREF_OUT source current  
Minimum load3  
VREF_OUT = 1.5V  
µA  
kΩ  
100  
L=33uF, VO=-7.5V,  
10.1  
VIN=4.2V, VD=0.3V  
Boost Output Block Channel 1  
Programmable voltage set point  
VOUT  
VBATT=4.2V, ILOAD=0  
4.5  
35  
V
%
range  
Excluding external resistor  
divider accuracy  
Output high  
Output low  
High  
VOUT  
RDRVH  
Output accuracy  
0.5  
17  
3
HSDRV ON resistance  
Duty Cycle  
85  
5
95  
15  
D.C.  
%
Low  
COMP1 pin  
Programmable in 4mV steps  
VCOMP1  
Feedback voltage reference  
V
1.0  
Feedback voltage reference  
accuracy  
Minimum load4  
VCOMP1  
COMP1 pin  
-0.5  
50  
+0.5  
100  
%
L=33uF, VO=12V, VIN=4.2V,  
VD=0.3V  
ML  
29  
kΩ  
µA  
IPCHSEQ  
PCHSEQ sink current  
Voltage on PCHSEQ pin  
when LSDRV output is  
enabled  
ENTH  
Enable threshold  
200  
mV  
Buck Output Block Channels 2 and 3  
VBATT = 4.2V, ILOAD = 0  
VBATT = 6.0V, ILOAD = 0  
0.5  
0.6  
3.8  
5.4  
VOUT  
Voltage nominal set point range  
V
%
Including internal resistor  
VOUT  
RDRVH  
Output accuracy  
0.5  
divider  
Output high  
Output low  
8
8
HSDRV ON resistance  
Output high  
Output low  
17  
3
RDRVL  
LSDRV ON resistance  
COMP1 pin  
Programmable in 4mV steps  
VCOMP1  
VCOMP1  
D.C.  
Feedback voltage reference  
V
mV  
%
1.0  
Feedback voltage reference  
accuracy  
COMP1 pin  
-0.5  
+0.5  
High  
Low  
85  
5
95  
15  
Duty Cycle  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
12  
SMB110  
Preliminary Information  
DC OPERATING CHARACTERISTICS (CONTINUED)  
(Over recommended operating conditions, unless otherwise noted. All voltages are relative to GND.)  
Symbol  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
Miscellaneous  
VIH  
VIL  
VOL  
IOL  
Input high voltage  
Input low voltage  
Open drain outputs  
Output low current  
0.9xVDD_CAP  
0.1xVDD_CAP  
V
V
V
ISINK = 1mA  
0
0
0.4  
1.0  
mA  
Programmable Monitoring Thresholds  
Programmable UV1  
threshold voltage  
Programmable UV1  
V
VPUV1  
2.55  
-20  
3.60  
+20  
3.60  
+20  
threshold  
measured on VBATT pin  
in 150 mV increments  
VPUV1  
VPUV2  
UV1 accuracy  
mV  
V
Programmable UV2  
threshold voltage  
Programmable UV2  
threshold  
2.55  
-20  
measured on VBATT pin  
in 150 mV increments  
VPUV2  
UV2 accuracy  
mV  
%
-5  
For channels 1-3.  
Relative to nominal set  
point voltage  
Programmable under  
voltage threshold  
-10  
-15  
-20  
PUVTH  
+5  
For channels 1-3.  
Relative to nominal set  
point voltage  
Programmable over voltage  
threshold  
+10  
+15  
+20  
%
%
POVTH  
-6.2  
-12.4  
-18.6  
-24.8  
+6.2  
Programmable under  
voltage threshold5  
For channel 0. VO=-7.5V,  
R1=392K, R2=33.2K  
PUVTH  
+12.4  
+18.6  
+24.8  
Programmable over voltage  
threshold6  
For channel 0. VO=-7.5V,  
R1=392K, R2=33.2K  
%
POVTH  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
13  
SMB110  
Preliminary Information  
AC OPERATING CHARACTERISTICS  
(Over recommended operating conditions, unless otherwise noted. All voltages are relative to GND.)  
Symbol  
Parameter  
Conditions  
Min  
1.3  
Typ  
1.5  
12.5  
25  
Max  
1.7  
Unit  
10.6  
21.3  
42.5  
1.3  
14.4  
28.8  
57.5  
1.7  
Programmable power-On Programmable  
power-On  
sequence  
tPPTO  
ms  
sequence timeout period. position to sequence position delay.  
50  
1.5  
12.5  
25  
10.6  
21.3  
42.5  
21.3  
42.5  
85  
14.4  
28.8  
57.5  
28.8  
57.5  
115  
230  
Programmable power-off  
Programmable power-off sequence  
tDPOFF  
ms  
ms  
sequence timeout period. position to sequence position delay.  
50  
25  
Programmable time following assertion of  
50  
Programmable reset  
last supply before nRESET pin is released  
tPRTO  
time-out delay  
high.  
100  
200  
OFF  
50  
170  
Time between active enable in which  
corresponding outputs must exceed there  
42.5  
85  
57.5  
115  
230  
Programmable sequence  
programmed under voltage threshold. If  
termination period  
tPST  
ms  
exceeded, a force shutdown will be  
100  
200  
0
initiated.  
170  
Period for which fault must persist before  
Programmable glitch filter fault triggered actions are taken. Present  
on all buck, boost, and inverting supplies.  
tPGF  
µs  
6.8  
340  
170  
85  
8
9.2  
460  
230  
115  
76.7  
57.5  
38.3  
28.8  
23  
400  
200  
100  
66.7  
50  
56.7  
42.5  
28.3  
21.3  
17.0  
Programmable slew rate  
reference  
Adjustable slew rate factor proportional to  
output slew rate.  
SRREF  
V/s  
33.3  
25  
20  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
14  
SMB110  
Preliminary Information  
AC OPERATING CHARACTERISTICS (CONTINUED)  
(Over recommended operating conditions, unless otherwise noted. All voltages are relative to GND.)  
Symbol  
Inverting Output Block Channel 0  
HS Driver output rise time CG=100pF, VBATT=4.2V  
HS Driver output fall time CG=100pF, VBATT=4.2V  
Boost Output Block Channel 1  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
tRH  
tFH  
10  
10  
ns  
ns  
LS Driver output rise time CG=100pF, VBATT=4.2V  
LS Driver output fall time CG=100pF, VBATT=4.2V  
tRL  
tFL  
10  
10  
ns  
ns  
Buck Output Block Channels 2 and 3  
LS Driver output rise time CG=100pF, VBATT=4.2V  
LS Driver output fall time CG=100pF, VBATT=4.2V  
HS Driver output rise time CG=100pF, VBATT=4.2V  
tRL  
tFL  
10  
10  
15  
5
ns  
ns  
ns  
ns  
tRH  
tFH  
HS Driver output fall time  
CG=100pF, VBATT=4.2V  
High to low transition on HSDRV  
20  
10  
Driver non-overlap delay  
tDT  
ns  
Low to high transition on buck HSDRV  
1. The total current drawn when all supplies are switching will not equal the sum of the buck, boost, and inverting buck-boost channels current  
consumption when switching independently. This is due to current overhead to commence sequencing.  
2. Guaranteed by design.  
3. The minimum load for the Inverting Boost-Buck channel is defined by the following equation: where VO = Programmed output voltage, VIN =P-  
Channel MOSFET source voltage, L = inductance, Vd = forward diode drop (0.6V silicon, 0.3V Schottky). Lesser values may exist  
2*L*Vout *(Vout - Vd)  
Rmax =  
VIN2*1.25E-8  
4. The minimum load for Boost channels is defined by the following equation: where VO = Programmed output voltage, VIN =P-Channel MOSFET  
source voltage, L = inductance, and Vd = forward diode drop (0.6V silicon, 0.3V Schottky. Lesser values may exist  
2*L*Vout*(Vout - VIN + Vd)  
Rmax =  
VIN2*1.25E-8  
5. The Channel 0 programmable under voltage setting is calculated from the following formula: where VREF_OUT is the voltage o the VREF_OUT  
pin and R1 and R2 are the upper and lower resistors in the external voltage divider, n corresponds to the available user programmable settings  
VREF_OUT -.95(1+R2/R1)  
VREF_OUT - (1+R2/R1)  
% n= 1,2,3,4  
Ch 0 PUVTH = -100n 1 -  
6. The Channel 0 programmable over voltage setting is calculated from the following formula: where VREF_OUT is the voltage o the VREF_OUT pin  
and R1 and R2 are the upper and lower resistors in the external voltage divider, n corresponds to the available user programmable settings  
VREF_OUT -.95(1+R2/R1)  
VREF_OUT - (1+R2/R1)  
n= 1,2,3,4  
%
Ch 0 POVTH = 100n 1 -  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
15  
SMB110  
Preliminary Information  
I2C-2 WIRE SERIAL INTERFACE AC OPERATING CHARACTERISTICS –100 kHz  
(Over recommended operating conditions, unless otherwise noted. All voltages are relative to GND.)  
100kHz  
Typ  
Symbol  
Description  
Conditions  
Min  
0
4.7  
4.0  
Max Units  
fSCL  
TLOW  
THIGH  
SCL clock frequency  
Clock low period  
Clock high period  
100  
kHz  
µs  
µs  
Before new transmission - Note  
tBUF  
Bus free time  
4.7  
µs  
1/  
tSU:STA  
tHD:STA  
tSU:STO  
tAA  
Start condition setup time  
Start condition hold time  
Stop condition setup time  
Clock edge to data valid  
4.7  
4.0  
4.7  
0.2  
µs  
µs  
µs  
µs  
3.5  
SCL low to valid SDA (cycle n)  
SCL low (cycle n+1) to SDA  
tDH  
Data output hold time  
0.2  
µs  
change  
tR  
tF  
tSU:DAT  
tHD:DAT  
TI  
SCL and SDA rise time  
SCL and SDA fall time  
Data in setup time  
Note 1/  
Note 1/  
1000  
300  
ns  
ns  
ns  
ns  
ns  
ms  
ms  
250  
0
Data in hold time  
Noise filter SCL and SDA  
Write cycle time config  
Write cycle time EE  
Noise suppression  
Configuration registers  
Memory array  
100  
tWR_CONFIG  
tWR_EE  
10  
5
Note: 1/ - Guaranteed by Design.  
TIMING DIAGRAMS  
tWR (For Write Operation Only)  
tHIGH  
tLOW  
tR  
SCL
tSU:SDA  
tF  
tBUF  
tHD:DAT  
tSU:DAT  
tSU:STO  
tHD:SDA  
SDA (IN)  
tAA  
tDH  
SDA (OUT)  
Figure 4 – I2C timing diagram  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
16  
SMB110  
Preliminary Information  
EFFICIENCY GRAPHS  
Channel 1 Boost 6.0V  
Channel 0 Inverting -7.5V  
Channel 1 Boost 12V  
0.85  
0.8  
0.96  
0.94  
0.92  
0.9  
0.9  
0.85  
0.8  
0.75  
0.7  
0.65  
0.6  
0.88  
0.86  
0.84  
0.82  
0.8  
3.0V  
3.3V  
3.6V  
3.8V  
4.2V  
3.0V  
3.3V  
3.6V  
3.8V  
4.2V  
0.75  
0.7  
4.2V  
3.8V  
3.6V  
3.0V  
0.55  
0.5  
0.65  
0.6  
0.45  
0.4  
0.78  
0
0.2  
0.4  
0.6  
0.8  
1
0
0.01  
0.02  
Current (Amps)  
0.03  
0.04  
0
0.01  
0.02  
0.03  
Current (Amps)  
Channel 3 (Ch 1 Boost + Buck) 3.0 Volts  
Current (Amps)  
Channel 3 (Ch 1 Boost + Buck) 5.0 Volts  
Channel 2 Buck 1.2V  
0.9  
0.8  
0.7  
0.6  
0.5  
0.4  
0.3  
0.2  
0.1  
0
0.9  
0.95  
0.85  
0.8  
0.9  
0.85  
0.8  
3.0V  
3.3V  
3.6V  
3.8V  
4.2V  
3.0V  
3.3V  
3.6V  
3.8V  
4.2V  
3.0V  
3.3V  
3.6V  
3.8V  
4.2V  
0.75  
0.7  
0.75  
0.7  
0.65  
0.65  
0.6  
0.6  
0.01  
0
0.1  
0.2  
0.3  
0.4  
0.11  
0.21  
Current (Amps)  
0.31  
0
0.2  
0.4  
0.6  
Current (Amps)  
Current (Amps)  
Channel 2 Buck 2.5 Volts  
0.94  
0.92  
0.9  
0.88  
0.86  
0.84  
0.82  
0.8  
3.0V  
3.3V  
3.6V  
3.8V  
4.2V  
0
0.1  
0.2  
0.3  
Current (Amps)  
(All measurements are taken at 25°C, and are based on the Applications Schematic.)  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
17  
SMB110  
TRANSIENT RESPONSE  
CHANNEL 2 BUCK TRANSIENT  
RESPONSE  
CHANNEL 2 BUCK TRANSIENT  
RESPONSE  
VSU  
VSU  
AC-COUPLED  
AC-COUPLED  
50mV/div  
50mV/div  
0V  
0A  
0V  
0V  
ISD  
ISD  
100mA/div  
100mA/div  
0A  
VIN = 4.2V VOUT = 1.2V  
VIN = 4.2V VOUT = 2.5  
200 us/div  
200 us/div  
CHANNEL 3 BUCK TRANSIENT  
RESPONSE  
CHANNEL 3 BUCK TRANSIENT  
RESPONSE  
VSU  
VSU  
AC-COUPLED  
AC-COUPLED  
50mV/div  
0V  
50mV/div  
ISD  
ISD  
0A  
0A  
200mA/div  
100mA/div  
V
IN = 4.2V VOUT = 3.0V  
VIN = 4.2V VOUT = 5.0V  
200 us/div  
200 us/div  
CHANNEL 0 INVERTING TRANSIENT  
RESPONSE  
CHANNEL 1 STEP UP TRANSIENT  
RESPONSE  
VSU  
VSU  
AC-COUPLED  
50mV/div  
0V  
AC-COUPLED  
0V  
0A  
50mV/div  
ISD  
ISD  
10mA/div  
5mA/div  
0A  
VIN = 4.2V VOUT = -7.5V  
200 us/div  
VIN = 4.2V VOUT = 12V  
200 us/div  
(All measurements are taken at 25°C, and are based on the Applications Schematic.)  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
18  
SMB110  
Preliminary Information  
TIMING DIAGRAMS: POWER-ON SEQUENCE  
SEQUENCE POSITION  
0
1
2
3
4
VBATT  
VSTANDBY  
PWREN0 OR  
I2C ENABLE  
Sequence Delay  
INTERMEDIATE  
BOOST  
PWREN0 OR  
I2C ENABLE  
STEP-UP,STEP-DOWN,  
OR INVERTING  
OUTPUT  
PWREN0 OR  
I2C ENABLE  
STEP-UP,STEP-DOWN,  
OR INVERTING  
OUTPUT  
PWREN0 OR  
I2C ENABLE  
STEP-UP,STEP-DOWN,  
OR INVERTING  
OUTPUT  
tRESET  
TIMEOUT  
HEALTHY  
nRESET  
Figure 5 – SMB110 power-On sequence. Any PWM channel may be enabled or disabled through an I2C  
command or by the PWREN0 pin.  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
19  
SMB110  
Preliminary Information  
APPLICATIONS INFORMATION  
DEVICE OPERATION  
enable, and sequencing with channel bypass. In  
addition, each channel may be powered on in a manual  
mode, independent of the sequence position. The  
power-on sequencing mode selection is programmable  
over the I2C bus and stored in the non-volatile memory.  
POWER SUPPLY  
The SMB110 can be powered from an input voltage  
between 2.7-6.0 volts applied between the VBATT pin  
and ground. The input voltage applied to the VBATT pin  
is internally regulated and used as an internal VBATT  
supply. The VBATT pin is monitored by an  
UnderVoltage Lockout (UVLO) circuit, which prevents  
the device from turning on when the voltage at this  
node is less than the UVLO threshold.  
NORMAL CASCADE SEQUENCING  
During Normal Sequencing, the sequence position  
counter is initialized to the first sequence position  
(position 1), each channel occupying this position then  
waits an individual programmable timeout period (tPPTO  
)
POWER-ON/OFF CONTROL  
of 1.5, 12.5, 25, or 50 ms. Once enabled, all channels  
occupying the first sequence position will begin a soft-  
start. As the output voltage of the channel is ramped  
up, it is monitored by a comparator based, user  
programmable, under-voltage threshold sensor. After  
this threshold is exceeded, indicating that the selected  
channel(s) have reached their nominal operating range  
the sequence position counter is incremented, and fault  
monitoring begins for that channel. Once all channels  
occupying the first sequence position have surpassed  
their under-voltage thresholds, the power-on delay for  
the next sequence position will begin. This process  
continues until all channels have been sequenced on  
and are above their under-voltage threshold.  
The outputs on the SMB110 can be turned on in one of  
three ways: first a general purpose enable input pin  
PWREN0, second an I2C Power on command can be  
issued, or third if a programmable bit is set to initiate  
the power on process when the UVLO threshold is  
exceeded. a restart will only occur if the power-on pin is  
toggled or an I2C Power on command is issued.  
ENABLE  
Once a power on command has been issued, the  
power on process can be controlled by means of an  
enable signal. Each channel can be controlled by one  
of four enable signals and the assignment type can be  
mixed and matched for each of the four channels. The  
enable signal can stall the power-on process until the  
enable is valid, or disable a controller once all supplies  
have been enabled. There are two ways to generate  
the enable signal; the first approach allows the enable  
signal to be assigned the PWREN0 pin, and the second  
approach allows the enable to be controlled by the  
contents of a volatile register that can be written to at  
any time. This volatile register will be automatically  
initialized once the UVLO threshold has been exceeded  
to a known programmed state.  
SEQUENCING WITH ENABLE  
During the Sequencing With Enable mode, sequencing  
commences as with the Normal Sequencing, except  
that prior to a channel beginning to soft-start, the  
enable corresponding to that channel must be asserted.  
In the event that the enable is not asserted, sequencing  
will halt indefinitely until a valid enable is provided.  
Once a valid enable is provided, a soft-start function will  
begin for that channel. This process will continue until  
all channels occupying the first sequence position are  
above their under-voltage settings, at which point the  
sequence position counter will be incremented.  
POWER-ON SEQUENCING  
Each channel on the SMB110 may be placed in any  
one of four unique sequence positions. To provide  
programmable order, the SMB110 navigates between  
these sequence positions using a feedback-based  
cascade-sequencing circuit. Cascade sequencing is the  
process in which each channel is continually compared  
against a programmable reference voltage until the  
voltage on the monitored channel exceeds the  
reference voltage, at which point an internal sequence  
position counter is incremented and the next sequence  
position is entered.  
SEQUENCING WITH CHANNEL BYPASS  
When the Sequencing With Channel Bypass mode is  
selected, sequencing will commence as with the  
Sequencing With Enable, except that if the enable  
signal is not asserted by the end of the power-on delay  
period, that channel will be bypassed. If no other  
channels occupy the current sequence position, the  
sequence position counter will be incremented  
beginning the power-on delay for all channels in the  
next sequence position. Once a channel has been  
bypassed, it may still be enabled any time prior to a  
power off operation.  
Once power-on sequencing has been initiated,  
automated sequencing may commence in one of three  
ways (Figure 7): normal sequencing, sequencing with  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
20  
SMB110  
Preliminary Information  
APPLICATIONS INFORMATION (CONTINUED)  
MANUAL MODE  
SMB110 are user programmable and may be set to  
either 0 or 8 µs.  
The SMB110 also provides a manual power-on mode in  
which each channel may be enabled individually  
irrespective of the state of other channels. In this mode,  
the enable has complete control over the channel, and  
all sequencing is ignored. In Manual mode channels will  
not be disabled in the event of a fault.  
In the event that one or more channels violate their  
respective UV/OV setting for a period exceeding that  
specified by the glitch filter, all channels (not set to  
Manual mode) can optionally be powered off and-or,  
the healthy pin can be triggered. The programmable  
power off conditions that may result from a threshold  
violation include the immediate power off all supplies  
(force-shutdown) or the sequence of all supplies off.  
Monitoring is accomplished by a comparator-based  
approach, in which a programmable voltage reference  
is compared against the monitored signal. Each  
channel possesses a dedicated reference voltage  
generated by a programmable level shifting digital to  
analog converter. Each of which can be set from 0-1.0  
volts in 4mV increments.  
POWER OFF OPTIONS  
FORCE-SHUTDOWN  
When a battery fault occurs, a UV or OV is detected on  
any PWM channel, or an I2C force-shutdown command  
is issued, all channels will be immediately disabled.  
SEQUENCE TERMINATION TIMER  
At the beginning of each sequence position, an internal  
programmable timer will begin to time out. When this  
timer has expired, the SMB110 will automatically  
perform a force-shutdown operation. This timer is user  
BATTERY MONITORING  
programmable with  
a
programmable sequence  
The battery voltage is monitored for two user  
termination period (tPST) of 50,100,200 ms; this function  
can also be disabled.  
programmable UV settings via the VBATT pin  
The SMB110 contains two user programmable voltage-  
monitoring levels, UV1 and UV2. Battery voltage, like  
all monitored voltages, is compared against a user  
programmable voltage set internally by a digital to  
analog converter.  
Once the voltage on the VBATT pin has fallen below  
either of the programmable under voltage set points the  
SMB110 can be programmed to respond in one of  
three ways, it can perform: a power-off operation, a  
force-shutdown operation, or take no action. When  
programmed to perform a power-off or force-shutdown  
operation the SMB110 can optionally be programmed  
to latch the outputs off until an I2C power-on command  
is issued or immediately restart once the UV condition  
has been removed.  
POWER OFF SEQUENCING  
The SMB110 has a power-off sequencing operation.  
During a power off operation the supplies will be  
powered off in the reverse order they where powered  
on in. During the power off sequencing, all enables are  
ignored.  
When a power-off command is issued the SMB110 will  
set the sequence position counter to the last sequence  
position and disable that channel without soft-start  
control; once off, the power off delay for the channel(s)  
in the next to last sequence position will begin to  
timeout, after which that channel(s) will be disabled.  
This process will continue until all channels have been  
disabled and are off. The programmable power-off  
sequence timeout period (tDPOFF) can be set to 1.5,  
12.5, 25, or 50 ms.  
OUTPUT VOLTAGE  
The PWM output voltages are set by a resistor divider  
from the output to the COMP1 node; see Figure 6. For  
the buck channels (Ch[2:3]), the voltage divider is  
internal to the part and programmable. The resistor  
divider may be set by adjusting a 100 kresistor string  
with 8 taps from R1 = 20-90 k. For the boost output  
(Ch1), the resistor divider is external and any  
appropriate value of R1 an R2 can be chosen. The  
reference voltage that sets the output is user  
programmable, and may be set anywhere from 0-1.0V  
in 4 mV increments for channels 1 to 3, channel 0 is  
fixed at 1.0V. The Channel 0 inverting output is set by  
the external resistor divider and the VREF_OUT  
If a channel fails to turn off within the sequence  
termination period, the sequence termination timer will  
initiate a force shutdown, if enabled.  
MONITORING  
The SMB110 monitors all 4 PWM outputs for under-  
voltage (UV) and over-voltage (OV) faults. The  
monitored levels are user programmable, and may be  
set at 5,10, 15, and 20 percent of the nominal output  
voltage.  
Each output possesses a glitch filter to ensure that  
short violations in the UV or OV settings will not result  
in a fault-triggered action. All glitch filters on the  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
21  
SMB110  
Preliminary Information  
APPLICATIONS INFORMATION (CONTINUED)  
voltage, which varies from 1.0 – 2.0V in 8 mV  
SOFT START  
increments  
The SMB110 provides a programmable soft-start  
function for all PWM outputs. The soft-start control  
limits the slew rate that each output is allowed to ramp  
up without the need for an external capacitor. The soft  
start slew rate is proportional to the product of the  
output voltage and a slew rate reference; see Figure 5.  
This global reference is programmable and may be set  
to 400,200,100,67,50,33,25, and 20 volts per second.  
The slew rate control can also be disabled on any  
channel not requiring the feature.  
LDO STANDBY VOLTAGE  
The SMB110 has an internal 3.3 volt Low Dropout  
(LDO) linear regulator. While the battery voltage is  
above the UV2 level this supply is powered from the  
LDO_SUPPLY pin, however, when the battery voltage  
drops below the UV2 level the LDO supply voltage will  
be routed to the battery through an internal analog  
multiplexer. The LDO will continue to be supplied by the  
battery until the latched UV2 pin is released. The LDO  
will be disabled once the Battery voltage falls below the  
UV2 level.  
Vout  
VOUT  
CHANNEL 0  
CHANNELS 1 TO 3  
R2  
R2  
COMP1  
COMP1  
+
+
1.0V  
VREF  
R1  
R1  
VREF_OUT  
R1 AND R2 INTERNAL  
FOR CHANNELS 2 AND 3  
Figure 6: The output voltage is set by the resistor divider. The resistor divider is internal for all buck channels.  
VREF is programmable from 0 to 1.0V in 4 mV increments and VREF_OUT is programmable from 1.0 to 2.0V in 8  
mV increments. All voltage references are programmable via the I2C interface.  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
22  
SMB110  
Preliminary Information  
APPLICATIONS INFORMATION (CONTINUED)  
R E S T A R T A F T E R P O W E R -  
I 2  
N
C
P O  
W
E R  
O
F F O R  
O
C O  
M
M
A N D  
F O R C E - S H U T D O  
W N  
B E G I N  
S E Q U E N C I N G  
S E Q U E N C E  
P O S I T I O  
N 1  
C U R R E N T  
S E Q U E N C E  
P O S I T I O  
N E X T  
S E Q U E N C E  
N
P O S I T I O  
N
C H A N N E L - S P E C I F I C  
P R O G R A M A B L E  
P T I O N S  
M
O
N O R M A L  
S E Q U E N C I N G  
S E Q U E N C I N G  
I T H E N A B L E  
S E Q U E N C I N G  
W
I T H C H A N N E L  
B Y P A S S  
W
E N A B L E  
I 2 C P W  
=
P W R E N 0 P I N  
E N A B L E P W R E N 0 P I N  
X O  
I 2 C P W R E N A B L E B I T  
=
X O  
R
R
R
E N A B L E B I T  
P O W E R  
P O W E R  
P O W E R  
O N D E L A Y  
O N D E L A Y  
O N D E L A Y  
W
A I T F O R  
E N A B L E  
E N A B L E  
L O W  
E N A B L E  
H I G H  
E N A B L E  
L O W  
E N A B L E  
H I G H  
S O F T -  
S T A R T  
W
A I T F O R  
E N A B L E  
E N A B L E  
H I G H  
E N A B L E  
L O W  
M O N I T O R  
S O F T -  
S T A R T  
V O U T < = U V  
V O U T < = U V  
Figure 7 – Power-on sequencing flow chart: There are three automated power-on sequencing modes, and a  
manual mode.  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
23  
SMB110  
Preliminary Information  
APPLICATIONS INFORMATION (CONTINUED)  
MINIMUM LOAD  
The duty cycle is limited to a 10-90% range.  
Consequently, the boost channels require a minimum  
load to prevent over voltage conditions from occurring.  
This may be overcome by attaching a resistor preload  
to the output that matches the minimum load  
requirements. This approach will result in a constant  
current consumption while the outputs are enabled.  
Alternatively, a zener diode (with a higher breakdown  
voltage than the output) can be connected across the  
output clamping the output voltage. This approach will  
not draw current when the load is enabled on the  
output.  
The margin command registers contain two bits for  
each channel that decode the commands to margin  
high, margin low, or control to the nominal setting.  
Therefore, any combination of margin high, margin low,  
and nominal control is allowed in the margining mode.  
Once the SMB110 receives the command to margin the  
supply voltages, it begins adjusting the supply voltages  
to move toward the desired setting. When all channels  
are at their voltage setting, a bit is set in the margin  
status registers.  
Note: Configuration writes or reads of registers  
should not be performed while margining.  
MARGINING  
A typical application utilizing the margining functionality  
is depicted in Figure 8. When used with a boost  
controller setup as a constant current white LED driver,  
margining can be used to adjust the current through the  
LED chain as an adjustable brightness control.  
The SMB110 has two additional voltage settings for  
channels 0-3, margin high and margin low. The margin  
high and margin low voltage settings have the same  
voltage range as the controllers’ nominal output  
voltage. These settings are stored in the configuration  
registers and are loaded into the voltage setting by  
margin commands issued via the I2C bus.  
VIN  
PCHSEQ  
SMB110  
BOOST  
LSDRV  
COMP1(0-1.0V)  
COMP2  
Figure 8
Boost configured as a constant current white LED driver with adjustable current capabilities.  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
24  
SMB110  
Preliminary Information  
APPLICATIONS INFORMATION (CONTINUED)  
VBATT  
C20  
10uF  
2.7 to 5.5V  
L6  
R9  
10  
VBATT  
Place close to part  
Q2  
MOSFET P  
D3 DIODE SCHOTTKY  
Channel  
Setpoint -7.45V  
Programmable  
0
INDUCTOR FERRITE  
L3  
C44  
C43  
33uH  
0.1uF  
10uF  
C2  
C1  
VREF_OUT  
0.1uF  
1uF  
C18  
from -0.8V to -9  
22uF  
C16  
R6  
392K  
x
VBATT  
U2  
100pF  
VBATT VBATT VBATT  
SMB110  
5
6
7
4
COMP1_CH0  
COMP2_CH0  
LSDRV_CH0  
VREF_OUT  
9
R8  
C17  
R5  
316  
C15  
VDDCAP  
VBATT  
11K  
3300pF  
3300pF  
10  
R20  
47K  
R22  
47K  
R23  
47K  
R7  
11  
16  
12  
13  
C38  
0.1uF  
33K  
PCHSEQ_CH1  
LSDRV_CH1  
COMP1_CH1  
COMP2_CH1  
28  
PWREN0  
PWREN0  
14  
1
RESET#  
HEALTHY  
nRESET  
22  
19  
17  
21  
20  
18  
HEALTHY  
VM_CH2  
HSDRV_CH2  
LSDRV_CH2  
COMP1_CH2  
COMP2_CH2  
HVSUP2  
8
HOST_RESET  
HOST_RESET  
LDO_SUPPLY  
VSTANDBY  
IMBUS  
R17 10  
23  
24  
VBATT  
3.3V LDO  
Q4  
R19  
100K  
Q2(P)  
VBATT  
31  
27  
25  
30  
29  
26  
C28  
C29 C27  
VM_CH3  
HSDRV_CH3  
LSDRV_CH3  
COMP1_CH3  
COMP2_CH3  
HVSUP3  
10uF  
0.1uF  
0.01uF  
R24  
47K  
R27  
47K  
C35  
C34  
L4  
33uH  
10uF  
0.1uF  
2
3
SDA  
SCL  
SDA  
SCL  
R18 10  
D4 DIODE SCHOTTKY  
IMBUS  
Q1(N)  
MOSFET DUAL  
Channel  
Setpoint 5.5V  
1
C25  
22uF  
R14  
90K  
C24  
100pF  
Programmable from  
0.8V to .9  
VBATT  
x
IMBUS  
R16  
15K  
C22  
1800pF  
R15  
432  
C23  
2700pF  
R21  
C39  
10uF  
6.8K  
Q1  
Q2(P)  
R10  
10  
IMBUS  
L1  
6.8uH  
R11  
10  
Channel  
Setpoint  
3.3V  
Programmable  
from 0.8V to  
2
Q1(N)  
MOSFET DUAL  
C32  
C33  
C5  
10uF  
0.1uF  
C9  
22uF  
2700pF  
C10  
68pF  
.9  
x VBATT  
R1  
365  
R2  
12K  
C11  
1000pF  
Q3  
Q2(P)  
R12  
10  
VBATT  
L2  
6.8uH  
Channel  
3
Setpoint 5.0V  
Programmable  
from 0.8V to .9  
R13  
10  
Q1(N)  
MOSFET DUAL  
C30  
C31  
C7  
10uF  
0.1uF  
C12  
22uF  
x
VBATT  
2700pF  
C13  
68pF  
R4  
365  
R3  
12K  
C14  
1000pF  
Figure 9 Applications schematic.  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
25  
SMB110  
Preliminary Information  
APPLICATIONS INFORMATION (CONTINUED)  
Vendor / Part  
Item  
Description-  
Qty  
Ref. Des.  
Number  
Resistors  
365, 1/16W, 1%, 0402, SMD  
12K1/16W, 1%, 0402, SMD  
316K, 1/16W, 1%, 0402, SMD  
392K, 1/16W, 5%, 0402, SMD  
33K, 1/16W, 5%, 0402, SMD  
11K, 1/16W, 5%, 0402, SMD  
10, 1/16W, 5%, 0402, SMD  
90K, 1/16W, 5%, 0402, SMD  
432, 1/16W, 5%, 0402, SMD  
15K, 1/16W, 5%, 0402, SMD  
100K, 1/16W, 1%, 0402, SMD  
47K, 1/16W, 5%, 0402, SMD  
6.8K, 1/16W, 1%, 0402, SMD  
Any  
1
2
3
4
5
6
7
8
9
10  
11  
12  
13  
2
2
1
1
1
1
7
1
1
1
1
1
5
R1, R4  
R2, R3  
R5  
R6  
R7  
Any  
Any  
Any  
Any  
Any  
Any  
Any  
R8  
R9, R10, R11, R12, R13, R17, R18  
R14  
R15  
R16  
R19  
Any FDC6432SH  
Any  
Any  
Any  
Any  
R20, R22, R23, R24, R27  
R21  
Capacitors  
Any  
Any  
Any  
Any  
Any  
Any  
Any  
Any  
Any  
Any  
Any  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
7
1
4
3
2
2
2
2
7
1
1
C1, C29, C31, C33, C34, C38, C43  
C2  
C5, C7, C18, C25  
C9, C12, C23  
C10, C13  
C11, C14  
C15, C17  
C16, C24  
0.1uF, 16V, ceramic, X7R, 0402, SMD  
1uF, 16V, ceramic, X7R, 0402, SMD  
22uF, 6.3V, ceramic, Y5V, 1210, SMD  
2700pF, 50V, ceramic, X7R, 0402, SMD  
68pF , 50V, ceramic, X7R, 0402, SMD  
1000pF, 50V, ceramic, X7R, 0402, SMD  
3300pF, 50V, ceramic, COG, 0402, SMD  
100pF, 50V, ceramic, C0G, 0402, SMD  
10uF, 6.3V, ceramic, X5R, 0805, SMD  
1800pF, 50V ceramic, X7R, 0402, SMD  
0.01uF, 50V, ceramic, X7R, 0402, SMD  
C20, C28, C30, C32, C35, C39, C44  
C22  
C27  
Semiconductors  
Panasonic,  
MA2SD24  
Fairchild,  
25  
26  
Diode, Schottky, 20V, 200mA SS-MI  
MOSFET p-channel, 20V, 0.05 Ohm.  
2
1
D3, D4  
Q2  
FDC640P  
Fairchild,  
MOSFET, Complementary, Fairchild  
Semiconductor, FDC6420C  
27  
28  
FDC6420C or  
equivalent  
Summit  
3
1
Q1, Q3, Q4  
U1  
SMB110N  
Microelectronics  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
26  
SMB110  
Preliminary Information  
APPLICATIONS INFORMATION (CONTINUED)  
Item  
Description-  
Vendor / Part Number  
Qty  
Ref. Des.  
Coilcraft DO1608C-333 or Asatech  
33uH  
29  
L2, L3, L8  
Inductor, 33uH, SMD  
3
Sumida Corp CR436R8 or Coilcraft  
DO1608C-682 or Asatech 6.8uH  
30  
Inductor, 6.8uH, SMD  
3
L4, L5, L7  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
27  
SMB110  
Preliminary Information  
DEVELOPMENT HARDWARE & SOFTWARE  
The end user can obtain the Summit SMX3200 parallel  
port programming system or the I2C2USB (SMX3201)  
USB programming system for device prototype  
development. The SMX3200(1) systems consists of a  
programming Dongle, cable and WindowsTM GUI  
software. It can be ordered on the website or from a  
local representative. The latest revisions of all software  
and an application brief describing the SMX3200 and  
then configured on-screen via an intuitive graphical user  
interface employing drop-down menus.  
The Windows GUI software will generate the data and  
send it in I2C serial bus format so that it can be directly  
downloaded to the SMB110 via the programming Dongle  
and cable. An example of the connection interface is  
shown in Figure 11.  
When design prototyping is complete, the software can  
generate a HEX data file that should be transmitted to  
Summit for approval. Summit will then assign a unique  
customer ID to the HEX code and program production  
devices before the final electrical test operations. This  
will ensure proper device operation in the end  
application.  
SMX3201  
are  
available  
from  
the  
website  
(http://www.summitmicro.com).  
The SMX3200 programming Dongle/cable interfaces  
directly between a PC’s parallel port and the target  
application; while the SMX3201 interfaces directly to the  
PC’s USB port and the target application. The device is  
Top view of straight 0.1" x 0.1 closed-side  
connector. SMX3200(1) interface cable  
connector.  
Pin 9, 5.0V  
Pin 10, Reserved  
Pin 8, Reserved  
Pin 6, MR#  
Pin 7, 10V  
Pin 5, Reserved  
Pin 3, GND  
Pin 1, GND  
Pin 4, SDA  
Pin 2, SCL  
10 9  
8
6
4
2
7
5
3
1
SMB110  
0.1µF  
SDA  
SCL  
GND  
Figure 10 -- SMX3200(1) Programmer I2C serial bus connections to program the SMB110.  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
28  
SMB110  
Preliminary Information  
I2C PROGRAMMING INFORMATION  
SERIAL INTERFACE  
Access to the configuration registers, general-purpose  
memory and command and status registers is carried  
out over an industry standard 2-wire serial interface  
(I2C). SDA is a bi-directional data line and SCL is a clock  
input. Data is clocked in on the rising edge of SCL and  
clocked out on the falling edge of SCL. All data transfers  
begin with the MSB. During data transfers, SDA must  
remain stable while SCL is high. Data is transferred in 8-  
bit packets with an intervening clock period in which an  
Acknowledge is provided by the device receiving data.  
The SCL high period (tHIGH) is used for generating Start  
and Stop conditions that precede and end most  
transactions on the serial bus. A high-to-low transition of  
SDA while SCL is high is considered a Start condition  
while a low-to-high transition of SDA while SCL is high is  
considered a Stop condition.  
After the last byte is clocked in and the host receives an  
Acknowledge, a Stop condition must be issued to initiate  
the nonvolatile write operation.  
READ  
The address pointer for the non-volatile configuration  
registers and memory registers as well as the volatile  
command and status registers must be set before data  
can be read from the SMB110. This is accomplished by  
issuing a dummy write command, which is a write  
command that is not followed by a Stop condition. A  
dummy write command sets the address from which  
data is read. After the dummy write command is issued,  
a Start command followed by the address byte is sent  
from the host. The host then waits for an Acknowledge  
and then begins clocking data out of the slave device.  
The first byte read is data from the address pointer set  
during the dummy write command. Additional bytes can  
be clocked out of consecutive addresses with the host  
providing an Acknowledge after each byte. After the  
data is read from the desired registers, the read  
operation is terminated by the host holding SDA high  
during the Acknowledge clock cycle and then issuing a  
Stop condition. Refer to Figure 13 for an illustration of  
the read sequence.  
The interface protocol allows operation of multiple  
devices and types of devices on a single bus through  
unique device addressing.  
The address byte is  
comprised of a 7-bit device type identifier (slave  
address). The remaining bit indicates either a read or a  
write operation. Refer to Table 1 for a description of the  
address bytes used by the SMB110.  
The device type identifier for the memory array, the  
configuration registers and the command and status  
registers are accessible with the same slave address.  
The slave address can be can be programmed to any  
CONFIGURATION REGISTERS  
The configuration registers are grouped with the general-  
purpose memory.  
seven bit number 0000000BIN through 1111111BIN  
.
GENERAL-PURPOSE MEMORY  
WRITE  
The 96-byte general-purpose memory block is  
segmented into two continuous independently lockable  
blocks. The first 48-byte memory block begins at register  
address pointer A0HEX and the second memory block  
begins at the register address pointer C0HEX; see Table  
1. Each memory block can be locked individually by  
writing to a dedicated register in the configuration  
memory space.  
Writing to the memory or a configuration register is  
illustrated in Figures 11 and 12. A Start condition  
followed by the slave address byte is provided by the  
host; the SMB110 responds with an Acknowledge; the  
host then responds by sending the memory address  
pointer or configuration register address pointer; the  
SMB110 responds with an acknowledge; the host then  
clocks in one byte of data.  
For memory and  
configuration register writes, up to 15 additional bytes of  
data can be clocked in by the host to write to  
consecutive addresses within the same page.  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
29  
SMB110  
Preliminary Information  
I2C PROGRAMMING INFORMATION (CONTINUED)  
GRAPHICAL USER INTERFACE (GUI)  
the process of device prototyping and the interaction of  
the various functional blocks. A programming Dongle  
(SMX3200) is available from Summit to communicate  
with the SMB110. The Dongle connects directly to the  
parallel port of a PC and programs the device through a  
cable using the I2C bus protocol. See figure 7 and the  
SMX3200 Data Sheet.  
Device configuration utilizing the Windows based  
SMB110 graphical user interface (GUI) is highly  
recommended. The software is available from the  
Summit website (http://www.summitmicro.com ). Using  
the GUI in conjunction with this datasheet, simplifies  
Slave  
Register Type  
Address  
Configuration Registers are located in  
00 HEX thru 9FHEX  
0000000BIN  
to  
General-Purpose Memory Block 0 is  
located in A0 HEX thru BFHEX  
General-Purpose Memory Block 1 is  
located in C0 HEX thru FFHEX  
1111111BIN  
Table 1 – Possible address bytes used by the SMB110.  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
30  
SMB110  
Preliminary Information  
I2C PROGRAMMING INFORMATION (CONTINUED)  
S
T
S
T
O
P
A
Configuration  
Register Address  
R
T
Master  
Slave  
Bus Address  
Data  
S
A
3
S
A
2
S
A
1
S
A
0
A
2
A
1
A
0
C
7
C
6
C
5
C
4
C
3
C
2
C
1
C
0
D
7
D
6
D
5
D
4
D
3
D
2
D
1
D
0
W
A
C
K
A
C
K
A
C
K
Figure 11 –Register Byte Write  
S
T
A
R
T
Configuration  
Register Address  
Master  
Bus Address  
Data (1)  
S
A
3
S
A
2
S
A
1
S
A
0
A
2
A
1
A
0
C
7
C
6
C
5
C
4
C
3
C
2
C
1
C
0
D
7
D
6
D
5
D
4
D
3
D
2
D
1
D
0
W
Slave  
A
C
K
A
C
K
A
C
K
S
T
O
P
Master  
Slave  
Data (2)  
Data (16)  
D
7
D
6
D
5
D
4
D
3
D
2
D
1
D
0
D
7
D
6
D
5
D
2
D
1
D
0
D
7
D
6
D
5
D
4
D
3
D
2
D
1
D
0
A
C
K
A
C
K
A
C
K
Figure 12 –Register Page Write  
S
T
A
R
T
S
T
A
R
T
Configuration  
Register Address  
Master  
Slave  
Bus Address  
Bus Address  
S
A
3
S
A
2
S
A
1
S
A
0
S
A
3
S
A
2
S
A
1
S
A
0
A
2
A
1
A
0
C
7
C
6
C
5
C
4
C
3
C
2
C
1
C
0
A
2
A
1
A
0
W
R
A
C
K
A
C
K
A
C
K
N
A
C
K
S
T
O
P
A
C
K
A
C
K
Master  
Slave  
Data (1)  
Data (n)  
D
7
D
6
D
5
D
4
D
3
D
2
D
1
D
0
D
7
D
6
D
5
D
2
D
1
D
0
D
7
D
6
D
5
D
4
D
3
D
2
D
1
D
0
Figure 13 -Register Read  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
31  
SMB110  
Preliminary Information  
DEFAULT CONFIGURATION REGISTER SETTINGS – SMB110NC-323L  
Register  
Contents  
Register  
Contents  
Register  
Contents  
00  
20  
00  
02  
02  
02  
02  
30  
30  
30  
30  
03  
00  
02  
00  
39  
2E  
CF  
5B  
71  
95  
DF  
65  
8A  
B6  
R0  
D7  
R15  
R2C  
R3  
R4  
R5  
R8  
RB  
RC  
RD  
R10  
R11  
R12  
R13  
R14  
60  
7D  
A5  
30  
60  
50  
40  
96  
5A  
14  
50  
A0  
R16  
R17  
R18  
R1B  
R1C  
R1D  
R20  
R23  
R24  
R27  
R2A  
R2B  
R2D  
R2E  
R2F  
R50  
R53  
R54  
R57  
R58  
R5B  
R5C  
R5D  
The default device ordering number is SMB110NC-323L. It is programmed with the register contents as shown above  
and tested over the commercial temperature range. The ordering number is derived from the customer supplied hex file.  
New device suffix numbers are assigned to non-default requirements.  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
32  
SMB110  
Preliminary Information  
PACKAGE  
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
33  
SMB110  
Preliminary Information  
PART MARKING  
Summit  
SUMMIT  
Part Number  
Status Tracking Code  
(Blank, MS, ES, 01, 02,...)  
(Summit Use)  
SMB110N  
xx  
Annn  
L
AYYWW  
Pin 1  
Date Code (YYWW)  
Lot tracking code (Summit use)  
100% Sn, RoHS compliant, Green  
Drawing not  
to scale  
Part Number suffix  
(Contains Customer specific  
ordering requirements)  
Product Tracking Code (Summit use)  
ORDERING INFORMATION  
SMB110 N C nnn L  
Summit  
Part  
Solder Composition  
L = 100% Sn, RoHS compliant, Green  
Blank = 85% Sn, 15% Pb  
Number  
Package  
Part Number Suffix  
N = 32 Pad QFN  
Specific requirements are contained in the suffix  
Temperature Range  
C = Commercial  
NOTICE  
NOTE 1 - This is a Preliminary Information data sheet that describes a Summit product currently in pre-production with limited  
characterization.  
SUMMIT Microelectronics, Inc. reserves the right to make changes to the products contained in this publication in order to improve  
design, performance or reliability. SUMMIT Microelectronics, Inc. assumes no responsibility for the use of any circuits described  
herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent  
infringement. Charts and schedules contained herein reflect representative operating parameters, and may vary depending upon a  
user’s specific application. While the information in this publication has been carefully checked, SUMMIT Microelectronics, Inc. shall  
not be liable for any damages arising as a result of any error or omission.  
SUMMIT Microelectronics, Inc. does not recommend the use of any of its products in life support or aviation applications where the  
failure or malfunction of the product can reasonably be expected to cause any failure of either system or to significantly affect their  
safety or effectiveness. Products are not authorized for use in such applications unless SUMMIT Microelectronics, Inc. receives  
written assurances, to its satisfaction, that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks;  
and (c) potential liability of SUMMIT Microelectronics, Inc. is adequately protected under the circumstances.  
Revision 2.2 - This document supersedes all previous versions. Please check the Summit Microelectronics Inc. web site at  
http://www.summitmicro.com for data sheet updates.  
© Copyright 2005 SUMMIT MICROELECTRONICS, Inc. PROGRAMMABLE ANALOG FOR A DIGITAL WORLD™  
ADOCTM is a registered trademarks of Summit Microelectronics Inc., I C is a trademark of Philips Corporation.  
2
Summit Microelectronics, Inc  
2099 2.3 3/1/2005  
34  

相关型号:

SMB110A

SURFACE MOUNT UNIDIRECTIONAL AND BIDIRECTIONAL TRANSIENT VOLTAGE SUPPRESSORS
LITEON

SMB110A

SURFACE MOUNT TRANSIENT VOLTAGE SUPPRESSOR
MIC

SMB110C

SURFACE MOUNT UNIDIRECTIONAL AND BIDIRECTIONAL TRANSIENT VOLTAGE SUPPRESSORS
LITEON

SMB110CA

SURFACE MOUNT UNIDIRECTIONAL AND BIDIRECTIONAL TRANSIENT VOLTAGE SUPPRESSORS
LITEON

SMB111

Four Channel Programmable DC-DC System Power Manager
SUMMIT

SMB1112A1-NT30G-5-50

RF SMB Connector, Male, Cable Mount, Crimp Solder Terminal, Jack
AMPHENOL

SMB1115005

RF SMB Connector, 1 Contact(s), Female, Board Mount, Surface Mount Terminal, Locking, Jack,
SEMIPOWER

SMB1115007

RF SMB Connector, 1 Contact(s), Female, Board Mount, Solder Terminal, Locking, Jack
SEMIPOWER

SMB112

Five-Channel Digitally Programmable White-LED and TFT/LCD Power Manager
SUMMIT

SMB1121A1-3GT30G-14-50

RF SMB Connector,
AMPHENOL

SMB1121A1-3GT30G-5-50

RF SMB Connector, Male, Cable Mount, Crimp Terminal, Jack
AMPHENOL

SMB1121A1-NT30G-14-50

RF SMB Connector, Male, Cable Mount, Crimp Terminal, Jack
AMPHENOL