DS90CR217MTD/NOPB [TI]
+3.3V 上升沿数据选通 LVDS 21 位 频道链接发送器 - 85MHz | DGG | 48 | -10 to 70;型号: | DS90CR217MTD/NOPB |
厂家: | TEXAS INSTRUMENTS |
描述: | +3.3V 上升沿数据选通 LVDS 21 位 频道链接发送器 - 85MHz | DGG | 48 | -10 to 70 驱动 光电二极管 接口集成电路 驱动器 |
文件: | 总22页 (文件大小:724K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
DS90CR217
www.ti.com
SNLS226A –OCTOBER 2006–REVISED FEBRUARY 2013
DS90CR217 +3.3V Rising Edge Data Strobe LVDS 21-Bit Channel Link - 85 MHz
Check for Samples: DS90CR217
1
FEATURES
DESCRIPTION
The DS90CR217 transmitter converts 21 bits of
CMOS/TTL data into three LVDS (Low Voltage
Differential Signaling) data streams. A phase-locked
transmit clock is transmitted in parallel with the data
streams over a fourth LVDS link. Every cycle of the
transmit clock 21 bits of input data are sampled and
transmitted. At a transmit clock frequency of 85 MHz,
21 bits of TTL data are transmitted at a rate of 595
Mbps per LVDS data channel. Using a 85 MHz clock,
the data throughput is 1.785 Gbit/s (223 Mbytes/sec).
2
•
20 to 85 MHz Shift Clock Support
•
•
•
•
•
•
•
•
•
•
•
•
50% Duty Cycle on Receiver Output Clock
Best-in-Class Set & Hold Times on TxINPUTs
Low Power Consumption
±1V Common-Mode Range (Around +1.2V)
Narrow Bus Reduces Cable Size and Cost
Up to 1.785 Gbps Throughput
Up to 223 Mbytes/sec Bandwidth
The narrow bus and LVDS signalling of the
DS90CR217 is an ideal means to solve EMI and
cable size problems associated with wide, high-speed
TTL interfaces.
345 mV (typ) Swing LVDS Devices for Low EMI
PLL Requires No External Components
Rising Edge Data Strobe
Compatible with TIA/EIA-644 LVDS Standard
Low Profile 48-Lead TSSOP Package
Block Diagram
Figure 1. DS90CR217
See Package Number DGG0048A
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
All trademarks are the property of their respective owners.
2
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2006–2013, Texas Instruments Incorporated
DS90CR217
SNLS226A –OCTOBER 2006–REVISED FEBRUARY 2013
www.ti.com
Connection Diagrams
Figure 2.
Typical Application
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
2
Submit Documentation Feedback
Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR217
DS90CR217
www.ti.com
SNLS226A –OCTOBER 2006–REVISED FEBRUARY 2013
(1)(2)(1)
Absolute Maximum Ratings
Supply Voltage (VCC
)
−0.3V to +4V
−0.5V to (VCC + 0.3V)
−0.3V to (VCC + 0.3V)
−0.3V to (VCC + 0.3V)
−0.3V to (VCC + 0.3V)
CMOS/TTL Input Voltage
CMOS/TTL Output Voltage
LVDS Receiver Input Voltage
LVDS Driver Output Voltage
LVDS Output Short
Circuit Duration
Continuous
+150°C
Junction Temperature
Storage Temperature Range
Lead Temperature
−65°C to +150°C
(Soldering, 4 sec.)
+260°C
Maximum Package Power Dissipation @ +25°C
DGG0048A (TSSOP) Package:
DS90CR217
1.98 W
Package Derating
DS90CR217
16 mW/°C above +25°C
ESD Rating
(HBM, 1.5kΩ, 100pF)
(EIAJ, 0Ω, 200pF)
> 7kV
> 700V
Latch Up Tolerance @ 25°C
> ±300mA
(1) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and
specifications.
(2) “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. They are not meant to
imply that the device should be operated at these limits. “Electrical Characteristics” specify conditions for device operation.
Recommended Operating Conditions
Min
Nom
Max
Units
Supply Voltage (VCC
Operating Free Air
Temperature (TA)
)
3.0
3.3
3.6
V
−10
+25
+70
2.4
°C
V
Receiver Input Range
0
Supply Noise Voltage (VCC
)
100
mVPP
Electrical Characteristics
Over recommended operating supply and temperature ranges unless otherwise specified
Symbol
Parameter
Conditions
Min Typ Max Unit
s
CMOS/TTL DC SPECIFICATIONS
VIH
VIL
High Level Input Voltage
Low Level Input Voltage
Input Clamp Voltage
2.0
VCC
0.8
V
V
V
GND
VCL
ICL = −18 mA
−0.7 −1.5
9
IIN
Input Current
VIN = 0.4V, 2.5V or VCC
VIN = GND
+1.8 +15
0
μA
μA
−10
IOS
Output Short Circuit Current
VOUT = 0V
−60 −120 mA
LVDS DRIVER DC SPECIFICATIONS
VOD
Differential Output Voltage
RL = 100Ω
250
290
450
35
mV
mV
ΔVOD
Change in VOD between Complimentary Output
States
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
3
Product Folder Links: DS90CR217
DS90CR217
SNLS226A –OCTOBER 2006–REVISED FEBRUARY 2013
www.ti.com
Electrical Characteristics (continued)
Over recommended operating supply and temperature ranges unless otherwise specified
Symbol
VOS
Parameter
Conditions
Min Typ Max Unit
s
(1)
Offset Voltage
1.12 1.25 1.37
V
5
5
ΔVOS
Change in VOS between Complimentary Output
States
35
mV
IOS
IOZ
Output Short Circuit Current
Output TRI-STATE Current
VOUT = 0V, RL = 100Ω
PWR DWN = 0V, VOUT = 0V or VCC
−3.5
−5
mA
±1
±10
μA
TRANSMITTER SUPPLY CURRENT
ICCTW Transmitter Supply Current Worst Case (with
RL = 100Ω,
CL = 5 pF,
Worst Case Pattern
(Figure 3 and Figure 4)
f = 33 MHz
28
29
34
39
42
47
52
57
mA
mA
mA
mA
Loads)
f = 40 MHz
f = 66 MHz
f = 85 MHz
ICCTZ
Transmitter Supply Current Power Down
PWR DWN = Low
Driver Outputs in TRI-STATE
under Powerdown Mode
10
55
μA
(1) VOS previously referred as VCM
.
Transmitter Switching Characteristics
Over recommended operating supply and temperature ranges unless otherwise specified
Symbol
LLHT
Parameter
LVDS Low-to-High Transition Time (Figure 4)
Min
Typ
Max
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms
ns
ns
0.75
0.75
1.5
1.5
LHLT
LVDS High-to-Low Transition Time (Figure 4)
TxCLK IN Transition Time (Figure 5)
TCIT
1.0
−0.20
1.48
3.16
4.84
6.52
8.20
9.88
11.76
0.35T
0.35T
2.5
6.0
TPPos0
TPPos1
TPPos2
TPPos3
TPPos4
TPPos5
TPPos6
TCIP
Transmitter Output Pulse Position for Bit0 (Figure 12)
Transmitter Output Pulse Position for Bit1
Transmitter Output Pulse Position for Bit2
Transmitter Output Pulse Position for Bit3
Transmitter Output Pulse Position for Bit4
Transmitter Output Pulse Position for Bit5
Transmitter Output Pulse Position for Bit6
TxCLK IN Period (Figure 7)
f = 85 MHz
0
0.20
1.88
3.56
5.24
6.92
8.60
10.28
50
1.68
3.36
5.04
6.72
8.40
10.08
T
TCIH
TxCLK IN High Time (Figure 7)
0.5T
0.5T
0.65T
0.65T
TCIL
TxCLK IN Low Time (Figure 7)
TSTC
TxIN Setup to TxCLK IN (Figure 7)
f = 85 MHz
THTC
TCCD
TPLLS
TPDD
TJIT
TxIN Hold to TxCLK IN (Figure 7)
0
TxCLK IN to TxCLK OUT Delay @ 25°C, VCC = 3.3V (Figure 8)
Transmitter Phase Lock Loop Set (Figure 9)
Transmitter Powerdown Delay (Figure 11)
TxCLK IN Cycle-to-Cycle Jitter
3.8
6.3
10
100
2
4
Submit Documentation Feedback
Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR217
DS90CR217
www.ti.com
SNLS226A –OCTOBER 2006–REVISED FEBRUARY 2013
AC Timing Diagrams
Figure 3. “Worst Case” Test Pattern
Figure 4. DS90CR217 (Transmitter) LVDS Output Load and Transition Times
Figure 5. D590CR217 (Transmitter) Input Clock Transition Time
Measurements at VDIFF = 0V
TCCS measured between earliest and latest LVDS edges
TxCLK Differential Low→High Edge
Figure 6. DS90CR217 (Transmitter) Channel-to-Channel Skew
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
5
Product Folder Links: DS90CR217
DS90CR217
SNLS226A –OCTOBER 2006–REVISED FEBRUARY 2013
www.ti.com
Figure 7. DS90CR217 (Transmitter) Setup/Hold and High/Low Times
Figure 8. DS90CR217 (Transmitter) Clock In to Clock Out Delay
Figure 9. DS90CR217 (Transmitter) Phase Lock Loop Set Time
Figure 10. 21 Parallel TTL Data Inputs Mapped to LVDS Outputs (DS90CR217)
6
Submit Documentation Feedback
Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR217
DS90CR217
www.ti.com
SNLS226A –OCTOBER 2006–REVISED FEBRUARY 2013
Figure 11. Transmitter Powerdown Delay
Figure 12. Transmitter LVDS Output Pulse Position Measurement
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
7
Product Folder Links: DS90CR217
DS90CR217
SNLS226A –OCTOBER 2006–REVISED FEBRUARY 2013
www.ti.com
APPLICATIONS INFORMATION
Table 1. DS90CR217 PIN DESCRIPTIONS — CHANNEL LINK TRANSMITTER
Pin Name
TxIN
I/O No.
Description
I
21 TTL level input.
TxOUT+
O
O
I
3
3
1
1
1
1
Positive LVDS differential data output.
Negative LVDS differential data output.
TxOUT−
TxCLK IN
TTL level clock input. The rising edge acts as data strobe. Pin name TxCLK IN.
Positive LVDS differential clock output.
TxCLK OUT+
TxCLK OUT−
PWR DWN
O
O
I
Negative LVDS differential clock output.
TTL level input. Assertion (low input) TRI-STATEs the outputs, ensuring low current at power down. See
Applications Information section.
VCC
I
I
I
I
I
I
4
5
1
2
1
3
Power supply pins for TTL inputs.
Ground pins for TTL inputs.
Power supply pins for PLL.
Ground pins for PLL.
GND
PLL VCC
PLL GND
LVDS VCC
LVDS GND
Power supply pin for LVDS outputs.
Ground pins for LVDS outputs.
The Channel Link devices are intended to be used in a wide variety of data transmission applications. Depending
upon the application the interconnecting media may vary. For example, for lower data rate (clock rate) and
shorter cable lengths (< 2m), the media electrical performance is less critical. For higher speed/long distance
applications the media's performance becomes more critical. Certain cable constructions provide tighter skew
(matched electrical length between the conductors and pairs). Twin-coax for example, has been demonstrated at
distances as great as 5 meters and with the maximum data transfer of 1.785 Gbit/s. Additional applications
information can be found in the following Interface Application Notes:
AN = ####
AN-1041 (SNLA218)
Topic
Introduction to Channel Link
AN-1108 (SNLA008)
AN-1109 (SNLA220)
AN-806 (SNLA026)
AN-905 (SNLA035)
AN-916 (SNLA219)
Channel Link PCB and Interconnect Design-In Guidelines
Multi-Drop Channel-Link Operation
Transmission Line Theory
Transmission Line Calculations and Differential Impedance
Cable Information
CABLES
A cable interface between the transmitter and receiver needs to support the differential LVDS pairs. The ideal
cable/connector interface would have a constant 100Ω differential impedance throughout the path. It is also
recommended that cable skew remain below 90ps (@ 85 MHz clock rate) to maintain a sufficient data sampling
window at the receiver.
In addition to the four or five cable pairs that carry data and clock, it is recommended to provide at least one
additional conductor (or pair) which connects ground between the transmitter and receiver. This low impedance
ground provides a common-mode return path for the two devices. Some of the more commonly used cable types
for point-to-point applications include flat ribbon, flex, twisted pair and Twin-Coax. All are available in a variety of
configurations and options. Flat ribbon cable, flex and twisted pair generally perform well in short point-to-point
applications while Twin-Coax is good for short and long applications. When using ribbon cable, it is
recommended to place a ground line between each differential pair to act as a barrier to noise coupling between
adjacent pairs. For Twin-Coax cable applications, it is recommended to utilize a shield on each cable pair. All
extended point-to-point applications should also employ an overall shield surrounding all cable pairs regardless
of the cable type. This overall shield results in improved transmission parameters such as faster attainable
speeds, longer distances between transmitter and receiver and reduced problems associated with EMS or EMI.
8
Submit Documentation Feedback
Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR217
DS90CR217
www.ti.com
SNLS226A –OCTOBER 2006–REVISED FEBRUARY 2013
The high-speed transport of LVDS signals has been demonstrated on several types of cables with excellent
results. However, the best overall performance has been seen when using Twin-Coax cable. Twin-Coax has very
low cable skew and EMI due to its construction and double shielding. All of the design considerations discussed
here and listed in the supplemental application notes provide the subsystem communications designer with many
useful guidelines. It is recommended that the designer assess the tradeoffs of each application thoroughly to
arrive at a reliable and economical cable solution.
BOARD LAYOUT
To obtain the maximum benefit from the noise and EMI reductions of LVDS, attention should be paid to the
layout of differential lines. Lines of a differential pair should always be adjacent to eliminate noise interference
from other signals and take full advantage of the noise canceling of the differential signals. The board designer
should also try to maintain equal length on signal traces for a given differential pair. As with any high-speed
design, the impedance discontinuities should be limited (reduce the numbers of vias and no 90 degree angles on
traces). Any discontinuities which do occur on one signal line should be mirrored in the other line of the
differential pair. Care should be taken to ensure that the differential trace impedance match the differential
impedance of the selected physical media (this impedance should also match the value of the termination
resistor that is connected across the differential pair at the receiver's input). Finally, the location of the CHANNEL
LINK TxOUT pins should be as close as possible to the board edge so as to eliminate excessive pcb runs. All of
these considerations will limit reflections and crosstalk which adversely effect high frequency performance and
EMI.
UNUSED INPUTS
All unused inputs at the TxIN inputs of the transmitter may be tied to ground or left no connect.
TERMINATION
Use of current mode drivers requires a terminating resistor across the receiver inputs. The CHANNEL LINK
chipset will normally require a single 100Ω resistor between the true and complement lines on each differential
pair of the receiver input. The actual value of the termination resistor should be selected to match the differential
mode characteristic impedance (90Ω to 120Ω typical) of the cable. Figure 13 shows an example. No additional
pull-up or pull-down resistors are necessary as with some other differential technologies such as PECL. Surface
mount resistors are recommended to avoid the additional inductance that accompanies leaded resistors. These
resistors should be placed as close as possible to the receiver input pins to reduce stubs and effectively
terminate the differential lines.
Figure 13. LVDS Serialized Link Termination
DECOUPLING CAPACITORS
Bypassing capacitors are needed to reduce the impact of switching noise which could limit performance. For a
conservative approach three parallel-connected decoupling capacitors (Multi-Layered Ceramic type in surface
mount form factor) between each VCC and the ground plane(s) are recommended. The three capacitor values are
0.1 μF, 0.01 μF and 0.001 μF. An example is shown in Figure 14. The designer should employ wide traces for
power and ground and ensure each capacitor has its own via to the ground plane. If board space is limiting the
number of bypass capacitors, the PLL VCC should receive the most filtering/bypassing. Next would be the LVDS
VCC pins and finally the logic VCC pins.
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
9
Product Folder Links: DS90CR217
DS90CR217
SNLS226A –OCTOBER 2006–REVISED FEBRUARY 2013
www.ti.com
Figure 14. CHANNEL LINK
Decoupling Configuration
CLOCK JITTER
The CHANNEL LINK devices employ a PLL to generate and recover the clock transmitted across the LVDS
interface. The width of each bit in the serialized LVDS data stream is one-seventh the clock period. For example,
a 85 MHz clock has a period of 11.76 ns which results in a data bit width of 1.68 ns. Differential skew (Δt within
one differential pair), interconnect skew (Δt of one differential pair to another) and clock jitter will all reduce the
available window for sampling the LVDS serial data streams. Care must be taken to ensure that the clock input
to the transmitter be a clean low noise signal. Individual bypassing of each VCC to ground will minimize the noise
passed on to the PLL, thus creating a low jitter LVDS clock. These measures provide more margin for channel-
to-channel skew and interconnect skew as a part of the overall jitter/skew budget.
COMMON-MODE vs. DIFFERENTIAL MODE NOISE MARGIN
The typical signal swing for LVDS is 300 mV centered at +1.2V. The CHANNEL LINK receiver supports a 100
mV threshold therefore providing approximately 200 mV of differential noise margin. Common-mode protection is
of more importance to the system's operation due to the differential data transmission. LVDS supports an input
voltage range of Ground to +2.4V. This allows for a ±1.0V shifting of the center point due to ground potential
differences and common-mode noise.
TRANSMITTER INPUT CLOCK
The transmitter input clock must always be present when the device is enabled (PWR DWN = HIGH). If the clock
is stopped, the PWR DWN pin must be used to disable the PLL. The PWR DWN pin must be held low until after
the input clock signal has been reapplied. This will ensure a proper device reset and PLL lock to occur.
POWER SEQUENCING AND POWERDOWN MODE
Outputs of the CHANNEL LINK transmitter remain in TRI-STATE until the power supply reaches 2V. Clock and
data outputs will begin to toggle 10 ms after VCC has reached 3V and the Powerdown pin is above 1.5V. Either
device may be placed into a powerdown mode at any time by asserting the Powerdown pin (active low). Total
power dissipation for each device will decrease to 5 μW (typical).
The transmitter input clock may be applied prior to powering up and enabling the transmitter. The transmitter
input clock may also be applied after power up; however, the use of the PWR DWN pin is required as described
in the TRANSMITTER INPUT CLOCK section. Do not power up and enable (PWR DWN = HIGH) the transmitter
without a valid clock signal applied to the TxCLK IN pin.
The CHANNEL LINK chipset is designed to protect itself from accidental loss of power to either the transmitter or
receiver. If power to the transmit board is lost, the receiver clocks (input and output) stop. The data outputs
(RxOUT) retain the states they were in when the clocks stopped. When the receiver board loses power, the
receiver inputs are shorted to VCC through an internal diode. Current is limited (5 mA per input) by the fixed
current mode drivers, thus avoiding the potential for latchup when powering the device.
10
Submit Documentation Feedback
Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR217
DS90CR217
www.ti.com
SNLS226A –OCTOBER 2006–REVISED FEBRUARY 2013
Figure 15. Single-Ended and Differential Waveforms
Copyright © 2006–2013, Texas Instruments Incorporated
Submit Documentation Feedback
11
Product Folder Links: DS90CR217
DS90CR217
SNLS226A –OCTOBER 2006–REVISED FEBRUARY 2013
www.ti.com
REVISION HISTORY
Changes from Original (February 2013) to Revision A
Page
•
Changed layout of National Data Sheet to TI format .......................................................................................................... 11
12
Submit Documentation Feedback
Copyright © 2006–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR217
PACKAGE OPTION ADDENDUM
www.ti.com
10-Dec-2020
PACKAGING INFORMATION
Orderable Device
Status Package Type Package Pins Package
Eco Plan
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
Samples
Drawing
Qty
(1)
(2)
(3)
(4/5)
(6)
DS90CR217MTD/NOPB
DS90CR217MTDX/NOPB
ACTIVE
TSSOP
TSSOP
DGG
48
48
38
RoHS & Green
SN
Level-2-260C-1 YEAR
Level-2-260C-1 YEAR
-10 to 70
-10 to 70
DS90CR217MTD
>B
ACTIVE
DGG
1000 RoHS & Green
SN
DS90CR217MTD
>B
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
10-Dec-2020
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
9-Aug-2022
TAPE AND REEL INFORMATION
REEL DIMENSIONS
TAPE DIMENSIONS
K0
P1
W
B0
Reel
Diameter
Cavity
A0
A0 Dimension designed to accommodate the component width
B0 Dimension designed to accommodate the component length
K0 Dimension designed to accommodate the component thickness
Overall width of the carrier tape
W
P1 Pitch between successive cavity centers
Reel Width (W1)
QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE
Sprocket Holes
Q1 Q2
Q3 Q4
Q1 Q2
Q3 Q4
User Direction of Feed
Pocket Quadrants
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
B0
K0
P1
W
Pin1
Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant
(mm) W1 (mm)
DS90CR217MTDX/NOPB TSSOP
DGG
48
1000
330.0
24.4
8.6
13.2
1.6
12.0
24.0
Q1
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
9-Aug-2022
TAPE AND REEL BOX DIMENSIONS
Width (mm)
H
W
L
*All dimensions are nominal
Device
Package Type Package Drawing Pins
TSSOP DGG 48
SPQ
Length (mm) Width (mm) Height (mm)
367.0 367.0 45.0
DS90CR217MTDX/NOPB
1000
Pack Materials-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
9-Aug-2022
TUBE
T - Tube
height
L - Tube length
W - Tube
width
B - Alignment groove width
*All dimensions are nominal
Device
Package Name Package Type
DGG TSSOP
Pins
SPQ
L (mm)
W (mm)
T (µm)
B (mm)
DS90CR217MTD/NOPB
48
38
495
10
2540
5.79
Pack Materials-Page 3
PACKAGE OUTLINE
DGG0048A
TSSOP - 1.2 mm max height
S
C
A
L
E
1
.
3
5
0
SMALL OUTLINE PACKAGE
C
8.3
7.9
SEATING PLANE
TYP
PIN 1 ID
AREA
0.1 C
A
46X 0.5
48
1
12.6
12.4
NOTE 3
2X
11.5
24
B
25
0.27
0.17
48X
6.2
6.0
1.2
1.0
0.08
C A B
(0.15) TYP
0.25
GAGE PLANE
0 - 8
SEE DETAIL A
0.15
0.75
0.05
0.50
DETAIL A
TYPICAL
4214859/B 11/2020
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. Reference JEDEC registration MO-153.
www.ti.com
EXAMPLE BOARD LAYOUT
DGG0048A
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
48X (1.5)
SYMM
1
48
48X (0.3)
46X (0.5)
(R0.05)
TYP
SYMM
24
25
(7.5)
LAND PATTERN EXAMPLE
SCALE:6X
SOLDER MASK
OPENING
SOLDER MASK
OPENING
METAL UNDER
METAL
SOLDER MASK
0.05 MAX
ALL AROUND
0.05 MIN
ALL AROUND
SOLDER MASK
DEFINED
NON SOLDER MASK
DEFINED
SOLDER MASK DETAILS
4214859/B 11/2020
NOTES: (continued)
5. Publication IPC-7351 may have alternate designs.
6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
www.ti.com
EXAMPLE STENCIL DESIGN
DGG0048A
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
48X (1.5)
SYMM
1
48
48X (0.3)
46X (0.5)
SYMM
(R0.05) TYP
24
25
(7.5)
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:6X
4214859/B 11/2020
NOTES: (continued)
7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
8. Board assembly site may have different recommendations for stencil design.
www.ti.com
MECHANICAL DATA
MTSS003D – JANUARY 1995 – REVISED JANUARY 1998
DGG (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
48 PINS SHOWN
0,27
0,17
M
0,08
0,50
48
25
6,20
6,00
8,30
7,90
0,15 NOM
Gage Plane
0,25
1
24
0°–8°
A
0,75
0,50
Seating Plane
0,10
0,15
0,05
1,20 MAX
PINS **
48
56
64
DIM
A MAX
12,60
12,40
14,10
13,90
17,10
16,90
A MIN
4040078/F 12/97
NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold protrusion not to exceed 0,15.
D. Falls within JEDEC MO-153
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated
相关型号:
©2020 ICPDF网 联系我们和版权申明