LMC6001BIN/NOPB [TI]
超低输入电流放大器 | P | 8 | -40 to 85;型号: | LMC6001BIN/NOPB |
厂家: | TEXAS INSTRUMENTS |
描述: | 超低输入电流放大器 | P | 8 | -40 to 85 放大器 光电二极管 |
文件: | 总26页 (文件大小:708K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Sample &
Buy
Support &
Community
Product
Folder
Tools &
Software
Technical
Documents
LMC6001
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
LMC6001 Ultra, Ultra-Low Input Current Amplifier
To avoid long turnon settling times common in other
1 Features
low input current op amps, the LMC6001A is tested
three times in the first minute of operation. Even units
that meet the 25-fA limit are rejected if they drift.
1
•
•
•
•
•
•
(Maximum Limit, 25°C Unless Otherwise Noted)
Input Current (100% Tested): 25 fA
Input Current Over Temperature: 2 pA
Low Power: 750 μA
Because of the ultra-low input current noise of 0.13
fA/√Hz, the LMC6001 can provide almost noiseless
amplification of high resistance signal sources.
Adding only 1 dB at 100 kΩ, 0.1 dB at 1 MΩ and 0.01
dB or less from 10 MΩ to 2,000 MΩ, the LMC6001 is
an almost noiseless amplifier.
Low VOS: 350 μV
Low Noise: 22 nV/√Hz at 1 kHz Typical
2 Applications
The LMC6001 is ideally suited for electrometer
applications requiring ultra-low input leakage such as
sensitive photodetection transimpedance amplifiers
and sensor amplifiers. Because input referred noise is
only 22 nV/√Hz, the LMC6001 can achieve higher
signal to noise ratio than JFET input type
electrometer amplifiers. Other applications of the
LMC6001 include long interval integrators, ultra-high
input impedance instrumentation amplifiers, and
sensitive electrical-field measurement circuits.
•
•
•
•
Electrometer Amplifiers
Photodiode Preamplifiers
Ion Detectors
A.T.E. Leakage Testing
3 Description
Featuring 100% tested input currents of 25 fA
maximum, low operating power, and ESD protection
of 2000 V, the LMC6001 device achieves a new
industry benchmark for low input current operational
amplifiers. By tightly controlling the molding
compound, Texas Instruments is able to offer this
ultra-low input current in a lower cost molded
package.
Device Information(1)
PART NUMBER
PACKAGE
PDIP (8)
TO-99 (8)
BODY SIZE (NOM)
9.81 mm × 6.35 mm
9.08 mm × 9.08 mm
LMC6001
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
Simplified Schematic
R2
R1
±
VIN
LMC6001
VOUT
+
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
LMC6001
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
www.ti.com
Table of Contents
7.2 Functional Block Diagram ....................................... 14
7.3 Feature Description................................................. 14
7.4 Device Functional Modes........................................ 14
Applications and Implementation ...................... 15
8.1 Application Information............................................ 15
8.2 Typical Application .................................................. 16
8.3 System Example ..................................................... 18
Power Supply Recommendations...................... 19
1
2
3
4
5
6
Features.................................................................. 1
Applications ........................................................... 1
Description ............................................................. 1
Revision History..................................................... 2
Pin Configuration and Functions......................... 3
Specifications......................................................... 3
6.1 Absolute Maximum Ratings ...................................... 3
6.2 ESD Ratings.............................................................. 4
6.3 Recommended Operating Conditions....................... 4
6.4 Thermal Information.................................................. 4
6.5 DC Electrical Characteristics for LMC6001AI ........... 4
6.6 DC Electrical Characteristics for LMC6001BI ........... 6
6.7 DC Electrical Characteristics for LMC6001CI........... 7
6.8 AC Electrical Characteristics for LMC6001AIC......... 9
6.9 AC Electrical Characteristics for LM6001BI.............. 9
6.10 AC Electrical Characteristics for LMC6001CI ....... 10
6.11 Dissipation Ratings ............................................... 10
6.12 Typical Characteristics.......................................... 11
Detailed Description ............................................ 14
7.1 Overview ................................................................. 14
8
9
10 Layout................................................................... 19
10.1 Layout Guidelines ................................................. 19
10.2 Layout Example .................................................... 20
11 Device and Documentation Support ................. 21
11.1 Documentation Support ........................................ 21
11.2 Related Links ........................................................ 21
11.3 Community Resources.......................................... 21
11.4 Trademarks........................................................... 21
11.5 Electrostatic Discharge Caution............................ 21
11.6 Glossary................................................................ 21
12 Mechanical, Packaging, and Orderable
7
Information ........................................................... 21
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision H (March 2013) to Revision I
Page
•
Added Pin Functions table ESD Ratings table, Recommended Operating Conditions table, Thermal Information
table, Timing Requirements table, Switching Characteristics table, Feature Description section, Device Functional
Modes, Parameter Measurement Information section, Detailed Description section, Register Maps section,
Application and Implementation section, Power Supply Recommendations section, Layout section, Device and
Documentation Support section, and Mechanical, Packaging, and Orderable Information section. .................................... 1
Changes from Revision F (March 2013) to Revision H
Page
•
Changed layout of National Data Sheet to TI format ........................................................................................................... 18
2
Submit Documentation Feedback
Copyright © 1995–2015, Texas Instruments Incorporated
Product Folder Links: LMC6001
LMC6001
www.ti.com
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
5 Pin Configuration and Functions
P Package
8-Pin PDIP
Top View
LMC Package
8-Pin TO-99
Top View
Pin Functions
PIN
I/O
DESCRIPTION
NAME
CAN
+IN
PDIP NO.
TO-99 NO.
—
8
3
—
I
No internal connection; connected to the external casing.
Noninverting Input
3
–IN
2
2
I
Inverting Input
NC
1, 5, 8
1, 5
6
—
O
—
—
No connection
OUTPUT
V+
6
7
4
Output
7
Positive (higher) power supply
Negative (lower) power supply
V–
4
6 Specifications
6.1 Absolute Maximum Ratings
Over operating free-air temperature range (unless otherwise noted)(1)(2)
MIN
MAX
Unit
Differential Input Voltage
Voltage at Input/Output Pin
Supply Voltage (V+ − V−)
Output Short Circuit to V+
Output Short Circuit to V−
Lead Temperature (Soldering, 10 Sec.)
Junction Temperature
±Supply Voltage
(V+) + 0.3
(V−) − 0.3
V
V
−0.3
+16
(3)(4)
(3)
See
See
260
150
±10
±30
40
°C
°C
Current at Input Pin
mA
mA
mA
°C
Current at Output Pin
Current at Power Supply Pin
Storage Temperature, Tstg
−65
150
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended
Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and
specifications.
(3) Applies to both single supply and split supply operation. Continuous short circuit operation at elevated ambient temperature can result in
exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30 mA over long term may adversely
affect reliability.
(4) Do not connect the output to V+, when V+ is greater than 13 V or reliability will be adversely affected.
Copyright © 1995–2015, Texas Instruments Incorporated
Submit Documentation Feedback
3
Product Folder Links: LMC6001
LMC6001
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
www.ti.com
6.2 ESD Ratings
VALUE
UNIT
V(ESD)
Electrostatic discharge
Human body model (HBM), per ANSI/ESDA/JEDEC JS-001(1)(2)
±2000
V
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) Human body model, 1.5 kΩ in series with 100 pF.
6.3 Recommended Operating Conditions
Over operating free-air temperature range (unless otherwise noted).
MIN
MAX
15.5
85
UNIT
V
VSS
TJ
Supply input voltage
4.5
Operating junction temperature
–40
°C
6.4 Thermal Information
LMC6001
THERMAL METRIC(1)
P (PDIP)
8 PINS
100
LMC (TO-99)
UNIT
8 PINS
145
RθJA
Junction-to-ambient thermal resistance
Junction-to-case (top) thermal resistance
°C/W
°C/W
RθJC(top)
—
45
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
6.5 DC Electrical Characteristics for LMC6001AI
Limits are ensured for TJ = 25°C unless otherwise specified. Unless otherwise specified, V+ = 5 V, V− = 0 V, VCM = 1.5 V, and
RL > 1 M.
LMC6001AI
PARAMETER
TEST CONDITIONS
UNIT
MIN(1)
TYP(2)
MAX(1)
25
10
Either Input, VCM = 0 V,
IB
Input Current
VS = ±5 V
At the temperature extremes
2000
fA
5
Input Offset
Current
IOS
At the temperature extremes
1000
0.7
1
At the temperature extremes
VS = ±5 V, VCM = 0 V
Input Offset
Voltage
VOS
mV
10
At the temperature extremes
1.35
Input Offset
Voltage Drift
TCVOS
RIN
2.5
μV/°C
TΩ
Input
Resistance
>1
83
Common Mode 0 V ≤ VCM ≤ 7.5 V
Rejection Ratio V+ = 10 V
Positive Power
Supply
Rejection Ratio
75
72
73
CMRR
At the temperature extremes
At the temperature extremes
83
94
+PSRR
5 V ≤ V+ ≤ 15 V
dB
70
80
77
Negative
Power Supply
Rejection Ratio
−PSRR
0 V ≥ V− ≥ −10 V
At the temperature extremes
400
300
180
100
1400
350
Sourcing, RL = 2 kΩ(3)
Sinking, RL = 2 kΩ(3)
Large Signal
Voltage Gain
AV
V/mV
At the temperature extremes
(1) All limits are specified by testing or statistical analysis.
(2) Typical values represent the most likely parametric norm.
(3) V+ = 15 V, VCM = 7.5 V and RL connected to 7.5 V. For Sourcing tests, 7.5 V ≤ VO ≤ 11.5 V. For Sinking tests, 2.5 V ≤ VO ≤ 7.5 V.
4
Submit Documentation Feedback
Copyright © 1995–2015, Texas Instruments Incorporated
Product Folder Links: LMC6001
LMC6001
www.ti.com
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
DC Electrical Characteristics for LMC6001AI (continued)
Limits are ensured for TJ = 25°C unless otherwise specified. Unless otherwise specified, V+ = 5 V, V− = 0 V, VCM = 1.5 V, and
RL > 1 M.
LMC6001AI
PARAMETER
TEST CONDITIONS
UNIT
MIN(1)
TYP(2)
MAX(1)
–0.4
–0.1
VCM Low
At the temperature
extremes
0
Input Common- V+ = 5 V and 15 V For
Mode Voltage CMRR ≥ 60 dB
VCM
V
V+ − 2.3
V+ − 2.5
V+ − 1.9
0.1
VCM High
VO Low
At the temperature
extremes
0.14
0.17
At the temperature
extremes
V+ = 15 V, RL = 2 kΩ to
2.5 V
4.8
4.87
VO High
VO Low
VO High
At the temperature
extremes
4.73
VO
Output Swing
V
0.26
0.35
0.45
At the temperature
extremes
V+ = 15 V, RL = 2 kΩ to
7.5 V
14.5
14.63
At the temperature
extremes
14.34
Sourcing, V+ = 5 V,
VO = 0 V
16
10
16
13
28
22
28
22
22
21
At the temperature extremes
At the temperature extremes
At the temperature extremes
At the temperature extremes
At the temperature extremes
At the temperature extremes
Sinking, V+ = 5 V,
VO = 5 V
IO
Output Current
mA
Sourcing, V+ = 15 V,
VO = 0 V
30
Sinking, V+ = 15 V,
VO = 13 V(4)
34
450
550
750
900
850
950
V+ = 5 V, VO = 1.5 V
V+ = 15 V, VO = 7.5 V
IS
Supply Current
μA
(4) Do not connect the output to V + , when V + is greater than 13 V or reliability will be adversely affected.
Copyright © 1995–2015, Texas Instruments Incorporated
Submit Documentation Feedback
5
Product Folder Links: LMC6001
LMC6001
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
www.ti.com
6.6 DC Electrical Characteristics for LMC6001BI
Limits are ensured for TJ = 25°C unless otherwise specified. Unless otherwise specified, V+ = 5 V, V− = 0 V, VCM = 1.5 V, and
RL > 1 M.
LMC6001BI
PARAMETER
TEST CONDITIONS
UNIT
MIN(1)
TYP(2)
MAX(1)
100
IB
Input Current
Either Input, VCM = 0 V, VS = ±5 V
At the temperature extremes
At the temperature
extremes
4000
2000
fA
Input Offset
Current
IOS
1.35
1.7
10
At the temperature extremes
VS = ±5 V, VCM = 0 V
Input Offset
Voltage
VOS
mV
At the temperature
extremes
2
Input Offset
Voltage Drift
TCVOS
RIN
μV/°C
TΩ
Input
Resistance
Common Mode 0 V ≤ VCM ≤ 7.5 V
72
68
66
63
74
71
CMRR
At the temperature
extremes
Rejection Ratio V+ = 10 V
83
94
Positive Power
+PSRR Supply
Rejection Ratio
5 V ≤ V+ ≤ 15 V
0 V ≥ V− ≥ −10 V
dB
At the temperature
extremes
Negative Power
−PSRR Supply
At the temperature
extremes
Rejection Ratio
300
200
90
1400
350
Sourcing, RL = 2 kΩ(3)
Sinking, RL = 2 kΩ(3)
Large Signal
Voltage Gain
AV
V/mV
At the temperature
extremes
60
–0.4
–0.1
0
VCM Low
VCM High
VO Low
VO High
VO Low
VO High
At the temperature
extremes
Input Common- V+ = 5 V and 15 V For
VCM
V
V+ − 2.3
V+ − 2.5
V+ − 1.9
0.1
Mode Voltage
CMRR ≥ 60 dB
At the temperature
extremes
0.2
At the temperature
extremes
0.24
V+ = 15 V, RL = 2 kΩ to
2.5 V
4.75
4.67
4.87
At the temperature
extremes
VO
Output Swing
V
0.26
0.44
0.56
At the temperature
extremes
V+ = 15 V, RL = 2 kΩ to
7.5 V
14.37
14.25
14.63
At the temperature
extremes
(1) All limits are specified by testing or statistical analysis.
(2) Typical values represent the most likely parametric norm.
(3) V+ = 15 V, VCM = 7.5 V and RL connected to 7.5V. For Sourcing tests, 7.5 V ≤ VO ≤ 11.5 V. For Sinking tests, 2.5 V ≤ VO ≤ 7.5 V.
6
Submit Documentation Feedback
Copyright © 1995–2015, Texas Instruments Incorporated
Product Folder Links: LMC6001
LMC6001
www.ti.com
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
DC Electrical Characteristics for LMC6001BI (continued)
Limits are ensured for TJ = 25°C unless otherwise specified. Unless otherwise specified, V+ = 5 V, V− = 0 V, VCM = 1.5 V, and
RL > 1 M.
LMC6001BI
PARAMETER
TEST CONDITIONS
UNIT
MIN(1)
TYP(2)
MAX(1)
13
22
Sourcing, V+ = 5 V,
VO = 0 V
At the temperature
extremes
8
13
10
23
18
23
18
21
30
Sinking, V+ = 5 V,
VO = 5 V
At the temperature
extremes
IO
Output Current
mA
Sourcing, V+ = 15 V,
VO = 0 V
At the temperature
extremes
34
Sinking, V+ = 15 V,
VO = 13 V(4)
At the temperature
extremes
450
550
750
900
850
950
V+ = 5 V, VO = 1.5 V
V+ = 15 V, VO = 7.5 V
At the temperature
extremes
IS
Supply Current
μA
At the temperature
extremes
(4) Do not connect the output to V + , when V + is greater than 13 V or reliability will be adversely affected.
6.7 DC Electrical Characteristics for LMC6001CI
Limits are ensured for TJ = 25°C unless otherwise specified. Unless otherwise specified, V+ = 5 V, V− = 0 V, VCM = 1.5 V, and
RL > 1 M.
LMC6001CI
PARAMETER
TEST CONDITIONS
UNIT
MIN(1)
TYP(2)
MAX(1)
1000
IB
Input Current
Either Input, VCM = 0 V, VS = ±5 V
At the temperature
extremes
4000
2000
fA
Input Offset
Current
IOS
At the temperature extremes
VS = ±5 V, VCM = 0 V
1
Input Offset
Voltage
VOS
mV
1.35
Input Offset
Voltage Drift
TCVOS
RIN
μV/°C
TΩ
Input
Resistance
Common Mode 0 V ≤ VCM ≤ 7.5 V
66
63
66
63
74
71
CMRR
At the temperature
extremes
Rejection Ratio V+ = 10 V
83
94
Positive Power
+PSRR Supply
Rejection Ratio
5 V ≤ V+ ≤ 15 V
dB
At the temperature
extremes
Negative
−PSRR Power Supply 0 V ≥ V− ≥ −10 V
At the temperature
extremes
Rejection Ratio
(1) All limits are specified by testing or statistical analysis.
(2) Typical values represent the most likely parametric norm.
Copyright © 1995–2015, Texas Instruments Incorporated
Submit Documentation Feedback
7
Product Folder Links: LMC6001
LMC6001
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
www.ti.com
DC Electrical Characteristics for LMC6001CI (continued)
Limits are ensured for TJ = 25°C unless otherwise specified. Unless otherwise specified, V+ = 5 V, V− = 0 V, VCM = 1.5 V, and
RL > 1 M.
LMC6001CI
PARAMETER
TEST CONDITIONS
UNIT
MIN(1)
300
200
90
TYP(2)
MAX(1)
1400
Sourcing, RL = 2 kΩ(3)
Sinking, RL = 2 kΩ(3)
Large Signal
Voltage Gain
AV
V/mV
350
At the temperature
extremes
60
–0.4
–0.1
0
VCM Low
VCM High
VO Low
At the temperature
extremes
Input
Common-
Mode Voltage
V+ = 5 V and 15 V For
CMRR ≥ 60 dB
VCM
V
V+ − 2.3 V+ − 1.9
At the temperature
extremes
V+ − 2.5
0.1
0.2
At the temperature
extremes
0.24
V+ = 15 V, RL = 2 kΩ to
2.5 V
4.75
4.67
4.87
0.26
14.63
22
VO High
VO Low
VO High
At the temperature
extremes
VO
Output Swing
V
0.44
0.56
At the temperature
extremes
V+ = 15 V, RL = 2 kΩ to
7.5 V
14.37
14.25
13
At the temperature
extremes
Sourcing, V+ = 5 V,
VO = 0 V
At the temperature
extremes
8
13
21
Sinking, V+ = 5 V,
VO = 5 V
At the temperature
extremes
10
IO
Output Current
mA
23
30
Sourcing, V+ = 15 V,
VO = 0 V
At the temperature
extremes
18
23
34
Sinking, V+ = 15 V,
VO = 13 V(4)
At the temperature
extremes
18
450
550
750
900
850
950
V+ = 5 V, VO = 1.5 V
V+ = 15 V, VO = 7.5 V
At the temperature
extremes
IS
Supply Current
μA
At the temperature
extremes
(3) V+ = 15 V, VCM = 7.5 V and RL connected to 7.5 V. For Sourcing tests, 7.5 V ≤ VO ≤ 11.5 V. For Sinking tests, 2.5 V ≤ VO ≤ 7.5 V.
(4) Do not connect the output to V + , when V + is greater than 13 V or reliability will be adversely affected.
8
Submit Documentation Feedback
Copyright © 1995–2015, Texas Instruments Incorporated
Product Folder Links: LMC6001
LMC6001
www.ti.com
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
6.8 AC Electrical Characteristics for LMC6001AIC
Limits in standard typeface ensured for TJ = 25°C unless otherwise specified. Unless otherwise specified, V+ = 5 V, V− = 0 V,
VCM = 1.5 V and RL > 1 M.
LMC6001AIC
PARAMETER
TEST CONDITIONS
UNIT
MIN(1)
TYP(2)
MAX(1)
0.8
1.5
(3)
SR
Slew Rate
See
V/μs
At the temperature
extremes
0.6
GBW Gain-Bandwidth Product
1.3
50
17
MHz
Deg
dB
φfm
Phase Margin
Gain Margin
GM
Input-Referred Voltage
Noise
en
in
F = 1 kHz
F = 1 kHz
22
nV/√Hz
fA/√Hz
Input-Referred Current
Noise
0.13
F = 10 kHz, AV = −10,
THD
Total Harmonic Distortion RL = 100 kΩ,
0.01%
VO = 8 VPP
(1) All limits are specified by testing or statistical analysis.
(2) Typical values represent the most likely parametric norm.
(3) V+ = 15 V. Connected as Voltage Follower with 10-V step input. Limit specified is the lower of the positive and negative slew rates.
6.9 AC Electrical Characteristics for LM6001BI
Limits in standard typeface ensured for TJ = 25°C unless otherwise specified. Unless otherwise specified, V+ = 5 V, V− = 0 V,
VCM = 1.5 V and RL > 1 M.
LM6001BI
PARAMETER
TEST CONDITIONS
UNIT
MIN(1)
TYP(2)
MAX(1)
0.8
1.5
(3)
SR
Slew Rate
See
V/μs
At the temperature
extremes
0.6
GBW Gain-Bandwidth Product
1.3
50
MHz
Deg
φfm
GM
en
Phase Margin
Gain Margin
17
dB
Input-Referred Voltage Noise F = 1 kHz
Input-Referred Current Noise F = 1 kHz
22
nV/√Hz
fA/√Hz
in
0.13
F = 10 kHz, AV = −10,
RL = 100 kΩ,
VO = 8 VPP
THD
Total Harmonic Distortion
0.01%
(1) All limits are specified by testing or statistical analysis.
(2) Typical values represent the most likely parametric norm.
(3) V+ = 15 V. Connected as Voltage Follower with 10-V step input. Limit specified is the lower of the positive and negative slew rates.
Copyright © 1995–2015, Texas Instruments Incorporated
Submit Documentation Feedback
9
Product Folder Links: LMC6001
LMC6001
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
www.ti.com
6.10 AC Electrical Characteristics for LMC6001CI
Limits in standard typeface ensured for TJ = 25°C unless otherwise specified. Unless otherwise specified, V+ = 5 V, V− = 0 V,
VCM = 1.5 V and RL > 1 M.
LMC6001CI
PARAMETER
TEST CONDITIONS
UNIT
MIN(1)
TYP(2)
MAX(3)
0.8
1.5
(4)
SR
Slew Rate
See
V/μs
At the temperature
extremes
0.6
GBW Gain-Bandwidth Product
1.3
50
17
MHz
Deg
dB
φfm
Phase Margin
Gain Margin
GM
Input-Referred Voltage
Noise
en
in
F = 1 kHz
F = 1 kHz
22
nV/√Hz
fA/√Hz
Input-Referred Current
Noise
0.13
F = 10 kHz, AV = −10,
RL = 100 kΩ,
THD
Total Harmonic Distortion
0.01%
VO = 8 VPP
(1) All limits are specified by testing or statistical analysis.
(2) Typical values represent the most likely parametric norm.
(3) All limits are specified by testing or statistical analysis.
(4) V+ = 15 V. Connected as Voltage Follower with 10-V step input. Limit specified is the lower of the positive and negative slew rates.
6.11 Dissipation Ratings
MIN
See
(1) For operating at elevated temperatures the device must be derated based on the thermal resistance θJA with PD = (TJ − TA)/θJA
MAX
UNIT
(1)
Power Dissipation
.
10
Submit Documentation Feedback
Copyright © 1995–2015, Texas Instruments Incorporated
Product Folder Links: LMC6001
LMC6001
www.ti.com
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
6.12 Typical Characteristics
VS = ±7.5 V, TA = 25°C, unless otherwise specified
100 pA
10 pA
1 pA
100 fA
10 fA
1 fA
0
25
50
75
100
125
TEMPERATURE (°C)
VS = ±5 V
Figure 2. Input Current vs. VCM
Figure 1. Input Current vs. Temperature
Figure 3. Supply Current vs. Supply Voltage
Figure 4. Input Voltage vs. Output Voltage
Figure 6. Power Supply Rejection Ratio vs. Frequency
Figure 5. Common-Mode Rejection Ratio vs. Frequency
Copyright © 1995–2015, Texas Instruments Incorporated
Submit Documentation Feedback
11
Product Folder Links: LMC6001
LMC6001
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
www.ti.com
Typical Characteristics (continued)
VS = ±7.5 V, TA = 25°C, unless otherwise specified
Figure 7. Input Voltage Noise vs. Frequency
Figure 8. Noise Figure vs. Source Resistance
Figure 9. Output Characteristics Sourcing Current
Figure 10. Output Characteristics Sinking Current
RL = 500 kω
Figure 11. Gain and Phase Response vs. Temperature
Figure 12. Gain and Phase Response vs. Capacitive Load
(−55°C to +125°C)
12
Submit Documentation Feedback
Copyright © 1995–2015, Texas Instruments Incorporated
Product Folder Links: LMC6001
LMC6001
www.ti.com
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
Typical Characteristics (continued)
VS = ±7.5 V, TA = 25°C, unless otherwise specified
Figure 14. Inverting Small Signal Pulse Response
Figure 16. Noninverting Small Signal Pulse Response
Figure 18. Stability vs. Capacitive Load
Figure 13. Open-Loop Frequency Response
Figure 15. Inverting Large Signal Pulse Response
Figure 17. Noninverting Large Signal Pulse Response
Copyright © 1995–2015, Texas Instruments Incorporated
Submit Documentation Feedback
13
Product Folder Links: LMC6001
LMC6001
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
www.ti.com
7 Detailed Description
7.1 Overview
LMC6001 has an extremely low input current of 25 fA. In addition, its ultra-low input current noise of 0.13 fA/√Hz
allows almost noiseless amplification of high-resistance signal sources. LMC6001 is ideally suited for
electrometer applications requiring ultra-low input leakage current such as sensitive photodetection
transimpedance amplifiers and sensor amplifiers.
7.2 Functional Block Diagram
7.3 Feature Description
7.3.1 Amplifier Topology
The LMC6001 incorporates a novel op amp design topology that enables it to maintain rail-to-rail output swing
even when driving a large load. Instead of relying on a push-pull unity gain output buffer stage, the output stage
is taken directly from the internal integrator, which provides both low output impedance and large gain. Special
feed-forward compensation design techniques are incorporated to maintain stability over a wider range of
operating conditions than traditional op amps. These features make the LMC6001 both easier to design with, and
provide higher speed than products typically found in this low-power class.
7.3.2 Latch-Up Prevention
CMOS devices tend to be susceptible to latch-up due to their internal parasitic SCR effects. The (I/O) input and
output pins look similar to the gate of the SCR. There is a minimum current required to trigger the SCR gate
lead. The LMC6001 is designed to withstand 100-mA surge current on the I/O pins. Some resistive method
should be used to isolate any capacitance from supplying excess current to the I/O pins. In addition, like an SCR,
there is a minimum holding current for any latch-up mode. Limiting current to the supply pins will also inhibit
latch-up susceptibility.
7.4 Device Functional Modes
The LMC6001 has a single functional mode and operates according to the conditions listed in Recommended
Operating Conditions.
14
Submit Documentation Feedback
Copyright © 1995–2015, Texas Instruments Incorporated
Product Folder Links: LMC6001
LMC6001
www.ti.com
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
8 Applications and Implementation
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
8.1 Application Information
8.1.1 Compensating For Input Capacitance
It is quite common to use large values of feedback resistance for amplifiers with ultra-low input current, like the
LMC6001.
Although the LMC6001 is highly stable over a wide range of operating conditions, certain precautions must be
met to achieve the desired pulse response when a large feedback resistor is used. Large feedback resistors with
even small values of input capacitance, due to transducers, photodiodes, and printed-circuit-board parasitics,
reduce phase margins.
When high input impedances are demanded, TI suggests guarding the LMC6001. Guarding input lines will not
only reduce leakage, but lowers stray input capacitance as well. See Printed-Circuit-Board Layout For High-
Impedance Work.
The effect of input capacitance can be compensated for by adding a capacitor, Cf, around the feedback resistors
(as in Figure 19) such that:
(1)
or
R1 CIN ≤ R2 Cf
(2)
Because it is often difficult to know the exact value of CIN, Cf can be experimentally adjusted so that the desired
pulse response is achieved. Refer to the LMC660 (SNOSBZ3) and LMC662 (SNOSC51) for a more detailed
discussion on compensating for input capacitance.
Figure 19. Cancelling the Effect of Input Capacitance
8.1.2 Capacitive Load Tolerance
All rail-to-rail output swing operational amplifiers have voltage gain in the output stage. A compensation capacitor
is normally included in this integrator stage. The frequency location of the dominant pole is affected by the
resistive load on the amplifier. Capacitive load driving capability can be optimized by using an appropriate
resistive load in parallel with the capacitive load. See Typical Characteristics.
Direct capacitive loading will reduce the phase margin of many op amps. A pole in the feedback loop is created
by the combination of the output impedance of the op amp and the capacitive load. This pole induces phase lag
at the unity-gain crossover frequency of the amplifier resulting in either an oscillatory or underdamped pulse
response. With a few external components, op amps can easily indirectly drive capacitive loads, as shown in
Figure 20.
Copyright © 1995–2015, Texas Instruments Incorporated
Submit Documentation Feedback
15
Product Folder Links: LMC6001
LMC6001
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
www.ti.com
Application Information (continued)
Figure 20. LMC6001 Noninverting Gain of 10 Amplifier, Compensated to Handle Capacitive Loads
In the circuit of Figure 20, R1 and C1 serve to counteract the loss of phase margin by feeding the high frequency
component of the output signal back to the inverting input of the amplifier, thereby preserving phase margin in
the overall feedback loop.
Capacitive load driving capability is enhanced by using a pullup resistor to V+ (Figure 21). Typically a pullup
resistor conducting 500 μA or more will significantly improve capacitive load responses. The value of the pullup
resistor must be determined based on the current sinking capability of the amplifier with respect to the desired
output swing. Open-loop gain of the amplifier can also be affected by the pullup resistor. See DC Electrical
Characteristics for LMC6001AI.
Figure 21. Compensating for Large Capacitive Loads With a Pullup Resistor
8.2 Typical Application
The extremely high input resistance, and low power consumption, of the LMC6001 make it ideal for applications
that require battery-powered instrumentation amplifiers. Examples of these types of applications are hand-held
pH probes, analytic medical instruments, electrostatic field detectors and gas chromotographs.
R2
R1
±
VIN
LMC6001
VOUT
+
Figure 22. Typical Application Schematic, LMC6001
16
Submit Documentation Feedback
Copyright © 1995–2015, Texas Instruments Incorporated
Product Folder Links: LMC6001
LMC6001
www.ti.com
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
Typical Application (continued)
8.2.1 Two Op Amp, Temperature Compensated Ph Probe Amplifier
The signal from a pH probe has a typical resistance between 10 MΩ and 1000 MΩ. Because of this high value, it
is very important that the amplifier input currents be as small as possible. The LMC6001 with less than 25-fA
input current is an ideal choice for this application.
The LMC6001 amplifies the probe output providing a scaled voltage of ±100 mV/pH from a pH of 7. The second
op amp, a micropower LMC6041 provides phase inversion and offset so that the output is directly proportional to
pH, over the full range of the probe. The pH reading can now be directly displayed on a low-cost, low-power
digital panel meter. Total current consumption will be about 1 mA for the whole system.
The micropower dual-operational amplifier, LMC6042, would optimize power consumption but not offer these
advantages:
1. The LMC6001A ensures a 25-fA limit on input current at 25°C.
2. The input ESD protection diodes in the LMC6042 are only rated at 500 V while the LMC6001 has much more
robust protection that is rated at 2000 V.
(1)
R1 100 k + 3500 ppm/°C
R2 68.1 k
R3, 8 5 k
R4, 9 100 k
R5 36.5 k
R6 619 k
R7 97.6 k
D1 LM4040D1Z-2.5
C1 2.2 μF
(2) µΩ style 137 or similar
Figure 23. Ph Probe Amplifier
8.2.1.1 Design Requirements
The theoretical output of the standard Ag/AgCl pH probe is 59.16 mV/pH at 25°C with 0 V out at a pH of 7.00.
This output is proportional to absolute temperature. To compensate for this, a temperature-compensating
resistor, R1, is placed in the feedback loop. This cancels the temperature dependence of the probe. This resistor
must be mounted where it will be at the same temperature as the liquid being measured.
8.2.1.2 Detailed Design Procedure
The set-up and calibration is simple with no interactions to cause problems.
Copyright © 1995–2015, Texas Instruments Incorporated
Submit Documentation Feedback
17
Product Folder Links: LMC6001
LMC6001
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
www.ti.com
Typical Application (continued)
1. Disconnect the pH probe and with R3 set to about mid-range and the noninverting input of the LMC6001
grounded, adjust R8 until the output is 700 mV.
2. Apply −414.1 mV to the noninverting input of the LMC6001. Adjust R3 for and output of 1400 mV. This
completes the calibration. As real pH probes may not perform exactly to theory, minor gain and offset
adjustments should be made by trimming while measuring a precision buffer solution.
8.2.1.3 Application Curve
VS = ±5 V
Figure 24. Input Current vs. VCM
8.3 System Example
8.3.1 Ultra-Low Input Current Instrumentation Amplifier
Figure 25 shows an instrumentation amplifier that features high-differential and common-mode input resistance
(>1014Ω), 0.01% gain accuracy at AV = 1000, excellent CMRR with 1-MΩ imbalance in source resistance. Input
current is less than 20 fA and offset drift is less than 2.5 μV/°C. R2 provides a simple means of adjusting gain
over a wide range without degrading CMRR. R7 is an initial trim used to maximize CMRR without using super
precision matched resistors. For good CMRR over temperature, low-drift resistors should be used.
If R1 = R5, R3 = R6, and R4 = R7; then
∴AV ≈ 100 for circuit shown (R2 = 9.85k).
Figure 25. Instrumentation Amplifier
18
Submit Documentation Feedback
Copyright © 1995–2015, Texas Instruments Incorporated
Product Folder Links: LMC6001
LMC6001
www.ti.com
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
9 Power Supply Recommendations
See the Recommended Operating Conditions for the minimum and maximum values for the supply input voltage
and operating junction temperature.
10 Layout
10.1 Layout Guidelines
10.1.1 Printed-Circuit-Board Layout For High-Impedance Work
It is generally recognized that any circuit which must operate with less than 1000 pA of leakage current requires
special layout of the PCB. When one wishes to take advantage of the ultra-low bias current of the LMC6001,
typically less than 10 fA, it is essential to have an excellent layout. Fortunately, the techniques of obtaining low
leakages are quite simple. First, the user must not ignore the surface leakage of the PCB, even though it may
sometimes appear acceptably low, because under conditions of high humidity or dust or contamination, the
surface leakage will be appreciable.
To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the inputs of the
LMC6001 and the terminals of capacitors, diodes, conductors, resistors, relay terminals, and so forth, connected
to the inputs of the op amp, as in Figure 30. To have a significant effect, guard rings must be placed on both the
top and bottom of the PCB. This PC foil must then be connected to a voltage which is at the same voltage as the
amplifier inputs, because no leakage current can flow between two points at the same potential. For example, a
PCB trace-to-pad resistance of 10 TΩ, which is normally considered a very large resistance, could leak 5 pA if
the trace were a 5-V bus adjacent to the pad of the input.
This would cause a 500 times degradation from the LMC6001's actual performance. If a guard ring is used and
held within 1 mV of the inputs, then the same resistance of 10 TΩ will only cause 10 fA of leakage current. Even
this small amount of leakage will degrade the extremely low input current performance of the LMC6001. See
Figure 28 for typical connections of guard rings for standard op amp configurations.
Figure 26. Inverting Amplifier
Figure 27. Noninverting Amplifier
Figure 28. Typical Connections Of Guard Rings
Copyright © 1995–2015, Texas Instruments Incorporated
Submit Documentation Feedback
19
Product Folder Links: LMC6001
LMC6001
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
www.ti.com
Layout Guidelines (continued)
The designer should be aware that when it is inappropriate to lay out a PCB for the sake of just a few circuits,
there is another technique which is even better than a guard ring on a PCB: Do not insert the input pin of the
amplifier into the board at all, but bend it up in the air and use only air as an insulator. Air is an excellent
insulator. In this case you may have to forego some of the advantages of PCB construction, but the advantages
are sometimes well worth the effort of using point-to-point up-in-the-air wiring. See Figure 29.
(Input pins are lifted out of PCB and soldered directly to components. All other pins connected to PCB).
Figure 29. Air Wiring
Another potential source of leakage that might be overlooked is the device package. When the LMC6001 is
manufactured, the device is always handled with conductive finger cots. This is to assure that salts and skin oils
do not cause leakage paths on the surface of the package. We recommend that these same precautions be
adhered to, during all phases of inspection, test and assembly.
10.2 Layout Example
Figure 30. Examples Of Guard
Ring In PCB Layout
20
Submit Documentation Feedback
Copyright © 1995–2015, Texas Instruments Incorporated
Product Folder Links: LMC6001
LMC6001
www.ti.com
SNOS694I –MARCH 1995–REVISED SEPTEMBER 2015
11 Device and Documentation Support
11.1 Documentation Support
11.1.1 Related Documentation
For related documentation, see the following:
•
•
LMC660 CMOS Quad Operational Amplifier, SNOSBZ3
LMC662 CMOS Dual Operational Amplifier, SNOSC51
11.2 Related Links
Table 1 lists quick access links. Categories include technical documents, support and community resources,
tools and software, and quick access to sample or buy.
Table 1. Related Links
TECHNICAL
DOCUMENTS
TOOLS &
SOFTWARE
SUPPORT &
COMMUNITY
PARTS
PRODUCT FOLDER
SAMPLE & BUY
LMC6001
Click here
Click here
Click here
Click here
Click here
11.3 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective
contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of
Use.
TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration
among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help
solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and
contact information for technical support.
11.4 Trademarks
E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
11.5 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
11.6 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
12 Mechanical, Packaging, and Orderable Information
The following pages include mechanical packaging and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
Copyright © 1995–2015, Texas Instruments Incorporated
Submit Documentation Feedback
21
Product Folder Links: LMC6001
PACKAGE OPTION ADDENDUM
www.ti.com
15-Apr-2022
PACKAGING INFORMATION
Orderable Device
Status Package Type Package Pins Package
Eco Plan
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
Samples
Drawing
Qty
(1)
(2)
(3)
(4/5)
(6)
LMC6001AIN/NOPB
LMC6001BIN/NOPB
ACTIVE
PDIP
PDIP
P
P
8
8
40
RoHS & Green
RoHS & Green
NIPDAU
Level-1-NA-UNLIM
Level-1-NA-UNLIM
-40 to 85
-40 to 85
LMC6001
AIN
ACTIVE
40
NIPDAU
LMC6001
BIN
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
15-Apr-2022
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
23-Jun-2023
TUBE
T - Tube
height
L - Tube length
W - Tube
width
B - Alignment groove width
*All dimensions are nominal
Device
Package Name Package Type
Pins
SPQ
L (mm)
W (mm)
T (µm)
B (mm)
LMC6001AIN/NOPB
LMC6001BIN/NOPB
P
P
PDIP
PDIP
8
8
40
40
502
502
14
14
11938
11938
4.32
4.32
Pack Materials-Page 1
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated
相关型号:
LMC6022IM/NOPB
IC DUAL OP-AMP, 11000 uV OFFSET-MAX, 0.35 MHz BAND WIDTH, PDSO8, SO-8, Operational Amplifier
NSC
©2020 ICPDF网 联系我们和版权申明