LP3893ESX-1.2/NOPB [TI]

具有使能功能的 3A、低压降稳压器 | KTT | 5 | -40 to 125;
LP3893ESX-1.2/NOPB
型号: LP3893ESX-1.2/NOPB
厂家: TEXAS INSTRUMENTS    TEXAS INSTRUMENTS
描述:

具有使能功能的 3A、低压降稳压器 | KTT | 5 | -40 to 125

输出元件 稳压器 调节器
文件: 总17页 (文件大小:657K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
LP3893  
www.ti.com  
SNVS237B SEPTEMBER 2003REVISED APRIL 2013  
LP3893 3A Fast-Response Ultra Low Dropout Linear Regulators  
Check for Samples: LP3893  
1
FEATURES  
DESCRIPTION  
The LP3893 is a high-current, fast-response regulator  
which can maintain output voltage regulation with  
minimum input to output voltage drop. Fabricated on  
a CMOS process, the device operates from two input  
voltages: Vbias provides voltage to drive the gate of  
the N-MOS power transistor, while Vin is the input  
voltage which supplies power to the load. The use of  
an external bias rail allows the part to operate from  
ultra low Vin voltages. Unlike bipolar regulators, the  
CMOS architecture consumes extremely low  
quiescent current at any output load current. The use  
of an N-MOS power transistor results in wide  
bandwidth, yet minimum external capacitance is  
required to maintain loop stability.  
2
Ultra Low Dropout Voltage (270 mV at 3A typ)  
Low Ground Pin Current  
Load Regulation of 0.04%/A  
60 nA Typical Quiescent Current in Shutdown  
1.5% Output Accuracy (25°C)  
TO-220, DDPAK/TO-263 Packages  
Over Temperature/Over Current Protection  
40°C to +125°C Junction Temperature Range  
APPLICATIONS  
DSP Power Supplies  
Server Core and I/O Supplies  
Linear Power Supplies for PC Add-in-Cards  
Set-Top Box Power Supplies  
Microprocessor Power Supplies  
High Efficiency Linear Power Supplies  
SMPS Post-Regulators  
The fast transient response of these devices makes  
them suitable for use in powering DSP,  
Microcontroller Core voltages and Switch Mode  
Power Supply post regulators. The parts are available  
in TO-220 and DDPAK/TO-263 packages.  
Dropout Voltage: 270 mV (typ) at 3A load current.  
Ground Pin Current: 3 mA (typ) at full load.  
Shutdown Current: 60 nA (typ) when S/D pin is low.  
Precision Output Voltage: 1.5% room temperature  
accuracy.  
TYPICAL APPLICATION CIRCUIT  
At least 10 µF of input and output capacitance is required for stability.  
*Tantalum capacitors are recommended. Aluminum electrolytic capacitors may be used for restricted temperature  
range. See application hints.  
CONNECTION DIAGRAM  
Figure 1. TO-220, Top View  
Figure 2. DDPAK/TO-263, Top View  
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
All trademarks are the property of their respective owners.  
2
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  
Copyright © 2003–2013, Texas Instruments Incorporated  
LP3893  
SNVS237B SEPTEMBER 2003REVISED APRIL 2013  
www.ti.com  
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam  
during storage or handling to prevent electrostatic damage to the MOS gates.  
BLOCK DIAGRAM  
(1)  
ABSOLUTE MAXIMUM RATINGS  
If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/Distributors for  
availability and specifications.  
VALUE / UNITS  
Storage Temperature Range  
Lead Temp. (Soldering, 5 seconds)  
ESD Rating  
65°C to +150°C  
260°C  
(2)  
Human Body Model  
2 kV  
200V  
(3)  
Machine Model  
(4)  
Power Dissipation  
Internally Limited  
0.3V to +6V  
VIN Supply Voltage (Survival)  
VBIAS Supply Voltage (Survival)  
Shutdown Input Voltage (Survival)  
IOUT (Survival)  
0.3V to +7V  
0.3V to +7V  
Internally Limited  
0.3V to +6V  
Output Voltage (Survival)  
Junction Temperature  
40°C to +150°C  
(1) Absolute maximum ratings indicate limits beyond which damage to the component may occur. Operating ratings indicate conditions for  
which the device is intended to be functional, but do not ensure specific performance limits. For specifications, see Electrical  
Characteristics. Specifications do not apply when operating the device outside of its rated operating conditions.  
(2) The human body model is a 100 pF capacitor discharged through a 1.5k resistor into each pin.  
(3) The machine model is a 220 pF capacitor discharged directly into each pin. The machine model ESD rating of pin 5 is 100V.  
(4) At elevated temperatures, device power dissipation must be derated based on package thermal resistance and heatsink thermal values.  
θJ-A for TO-220 devices is 65°C/W if no heatsink is used. If the TO-220 device is attached to a heatsink, a θJ-S value of 4°C/W can be  
assumed. θJ-A for DDPAK/TO-263 devices is approximately 40°C/W if soldered down to a copper plane which is at least 1.5 square  
inches in area. If power dissipation causes the junction temperature to exceed specified limits, the device will go into thermal shutdown.  
RECOMMENDED OPERATING CONDITIONS  
VALUE / UNITS  
VIN  
(VOUT + VDO) to 5.5V  
0 to +6V  
Shutdown  
IOUT  
3A  
Junction Temperature  
VBIAS  
40°C to +125°C  
4.5V to 6V  
2
Submit Documentation Feedback  
Copyright © 2003–2013, Texas Instruments Incorporated  
Product Folder Links: LP3893  
LP3893  
www.ti.com  
SNVS237B SEPTEMBER 2003REVISED APRIL 2013  
ELECTRICAL CHARACTERISTICS  
Limits in standard typeface are for TJ = 25°C, and limits in boldface type apply over the full operating temperature range.  
Unless otherwise specified: VIN = VO(NOM) + 1V, VBIAS = 4.5V, IL = 10 mA, CIN = COUT =10 µF, VS/D = VBIAS  
.
(1)  
(2)  
(2)  
Symbol  
VO  
Parameter  
Conditions  
Typical  
MIN  
MAX  
Units  
Output Voltage Tolerance  
10 mA IL 3A  
VO(NOM) + 1V VIN 5.5V  
4.5V VBIAS 6V  
1.198  
1.186  
1.234  
1.246  
1.216  
1.478  
1.455  
1.522  
1.545  
1.5  
1.8  
V
1.773  
1.746  
1.827  
1.854  
(3)  
ΔVO/ΔVI Output Voltage Line Regulation  
N
VO(NOM) + 1V VIN 5.5V  
10 mA IL 3A  
IL = 3A  
0.01  
%/V  
%/A  
mV  
mA  
µA  
(4)  
ΔVO/ΔIL Output Voltage Load Regulation  
0.04  
0.06  
(5)  
VDO  
Dropout Voltage  
650  
1000  
270  
3
IQ(VIN  
)
Quiescent Current Drawn from VIN  
Supply  
10 mA IL 3A  
7
8
V
S/D 0.3V  
10 mA IL 3A  
S/D 0.3V  
1
30  
0.03  
1
IQ(VBIAS  
)
Quiescent Current Drawn from VBIAS  
Supply  
2
3
mA  
V
1
30  
0.03  
6
µA  
A
ISC  
Short-Circuit Current  
VOUT = 0V  
Shutdown Input  
VSDT  
Output Turn-off Threshold  
Output = ON  
0.7  
0.7  
20  
15  
1
1.3  
V
Output = OFF  
0.3  
Td (OFF) Turn-OFF Delay  
Td (ON) Turn-ON Delay  
RLOAD X COUT << Td (OFF)  
RLOAD X COUT << Td (ON)  
VS/D =1.3V  
µs  
µA  
IS/D  
S/D Input Current  
VS/D 0.3V  
1  
AC Parameters  
PSRR  
(VIN  
Ripple Rejection for VIN Input Voltage VIN = VOUT +1V, f = 120 Hz  
VIN = VOUT + 1V, f = 1 kHz  
80  
65  
70  
65  
)
dB  
PSRR  
(VBIAS  
Ripple Rejection for VBIAS Voltage  
VBIAS = VOUT + 3V, f = 120 Hz  
VBIAS = VOUT + 3V, f = 1 kHz  
f = 120 Hz  
)
Output Noise Density  
Output Noise Voltage  
µV/root−  
1
Hz  
en  
BW = 10 Hz 100 kHz, VOUT = 1.8V  
BW = 300 Hz 300 kHz, VOUT = 1.8V  
150  
90  
µV (rms)  
(1) Typical numbers represent the most likely parametric norm for 25°C operation.  
(2) Limits are specified through testing, statistical correlation, or design.  
(3) Output voltage line regulation is defined as the change in output voltage from nominal value resulting from a change in input voltage.  
(4) Output voltage load regulation is defined as the change in output voltage from nominal value as the load current increases from no load  
to full load.  
(5) Dropout voltage is defined as the minimum input to output differential required to maintain the output with 2% of nominal value.  
Copyright © 2003–2013, Texas Instruments Incorporated  
Submit Documentation Feedback  
3
Product Folder Links: LP3893  
LP3893  
SNVS237B SEPTEMBER 2003REVISED APRIL 2013  
www.ti.com  
TYPICAL PERFORMANCE CHARACTERISTICS  
Unless otherwise specified: Tj = 25°C, COUT = 10 µF, Cin = 10 µF, S/D pin is tied to VBIAS, VIN = 2.2V, VOUT = 1.8V.  
IGND vs VSD  
VOUT vs Temperature  
Figure 3.  
Figure 4.  
DC Load Regulation  
Line Regulation vs VIN  
Figure 5.  
Figure 6.  
IBIAS vs IL  
Line Regulation vs VBIAS  
Figure 7.  
Figure 8.  
4
Submit Documentation Feedback  
Copyright © 2003–2013, Texas Instruments Incorporated  
Product Folder Links: LP3893  
LP3893  
www.ti.com  
SNVS237B SEPTEMBER 2003REVISED APRIL 2013  
TYPICAL PERFORMANCE CHARACTERISTICS (continued)  
Unless otherwise specified: Tj = 25°C, COUT = 10 µF, Cin = 10 µF, S/D pin is tied to VBIAS, VIN = 2.2V, VOUT = 1.8V.  
ILOAD vs Dropout Voltage  
IGND vs VSD  
0.4  
0.3  
0.2  
125oC  
25oC  
-40oC  
0.1  
0
0
1
2
3
3.5  
I
(A)  
LOAD  
Figure 9.  
Figure 10.  
Noise Measurement  
VOUTStartup Waveform  
Figure 11.  
Figure 12.  
VOUTStartup Waveform  
VOUTStartup Waveform  
Figure 13.  
Figure 14.  
Copyright © 2003–2013, Texas Instruments Incorporated  
Submit Documentation Feedback  
5
Product Folder Links: LP3893  
LP3893  
SNVS237B SEPTEMBER 2003REVISED APRIL 2013  
www.ti.com  
TYPICAL PERFORMANCE CHARACTERISTICS (continued)  
Unless otherwise specified: Tj = 25°C, COUT = 10 µF, Cin = 10 µF, S/D pin is tied to VBIAS, VIN = 2.2V, VOUT = 1.8V.  
Line Regulation vs VBIAS  
Line Regulation vs VBIAS  
Figure 15.  
VIN PSRR  
Figure 16.  
VIN PSRR  
Figure 17.  
Figure 18.  
VBIAS PSRR  
VBIAS PSRR  
Figure 19.  
Figure 20.  
6
Submit Documentation Feedback  
Copyright © 2003–2013, Texas Instruments Incorporated  
Product Folder Links: LP3893  
LP3893  
www.ti.com  
SNVS237B SEPTEMBER 2003REVISED APRIL 2013  
Application Hints  
EXTERNAL CAPACITORS  
To assure regulator stability, input and output capacitors are required as shown in the Typical Application Circuit.  
OUTPUT CAPACITOR  
At least 10µF of output capacitance is required for stability (the amount of capacitance can be increased without  
limit). The output capacitor must be located less than 1 cm from the output pin of the IC and returned to a clean  
analog ground. The ESR (equivalent series resistance) of the output capacitor must be within the "stable" range  
as shown in the graph below over the full operating temperature range for stable operation.  
10  
1.0  
COUT = 10mF  
STABLE REGION  
0.1  
.01  
COUT = 100mF  
.001  
0
1
2
3
LOAD CURRENT (A)  
Figure 21. Minimum ESR vs Output Load Current  
Tantalum capacitors are recommended for the output as their ESR is ideally suited to the part's requirements  
and the ESR is very stable over temperature. Aluminum electrolytics are not recommended because their ESR  
increases very rapidly at temperatures below 10°C. Aluminum caps can only be used in applications where lower  
temperature operation is not required.  
A second problem with Al caps is that many have ESR's which are only specified at low frequencies. The typical  
loop bandwidth of a linear regulator is a few hundred kHz to several MHz. If an Al cap is used for the output cap,  
it must be one whose ESR is specified at a frequency of 100 kHz or more.  
Because the ESR of ceramic capacitors is only a few milli Ohms, they are not suitable for use as output  
capacitors on LP389X devices. The regulator output can tolerate ceramic capacitance totaling up to 15% of the  
amount of Tantalum capacitance connected from the output to ground.  
INPUT CAPACITOR  
The input capacitor must be at least 10 µF, but can be increased without limit. It's purpose is to provide a low  
source impedance for the regulator input. Ceramic capacitors work best for this, but Tantalums are also very  
good. There is no ESR limitation on the input capacitor (the lower, the better). Aluminum electrolytics can be  
used, but their ESR increase very quickly at cold temperatures. They are not recommended for any application  
where temperatures go below about 10°C.  
BIAS CAPACITOR  
The 0.1µF capacitor on the bias line can be any good quality capacitor (ceramic is recommended).  
BIAS VOLTAGE  
The bias voltage is an external voltage rail required to get gate drive for the N-FET pass transistor. Bias voltage  
must be in the range of 4.5 - 6V to assure proper operation of the part.  
UNDER VOLTAGE LOCKOUT  
The bias voltage is monitored by a circuit which prevents the regulator output from turning on if the bias voltage  
is below approximately 4V.  
Copyright © 2003–2013, Texas Instruments Incorporated  
Submit Documentation Feedback  
7
Product Folder Links: LP3893  
LP3893  
SNVS237B SEPTEMBER 2003REVISED APRIL 2013  
www.ti.com  
SHUTDOWN OPERATION  
Pulling down the shutdown (S/D) pin will turn-off the regulator. Pin S/D must be actively terminated through a  
pull-up resistor (10 kto 100 k) for a proper operation. If this pin is driven from a source that actively pulls high  
and low (such as a CMOS rail to rail comparator), the pull-up resistor is not required. This pin must be tied to Vin  
if not used.  
POWER DISSIPATION/HEATSINKING  
A heatsink may be required depending on the maximum power dissipation and maximum ambient temperature of  
the application. Under all possible conditions, the junction temperature must be within the range specified under  
operating conditions. The total power dissipation of the device is given by:  
PD = (VINVOUT)IOUT+ (VIN)IGND  
(1)  
where IGND is the operating ground current of the device.  
The maximum allowable temperature rise (TRmax) depends on the maximum ambient temperature (TAmax) of the  
application, and the maximum allowable junction temperature (TJmax):  
TRmax = TJmaxTAmax  
(2)  
The maximum allowable value for junction to ambient Thermal Resistance, θJA, can be calculated using the  
formula:  
θJA = TRmax / PD  
(3)  
These parts are available in TO-220 and DDPAK/TO-263 packages. The thermal resistance depends on amount  
of copper area or heat sink, and on air flow. If the maximum allowable value of θJA calculated above is 60°C/W  
for TO-220 package and 60°C/W for DDPAK/TO-263 package no heatsink is needed since the package can  
dissipate enough heat to satisfy these requirements. If the value for allowable θJA falls below these limits, a heat  
sink is required.  
HEATSINKING TO-220 PACKAGE  
The thermal resistance of a TO-220 package can be reduced by attaching it to a heat sink or a copper plane on  
a PC board. If a copper plane is to be used, the values of θJA will be same as shown in next section for  
DDPAK/TO-263 package.  
The heatsink to be used in the application should have a heatsink to ambient thermal resistance,  
θHA≤ θJA − θCH − θJC  
.
(4)  
In this equation, θCH is the thermal resistance from the case to the surface of the heat sink and θJC is the thermal  
resistance from the junction to the surface of the case. θJC is about 3°C/W for a TO-220 package. The value for  
θCH depends on method of attachment, insulator, etc. θCH varies between 1.5°C/W to 2.5°C/W. If the exact value  
is unknown, 2°C/W can be assumed.  
HEATSINKING DDPAK/TO-263 PACKAGE  
The DDPAK/TO-263 package uses the copper plane on the PCB as a heatsink. The tab of these packages are  
soldered to the copper plane for heat sinking. The graph below shows a curve for the θJA of DDPAK/TO-263  
package for different copper area sizes, using a typical PCB with 1 ounce copper and no solder mask over the  
copper area for heat sinking.  
8
Submit Documentation Feedback  
Copyright © 2003–2013, Texas Instruments Incorporated  
Product Folder Links: LP3893  
LP3893  
www.ti.com  
SNVS237B SEPTEMBER 2003REVISED APRIL 2013  
Figure 22. θJA vs Copper (1 Ounce) Area for DDPAK/TO-263 Package  
As shown in the graph below, increasing the copper area beyond 1 square inch produces very little improvement.  
The minimum value for θJA for the DDPAK/TO-263 package mounted to a PCB is 32°C/W.  
Figure 23 shows the maximum allowable power dissipation for DDPAK/TO-263 packages for different ambient  
temperatures, assuming θJA is 35°C/W and the maximum junction temperature is 125°C.  
Figure 23. Maximum Power Dissipation vs Ambient Temperature for DDPAK/TO-263 Package  
Copyright © 2003–2013, Texas Instruments Incorporated  
Submit Documentation Feedback  
9
Product Folder Links: LP3893  
 
 
LP3893  
SNVS237B SEPTEMBER 2003REVISED APRIL 2013  
www.ti.com  
REVISION HISTORY  
Changes from Revision A (April 2013) to Revision B  
Page  
Changed layout of National Data Sheet to TI format ............................................................................................................ 9  
10  
Submit Documentation Feedback  
Copyright © 2003–2013, Texas Instruments Incorporated  
Product Folder Links: LP3893  
PACKAGE OPTION ADDENDUM  
www.ti.com  
30-Sep-2021  
PACKAGING INFORMATION  
Orderable Device  
Status Package Type Package Pins Package  
Eco Plan  
Lead finish/  
Ball material  
MSL Peak Temp  
Op Temp (°C)  
Device Marking  
Samples  
Drawing  
Qty  
(1)  
(2)  
(3)  
(4/5)  
(6)  
LP3893ES-1.2  
NRND  
DDPAK/  
TO-263  
KTT  
5
5
5
45  
Non-RoHS  
& Green  
Call TI  
Level-3-235C-168 HR  
Level-3-245C-168 HR  
Level-3-245C-168 HR  
-40 to 125  
-40 to 125  
-40 to 125  
LP3893ES  
-1.2  
LP3893ES-1.2/NOPB  
LP3893ESX-1.2/NOPB  
ACTIVE  
ACTIVE  
DDPAK/  
TO-263  
KTT  
45  
RoHS-Exempt  
& Green  
SN  
SN  
LP3893ES  
-1.2  
DDPAK/  
TO-263  
KTT  
500  
RoHS-Exempt  
& Green  
LP3893ES  
-1.2  
(1) The marketing status values are defined as follows:  
ACTIVE: Product device recommended for new designs.  
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.  
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.  
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.  
OBSOLETE: TI has discontinued the production of the device.  
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance  
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may  
reference these types of products as "Pb-Free".  
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.  
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based  
flame retardants must also meet the <=1000ppm threshold requirement.  
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.  
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.  
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation  
of the previous line and the two combined represent the entire Device Marking for that device.  
(6)  
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two  
lines if the finish value exceeds the maximum column width.  
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information  
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and  
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.  
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.  
Addendum-Page 1  
PACKAGE OPTION ADDENDUM  
www.ti.com  
30-Sep-2021  
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.  
Addendum-Page 2  
PACKAGE MATERIALS INFORMATION  
www.ti.com  
23-Jun-2023  
TAPE AND REEL INFORMATION  
REEL DIMENSIONS  
TAPE DIMENSIONS  
K0  
P1  
W
B0  
Reel  
Diameter  
Cavity  
A0  
A0 Dimension designed to accommodate the component width  
B0 Dimension designed to accommodate the component length  
K0 Dimension designed to accommodate the component thickness  
Overall width of the carrier tape  
W
P1 Pitch between successive cavity centers  
Reel Width (W1)  
QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE  
Sprocket Holes  
Q1 Q2  
Q3 Q4  
Q1 Q2  
Q3 Q4  
User Direction of Feed  
Pocket Quadrants  
*All dimensions are nominal  
Device  
Package Package Pins  
Type Drawing  
SPQ  
Reel  
Reel  
A0  
B0  
K0  
P1  
W
Pin1  
Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant  
(mm) W1 (mm)  
LP3893ESX-1.2/NOPB DDPAK/  
TO-263  
KTT  
5
500  
330.0  
24.4  
10.75 14.85  
5.0  
16.0  
24.0  
Q2  
Pack Materials-Page 1  
PACKAGE MATERIALS INFORMATION  
www.ti.com  
23-Jun-2023  
TAPE AND REEL BOX DIMENSIONS  
Width (mm)  
H
W
L
*All dimensions are nominal  
Device  
Package Type Package Drawing Pins  
DDPAK/TO-263 KTT  
SPQ  
Length (mm) Width (mm) Height (mm)  
367.0 367.0 45.0  
LP3893ESX-1.2/NOPB  
5
500  
Pack Materials-Page 2  
PACKAGE MATERIALS INFORMATION  
www.ti.com  
23-Jun-2023  
TUBE  
T - Tube  
height  
L - Tube length  
W - Tube  
width  
B - Alignment groove width  
*All dimensions are nominal  
Device  
Package Name Package Type  
Pins  
SPQ  
L (mm)  
W (mm)  
T (µm)  
B (mm)  
LP3893ES-1.2  
LP3893ES-1.2  
KTT  
KTT  
KTT  
TO-263  
TO-263  
TO-263  
5
5
5
45  
45  
45  
502  
502  
502  
25  
25  
25  
8204.2  
8204.2  
8204.2  
9.19  
9.19  
9.19  
LP3893ES-1.2/NOPB  
Pack Materials-Page 3  
MECHANICAL DATA  
KTT0005B  
TS5B (Rev D)  
BOTTOM SIDE OF PACKAGE  
www.ti.com  
IMPORTANT NOTICE AND DISCLAIMER  
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE  
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”  
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY  
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD  
PARTY INTELLECTUAL PROPERTY RIGHTS.  
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate  
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable  
standards, and any other safety, security, regulatory or other requirements.  
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an  
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license  
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you  
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these  
resources.  
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with  
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for  
TI products.  
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE  
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2023, Texas Instruments Incorporated  

相关型号:

LP3893ESX-1.8/NOPB

1.8V FIXED POSITIVE LDO REGULATOR, 1V DROPOUT, PSSO5, MOLDED, TO-263, 5 PIN
TI

LP3893ET-1.2

1.216V FIXED POSITIVE LDO REGULATOR, 1V DROPOUT, PSFM5, MOLDED, TO-220, 5 PIN
ROCHESTER

LP3893ET-1.5/NOPB

1.5V FIXED POSITIVE LDO REGULATOR, 1V DROPOUT, PSFM5, MOLDED, TO-220, 5 PIN
TI

LP38A

Low-Loss Filter for Multimedia Applications
EPCOS

LP38AF1XIHT

Parallel - Fundamental Quartz Crystal, 38.00053MHz Nom,
CTS

LP38AF22IJT

Parallel - Fundamental Quartz Crystal, 38.00053MHz Nom,
CTS

LP38AF31IST

Series - Fundamental Quartz Crystal, 38.00053MHz Nom,
CTS

LP38AF33CFT

Parallel - Fundamental Quartz Crystal, 38.00053MHz Nom,
CTS

LP38AF35CBT

Parallel - Fundamental Quartz Crystal, 38.00053MHz Nom,
CTS

LP38AF3XILT

Parallel - Fundamental Quartz Crystal, 38.00053MHz Nom,
CTS

LP38AF3XIST

Series - Fundamental Quartz Crystal, 38.00053MHz Nom,
CTS

LP38AF3YCHT

Parallel - Fundamental Quartz Crystal, 38.00053MHz Nom,
CTS