MSP430F2471TRGCR [TI]
MIXED SIGNAL MICROCONTROLLER; 混合信号微控制器型号: | MSP430F2471TRGCR |
厂家: | TEXAS INSTRUMENTS |
描述: | MIXED SIGNAL MICROCONTROLLER |
文件: | 总91页 (文件大小:1657K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
D
D
Low Supply-Voltage Range, 1.8 V to 3.6 V
D
D
On-Chip Comparator
Ultra-Low Power Consumption:
-- Active Mode: 270 μA at 1 MHz, 2.2 V
-- Standby Mode (VLO): 0.3 μA
Supply Voltage Supervisor/Monitor With
Programmable Level Detection
D
D
D
Brownout Detector
Bootstrap Loader
-- Off Mode (RAM Retention): 0.1 μA
D
D
D
Ultra-Fast Wake-Up From Standby Mode in
Less Than 1 μs
Serial Onboard Programming,
No External Programming Voltage Needed,
Programmable Code Protection by Security
Fuse
16-Bit RISC Architecture, 62.5-ns
Instruction Cycle Time
Basic Clock Module Configurations:
-- Internal Frequencies up to 16 MHz
-- Internal Very Low Power LF Oscillator
-- 32-kHz Crystal
-- Internal Frequencies up to 16 MHz With
Four Calibrated Frequencies to ±1%
-- Resonator
D
Family Members Include:
-- MSP430F233
8KB+256B Flash Memory, 1KB RAM
-- MSP430F235
16KB+256B Flash Memory, 2KB RAM
-- MSP430F247, MSP430F2471†
32KB+256B Flash Memory, 4KB RAM
-- MSP430F248, MSP430F2481†
48KB+256B Flash Memory, 4KB RAM
-- MSP430F249, MSP430F2491†
60KB+256B Flash Memory, 2KB RAM
-- MSP430F2410
-- External Digital Clock Source
-- External Resistor
D
12-Bit Analog-to-Digital (A/D) Converter
With Internal Reference, Sample-and-Hold,
and Autoscan Feature
56KB+256B Flash Memory, 4KB RAM
D
D
D
16-Bit Timer_A With Three
Capture/Compare Registers
D
D
Available in 64-Pin QFP and 64-Pin QFN
Packages (See Available Options)
16-Bit Timer_B With Seven
Capture/Compare-With-Shadow Registers
For Complete Module Descriptions, See
MSP430x2xx Family User’s Guide,
Literature Number SLAU144
Four Universal Serial Communication
Interfaces (USCI)
-- USCI_A0 and USCI_A1
-- Enhanced UART Supporting
Auto-Baudrate Detection
-- IrDA Encoder and Decoder
-- Synchronous SPI
†
The MSP430F24x1 devices are identical to the MSP430F24x
devices, with the exception that the ADC12 module is not
implemented.
-- USCI_B0 and USCI_B1
-- I 2Ct
-- Synchronous SPI
description
The Texas Instruments MSP430 family of ultra-low power microcontrollers consists of several devices featuring
different sets of peripherals targeted for various applications. The architecture, combined with five low-power
modes, is optimized to achieve extended battery life in portable measurement applications. The device features
a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code
efficiency. The calibrated digitally controlled oscillator (DCO) allows wake-up from low-power modes to active
mode in less than 1 μs.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
2
I C is a registered trademark of NXP Semiconductors.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
Copyright © 2007, Texas Instruments Incorporated
1
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
description (continued)
The MSP430F23x/24x(1)/2410 series are microcontroller configurations with two built-in 16-bit timers, a fast
12-bit A/D converter (not MSP430F24x1), a comparator, four (two in MSP430F23x) universal serial
communication interface (USCI) modules, and up to 48 I/O pins. The MSP430F24x1 devices are identical to
the MSP430F24x devices, with the exception that the ADC12 module is not implemented. The MSP430F23x
devices are identical to the MSP430F24x devices, with the exception that a reduced Timer B, one USCI module,
and less RAM is integrated.
Typical applications include sensor systems, industrial control applications, hand-held meters, etc.
AVAILABLE OPTIONS
PACKAGED DEVICES
T
A
PLASTIC 64-PIN QFP
(PM)
PLASTIC 64-PIN QFN
(RGC)
MSP430F233TPM
MSP430F235TPM
MSP430F247TPM
MSP430F2471TPM
MSP430F248TPM
MSP430F2481TPM
MSP430F249TPM
MSP430F2491TPM
MSP430F2410TPM
MSP430F233TRGC
MSP430F235TRGC
MSP430F247TRGC
MSP430F2471TRGC
MSP430F248TRGC
MSP430F2481TRGC
MSP430F249TRGC
MSP430F2491TRGC
MSP430F2410TRGC
-- 4 0 °C to 105°C
2
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
pin designation -- MSP430F23x
64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49
DVCC
P6.3/A3
1
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
P5.4/MCLK
2
P5.3
P6.4/A4
3
P5.2
P6.5/A5
4
P5.1
P6.6/A6
5
P5.0
P6.7/A7/SVSIN
VREF+
6
P4.7/TBCLK
7
P4.6
XIN
8
P4.5
MSP430F23x
XOUT
9
P4.4
VeREF+
10
11
12
13
14
15
16
P4.3
VREF-/VeREF-
P1.0/TACLK/CAOUT
P1.1/TA0
P1.2/TA1
P1.3/TA2
P1.4/SMCLK
P4.2/TB2
P4.1/TB1
P4.0/TB0
P3.7
P3.6
P3.5/UCA0RXD/UCA0SOMI
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
3
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
pin designation -- MSP430F24x, MSP430F2410
64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49
DVCC
P6.3/A3
1
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
P5.4/MCLK
2
P5.3/UCB1CLK/UCA1STE
P5.2/UCB1SOMI/UCB1SCL
P5.1/UCB1SIMO/UCB1SDA
P5.0/UCB1STE/UCA1CLK
P4.7/TBCLK
P6.4/A4
3
P6.5/A5
4
P6.6/A6
5
P6.7/A7/SVSIN
VREF+
6
7
P4.6/TB6
XIN
8
P4.5/TB5
MSP430F2410,
MSP430F24x
XOUT
9
P4.4/TB4
VeREF+
10
11
12
13
14
15
16
P4.3/TB3
VREF-/VeREF-
P1.0/TACLK/CAOUT
P1.1/TA0
P1.2/TA1
P1.3/TA2
P1.4/SMCLK
P4.2/TB2
P4.1/TB1
P4.0/TB0
P3.7/UCA1RXD/UCA1SOMI
P3.6/UCA1TXD/UCA1SIMO
P3.5/UCA0RXD/UCA0SOMI
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
4
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
pin designation -- MSP430F24x1
64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49
DVCC
P6.3
1
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
P5.4/MCLK
2
P5.3/UCB1CLK/UCA1STE
P5.2/UCB1SOMI/UCB1SCL
P5.1/UCB1SIMO/UCB1SDA
P5.0/UCB1STE/UCA1CLK
P4.7/TBCLK
P6.4
3
P6.5
4
P6.6
5
P6.7/SVSIN
Reserved
XIN
6
7
P4.6/TB6
8
P4.5/TB5
MSP430F24x1
XOUT
9
P4.4/TB4
DVSS
10
11
12
13
14
15
16
P4.3/TB3
DVSS
P4.2/TB2
P1.0/TACLK/CAOUT
P1.1/TA0
P1.2/TA1
P1.3/TA2
P1.4/SMCLK
P4.1/TB1
P4.0/TB0
P3.7/UCA1RXD/UCA1SOMI
P3.6/UCA1TXD/UCA1SIMO
P3.5/UCA0RXD/UCA0SOMI
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
5
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
functional block diagram -- MSP430F23x
XIN/ XOUT/
XT2IN XT2OUT
P3.x/P4.x
P5.x/P6.x
DVCC
Flash
DVSS
AVCC
AVSS
P1.x/P2.x
2x8
2
2
4x8
ACLK
Ports
P1/P2
Ports
P3/P4
P5/P6
Oscillators
Basic Clock
System+
ADC12
12-Bit
RAM
SMCLK
16kB
8kB
2kB
1kB
2x8 I/O
Interrupt
capability
8
4x8 I/O
Channels
MCLK
MAB
16MHz
CPU
incl. 16
Registers
MDB
Emulation
Hardware
Multiplier
Timer_B3
USCI A0
UART/
LIN,
Watchdog
WDT+
Timer_A3
JTAG
Interface
BOR
SVS/SVM
3 CC
Registers,
Shadow
Reg
MPY,
MPYS,
MAC,
Comp_A+
IrDA, SPI
3 CC
Registers
15/16-Bit
USCI B0
SPI, I2C
MACS
RST/NMI
6
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
functional block diagram -- MSP430F24x, MSP430F2410
XIN/ XOUT/
XT2IN XT2OUT
P3.x/P4.x
P5.x/P6.x
DVCC
DVSS
AVCC
AVSS
P1.x/P2.x
2x8
2
2
4x8
ACLK
Flash
RAM
Ports
P1/P2
Ports
P3/P4
P5/P6
Oscillators
Basic Clock
System+
ADC12
12-Bit
SMCLK
60kB
56kB
48kB
32kB
2kB
4kB
4kB
4kB
2x8 I/O
Interrupt
capability
8
4x8 I/O
Channels
MCLK
MAB
16MHz
CPU
incl. 16
Registers
MDB
Emulation
Hardware
Multiplier
Timer_B7
USCI A0
UART/
LIN,
USCI A1
UART/
LIN,
Watchdog
WDT+
Timer_A3
JTAG
Interface
BOR
SVS/SVM
7 CC
Registers,
Shadow
Reg
MPY,
MPYS,
MAC,
Comp_A+
IrDA, SPI
IrDA, SPI
3 CC
Registers
15/16-Bit
USCI B0
SPI, I2C
USCI B1
SPI, I2C
MACS
RST/NMI
7
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
functional block diagram -- MSP430F24x1
XIN/ XOUT/
XT2IN XT2OUT
P3.x/P4.x
P5.x/P6.x
DVCC
DVSS
AVCC
AVSS
P1.x/P2.x
2x8
2
2
4x8
ACLK
Ports
P1/P2
Ports
P3/P4
P5/P6
Oscillators
Basic Clock
System+
Flash
RAM
SMCLK
60kB
48kB
32kB
2kB
4kB
4kB
2x8 I/O
Interrupt
capability
4x8 I/O
MCLK
MAB
16MHz
CPU
incl. 16
Registers
MDB
Emulation
Hardware
Multiplier
Timer_B7
USCI A0
UART/
LIN,
USCI A1
UART/
LIN,
Watchdog
WDT+
Timer_A3
JTAG
Interface
BOR
SVS/SVM
7 CC
Registers,
Shadow
Reg
MPY,
MPYS,
MAC,
Comp_A+
IrDA, SPI
IrDA, SPI
3 CC
Registers
15/16-Bit
USCI B0
SPI, I2C
USCI B1
SPI, I2C
MACS
RST/NMI
8
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Terminal Functions -- MSP430F23x
TERMINAL
NAME
I/O
DESCRIPTION
NO.
64
62
1
AV
AV
Analog supply voltage, positive. Supplies only the analog portion of ADC12.
Analog supply voltage, negative. Supplies only the analog portion of ADC12.
Digital supply voltage, positive. Supplies all digital parts.
CC
SS
DV
DV
CC
SS
63
Digital supply voltage, negative. Supplies all digital parts.
P1.0/TACLK/
CAOUT
12
I/O General-purpose digital I/O / Timer_A, clock signal TACLK input/Comparator_A output
P1.1/TA0
13
14
15
16
17
18
19
20
I/O General-purpose digital I/O / Timer_A, capture: CCI0A input, compare: Out0 output/BSL transmit
I/O General-purpose digital I/O / Timer_A, capture: CCI1A input, compare: Out1 output
I/O General-purpose digital I/O / Timer_A, capture: CCI2A input, compare: Out2 output
I/O General-purpose digital I/O / SMCLK signal output
P1.2/TA1
P1.3/TA2
P1.4/SMCLK
P1.5/TA0
I/O General-purpose digital I/O / Timer_A, compare: Out0 output
P1.6/TA1
I/O General-purpose digital I/O / Timer_A, compare: Out1 output
P1.7/TA2
I/O General-purpose digital I/O / Timer_A, compare: Out2 output
P2.0/ACLK/CA2
I/O General-purpose digital I/O / ACLK output/Comparator_A input
P2.1/TAINCLK/
CA3
21
22
I/O General-purpose digital I/O / Timer_A, clock signal at INCLK
P2.2/CAOUT/TA0
/CA4
General-purpose digital I/O
receive/Comparator_A input
/
Timer_A, capture: CCI0B input/Comparator_A output/BSL
I/O
P2.3/CA0/TA1
P2.4/CA1/TA2
23
24
I/O General-purpose digital I/O / Timer_A, compare: Out1 output/Comparator_A input
I/O General-purpose digital I/O / Timer_A, compare: Out2 output/Comparator_A input
General-purpose digital I/O / input for external resistor defining the DCO nominal frequency/Comparator_A
input
P2.5/Rosc/CA5
25
I/O
P2.6/
ADC12CLK /CA6
26
27
28
I/O General-purpose digital I/O / conversion clock – 12-bit ADC/Comparator_A input
I/O General-purpose digital I/O / Timer_A, compare: Out0 output/Comparator_A input
I/O General-purpose digital I/O / USCI B0 slave transmit enable/USCI A0 clock input/output
†
P2.7/TA0/CA7
P3.0/UCB0STE/
UCA0CLK
P3.1/UCB0SIMO/
UCB0SDA
2
2
29
30
31
32
33
34
35
I/O General-purpose digital I/O / USCI B0 slave in/master out in SPI mode, SDA I C data in I C mode
P3.2/UCB0SOMI/
UCB0SCL
2
2
I/O General-purpose digital I/O / USCI B0 slave out/master in in SPI mode, SCL I C clock in I C mode
P3.3/UCB0CLK/
UCA0STE
I/O General-purpose digital I/O / USCI B0 clock input/output, USCI A0 slave transmit enable
P3.4/UCA0TXD/
UCA0SIMO
General-purpose digital I/O / USCIA transmit data output in UART mode, slave data in/master out in SPI
I/O
mode
P3.5/UCA0RXD/
UCA0SOMI
General-purpose digital I/O / USCI A0 receive data input in UART mode, slave data out/master in in SPI
I/O
mode
P3.6/UCA1TXD/
UCA1SIMO
General-purpose digital I/O / USCI A1 transmit data output in UART mode, slave data in/master out in SPI
I/O
mode
P3.7/UCA1RXD/
UCA1SOMI
General-purpose digital I/O / USCIA1 receive data input in UART mode, slave data out/master in in SPI
I/O
mode
P4.0/TB0
P4.1/TB1
36
37
I/O General-purpose digital I/O / Timer_B, capture: CCI0A/B input, compare: Out0 output
I/O General-purpose digital I/O / Timer_B, capture: CCI1A/B input, compare: Out1 output
9
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Terminal Functions -- MSP430F23x (Continued)
TERMINAL
NAME
I/O
DESCRIPTION
NO.
38
39
40
41
42
43
44
45
46
47
48
49
50
P4.2/TB2
I/O General-purpose digital I/O / Timer_B, capture: CCI2A/B input, compare: Out2 output
I/O General-purpose digital I/O
P4.3
P4.4
I/O General-purpose digital I/O
P4.5
I/O General-purpose digital I/O
P4.6
I/O General-purpose digital I/O
P4.7/TBCLK
P5.0
I/O General-purpose digital I/O / Timer_B, clock signal TBCLK input
I/O General-purpose digital I/O
P5.1
I/O General-purpose digital I/O
P5.2
I/O General-purpose digital I/O
P5.3
I/O General-purpose digital I/O
P5.4/MCLK
P5.5/SMCLK
P5.6/ACLK
I/O General-purpose digital I/O / main system clock MCLK output
I/O General-purpose digital I/O / submain system clock SMCLK output
I/O General-purpose digital I/O / auxiliary clock ACLK output
P5.7/TBOUTH/
SVSOUT
General-purpose digital I/O / switch all PWM digital output ports to high impedance -- Timer_B TB0 to
TB6/SVS comparator output
51
I/O
P6.0/A0
P6.1/A1
P6.2/A2
P6.3/A3
P6.4/A4
P6.5/A5
P6.6/A6
P6.7/A7/SVSIN
XT2OUT
XT2IN
59
60
61
2
I/O General-purpose digital I/O / analog input A0 – 12-bit ADC
I/O General-purpose digital I/O / analog input A1 – 12-bit ADC
I/O General-purpose digital I/O / analog input A2 – 12-bit ADC
I/O General-purpose digital I/O / analog input A3 – 12-bit ADC
I/O General-purpose digital I/O / analog input A4 – 12-bit ADC
I/O General-purpose digital I/O / analog input A5 – 12-bit ADC
I/O General-purpose digital I/O / analog input A6 – 12-bit ADC
I/O General-purpose digital I/O / analog input A7 – 12-bit ADC/SVS input
3
4
5
6
52
53
58
57
55
54
56
10
7
O
I
Output terminal of crystal oscillator XT2
Input port for crystal oscillator XT2
RST/NMI
TCK
I
Reset input, nonmaskable interrupt input port, or bootstrap loader start (in Flash devices).
Test clock (JTAG). TCK is the clock input port for device programming test and bootstrap loader start
Test data input or test clock input. The device protection fuse is connected to TDI/TCLK.
I
TDI/TCLK
TDO/TDI
TMS
I
I/O Test data output port. TDO/TDI data output or programming data input terminal
I
I
Test mode select. TMS is used as an input port for device programming and test.
Input for an external reference voltage
Ve
REF+
REF+
V
O
Output of positive terminal of the reference voltage in the ADC12
Negative terminal for the reference voltage for both sources, the internal reference voltage, or an external
applied reference voltage
V
/Ve
11
I
REF--
REF--
XIN
8
9
I
Input port for crystal oscillator XT1. Standard or watch crystals can be connected.
Output port for crystal oscillator XT1. Standard or watch crystals can be connected.
XOUT
QFN Pad
O
NA
NA QFN package pad connection to DV recommended
SS
10
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Terminal Functions -- MSP430F24x, MSP430F2410
TERMINAL
NAME
I/O
DESCRIPTION
NO.
64
62
1
AV
AV
Analog supply voltage, positive terminal. Supplies only the analog portion of ADC12.
Analog supply voltage, negative terminal. Supplies only the analog portion of ADC12.
Digital supply voltage, positive terminal. Supplies all digital parts.
CC
SS
DV
DV
CC
SS
63
Digital supply voltage, negative terminal. Supplies all digital parts.
P1.0/TACLK/
CAOUT
12
I/O General-purpose digital I/O / Timer_A, clock signal TACLK input/Comparator_A output
P1.1/TA0
13
14
15
16
17
18
19
20
I/O General-purpose digital I/O / Timer_A, capture: CCI0A input, compare: Out0 output/BSL transmit
I/O General-purpose digital I/O / Timer_A, capture: CCI1A input, compare: Out1 output
I/O General-purpose digital I/O / Timer_A, capture: CCI2A input, compare: Out2 output
I/O General-purpose digital I/O / SMCLK signal output
P1.2/TA1
P1.3/TA2
P1.4/SMCLK
P1.5/TA0
I/O General-purpose digital I/O / Timer_A, compare: Out0 output
P1.6/TA1
I/O General-purpose digital I/O / Timer_A, compare: Out1 output
P1.7/TA2
I/O General-purpose digital I/O / Timer_A, compare: Out2 output
P2.0/ACLK/CA2
I/O General-purpose digital I/O / ACLK output/Comparator_A input
P2.1/TAINCLK/
CA3
21
22
I/O General-purpose digital I/O / Timer_A, clock signal at INCLK
P2.2/CAOUT/TA0
/CA4
General-purpose digital I/O
receive/Comparator_A input
/ Timer_A, capture: CCI0B input / Comparator_A output/BSL
I/O
P2.3/CA0/TA1
P2.4/CA1/TA2
23
24
I/O General-purpose digital I/O / Timer_A, compare: Out1 output / Comparator_A input
I/O General-purpose digital I/O / Timer_A, compare: Out2 output / Comparator_A input
General-purpose digital I/O / Input for external resistor defining the DCO nominal frequency / Comparator_A
input
P2.5/Rosc/CA5
25
I/O
P2.6/
ADC12CLK /CA6
26
27
28
I/O General-purpose digital I/O / Conversion clock – 12-bit ADC / Comparator_A input
I/O General-purpose digital I/O / Timer_A, compare: Out0 output / Comparator_A input
I/O General-purpose digital I/O / USCI B0 slave transmit enable / USCI A0 clock input/output
†
P2.7/TA0/CA7
P3.0/UCB0STE/
UCA0CLK
P3.1/UCB0SIMO/
UCB0SDA
2
2
29
30
31
32
33
34
35
I/O General-purpose digital I/O / USCI B0 slave in/master out in SPI mode, SDA I C data in I C mode
P3.2/UCB0SOMI/
UCB0SCL
2
2
I/O General-purpose digital I/O / USCI B0 slave out/master in in SPI mode, SCL I C clock in I C mode
P3.3/UCB0CLK/
UCA0STE
I/O General-purpose digital I/O / USCI B0 clock input/output, USCI A0 slave transmit enable
P3.4/UCA0TXD/
UCA0SIMO
General-purpose digital I/O / USCIA transmit data output in UART mode, slave data in/master out in SPI
I/O
mode
P3.5/UCA0RXD/
UCA0SOMI
General-purpose digital I/O / USCI A0 receive data input in UART mode, slave data out/master in in SPI
I/O
mode
P3.6/UCA1TXD/
UCA1SIMO
General-purpose digital I/O / USCI A1 transmit data output in UART mode, slave data in/master out in SPI
I/O
mode
P3.7/UCA1RXD/
UCA1SOMI
General-purpose digital I/O / USCIA1 receive data input in UART mode, slave data out/master in in SPI
I/O
mode
P4.0/TB0
P4.1/TB1
36
37
I/O General-purpose digital I/O / Timer_B, capture: CCI0A/B input, compare: Out0 output
I/O General-purpose digital I/O / Timer_B, capture: CCI1A/B input, compare: Out1 output
11
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Terminal Functions -- MSP430F24x, MSP430F2410 (Continued)
TERMINAL
NAME
I/O
DESCRIPTION
NO.
38
39
40
41
42
43
P4.2/TB2
I/O General-purpose digital I/O / Timer_B, capture: CCI2A/B input, compare: Out2 output
I/O General-purpose digital I/O / Timer_B, capture: CCI3A/B input, compare: Out3 output
I/O General-purpose digital I/O / Timer_B, capture: CCI4A/B input, compare: Out4 output
I/O General-purpose digital I/O / Timer_B, capture: CCI5A/B input, compare: Out5 output
I/O General-purpose digital I/O / Timer_B, capture: CCI6A input, compare: Out6 output
I/O General-purpose digital I/O / Timer_B, clock signal TBCLK input
P4.3/TB3
P4.4/TB4
P4.5/TB5
P4.6/TB6
P4.7/TBCLK
P5.0/UCB1STE/
UCA1CLK
44
45
46
47
I/O General-purpose digital I/O / USCI B1 slave transmit enable / USCI A1 clock input/output
P5.1/UCB1SIMO/
UCB1SDA
2
2
I/O General-purpose digital I/O / USCI B1slave in/master out in SPI mode, SDA I C data in I C mode
P5.2/UCB1SOMI/
UCB1SCL
2
2
I/O General-purpose digital I/O / USCI B1slave out/master in in SPI mode, SCL I C clock in I C mode
P5.3/UCB1CLK/
UCA1STE
I/O General-purpose digital I/O / USCI B1 clock input/output, USCI A1 slave transmit enable
P5.4/MCLK
P5.5/SMCLK
P5.6/ACLK
48
49
50
I/O General-purpose digital I/O / main system clock MCLK output
I/O General-purpose digital I/O / submain system clock SMCLK output
I/O General-purpose digital I/O / auxiliary clock ACLK output
P5.7/TBOUTH/
SVSOUT
General-purpose digital I/O / switch all PWM digital output ports to high impedance -- Timer_B TB0 to
TB6/SVS comparator output
51
I/O
P6.0/A0
P6.1/A1
P6.2/A2
P6.3/A3
P6.4/A4
P6.5/A5
P6.6/A6
P6.7/A7/SVSIN
XT2OUT
XT2IN
59
60
61
2
I/O General-purpose digital I/O / analog input A0 – 12-bit ADC
I/O General-purpose digital I/O / analog input A1 – 12-bit ADC
I/O General-purpose digital I/O / analog input A2 – 12-bit ADC
I/O General-purpose digital I/O / analog input A3 – 12-bit ADC
I/O General-purpose digital I/O / analog input A4 – 12-bit ADC
I/O General-purpose digital I/O / analog input A5 – 12-bit ADC
I/O General-purpose digital I/O / analog input A6 – 12-bit ADC
I/O General-purpose digital I/O / analog input A7 – 12-bit ADC/SVS input
3
4
5
6
52
53
58
57
55
54
56
10
7
O
I
Output of crystal oscillator XT2
Input for crystal oscillator XT2
RST/NMI
TCK
I
Reset input, nonmaskable interrupt input port, or bootstrap loader start (in flash devices).
Test clock (JTAG). TCK is the clock input port for device programming test and bootstrap loader start
Test data input or test clock input. The device protection fuse is connected to TDI/TCLK.
I
TDI/TCLK
TDO/TDI
TMS
I
I/O Test data output. TDO/TDI data output or programming data input terminal
I
I
Test mode select. TMS is used as an input port for device programming and test.
Input for an external reference voltage
Ve
REF+
REF+
V
O
Output of positive of the reference voltage in the ADC12
Negativefor the reference voltage for both sources, the internal reference voltage, or an external applied
reference voltage
V
/Ve
11
I
REF--
REF--
XIN
8
9
I
Input for crystal oscillator XT1. Standard or watch crystals can be connected.
Output for crystal oscillator XT1. Standard or watch crystals can be connected.
XOUT
QFN Pad
O
NA
NA QFN package pad connection to DV recommended (RTD package only)
SS
12
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Terminal Functions -- MSP430F24x1
TERMINAL
NAME
I/O
DESCRIPTION
NO.
64
62
1
AV
AV
Analog supply voltage, positive. Supplies only the analog portion of ADC12.
Analog supply voltage, negative. Supplies only the analog portion of ADC12.
Digital supply voltage, positive. Supplies all digital parts.
CC
SS
DV
DV
CC
SS
63
Digital supply voltage, negative. Supplies all digital parts.
P1.0/TACLK/
CAOUT
12
I/O General-purpose digital I/O / Timer_A, clock signal TACLK input / Comparator_A output
P1.1/TACLK
P1.2/TA0
13
14
15
16
17
18
19
20
I/O General-purpose digital I/O / Timer_A, capture: CCI0A input, compare: Out0 output / BSL transmit
I/O General-purpose digital I/O / Timer_A, capture: CCI1A input, compare: Out1 output
I/O General-purpose digital I/O / Timer_A, capture: CCI2A input, compare: Out2 output
I/O General-purpose digital I/O / SMCLK signal output
P1.3/TA1
P1.4/SMCLK
P1.5/TA0
I/O General-purpose digital I/O / Timer_A, compare: Out0 output
P1.6/TA1
I/O General-purpose digital I/O / Timer_A, compare: Out1 output
P1.7/TA2
I/O General-purpose digital I/O / Timer_A, compare: Out2 output
P2.0/ACLK/CA2
I/O General-purpose digital I/O / ACLK output/Comparator_A input
P2.1/TAINCLK/
CA3
21
22
I/O General-purpose digital I/O / Timer_A, clock signal at INCLK
P2.2/CAOUT/TA0
/CA4
General-purpose digital I/O
receive/Comparator_A input
/ Timer_A, capture: CCI0B input / Comparator_A output/BSL
I/O
P2.3/CA0/TA1
P2.4/CA1/TA2
23
24
I/O General-purpose digital I/O / Timer_A, compare: Out1 output / Comparator_A input
I/O General-purpose digital I/O / Timer_A, compare: Out2 output / Comparator_A input
General-purpose digital I/O / input for external resistor defining the DCO nominal frequency / Comparator_A
input
P2.5/Rosc/CA5
25
I/O
P2.6/
ADC12CLK /CA6
26
27
28
I/O General-purpose digital I/O / conversion clock – 12-bit ADC / Comparator_A input
I/O General-purpose digital I/O / Timer_A, compare: Out0 output/Comparator_A input
I/O General-purpose digital I/O / USCI B0 slave transmit enable/USCI A0 clock input/output
†
P2.7/TA0/CA7
P3.0/UCB0STE/
UCA0CLK
P3.1/UCB0SIMO/
UCB0SDA
2
2
29
30
31
32
33
34
35
I/O General-purpose digital I/O / USCI B0 slave in/master out in SPI mode, SDA I C data in I C mode
P3.2/UCB0SOMI/
UCB0SCL
2
2
I/O General-purpose digital I/O / USCI B0 slave out/master in in SPI mode, SCL I C clock in I C mode
P3.3/UCB0CLK/
UCA0STE
I/O General-purpose digital I/O / USCI B0 clock input/output, USCI A0 slave transmit enable
P3.4/UCA0TXD/
UCA0SIMO
General-purpose digital I/O / USCIA transmit data output in UART mode, slave data in/master out in SPI
I/O
mode
P3.5/UCA0RXD/
UCA0SOMI
General-purpose digital I/O / USCI A0 receive data input in UART mode, slave data out/master in in SPI
I/O
mode
P3.6/UCA1TXD/
UCA1SIMO
General-purpose digital I/O / USCI A1 transmit data output in UART mode, slave data in/master out in SPI
I/O
mode
P3.7/UCA1RXD/
UCA1SOMI
General-purpose digital I/O / USCIA1 receive data input in UART mode, slave data out/master in in SPI
I/O
mode
P4.0/TB0
P4.1/TB1
36
37
I/O General-purpose digital I/O / Timer_B, capture: CCI0A/B input, compare: Out0 output
I/O General-purpose digital I/O / Timer_B, capture: CCI1A/B input, compare: Out1 output
13
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Terminal Functions -- MSP430F24x1 (Continued)
TERMINAL
NAME
I/O
DESCRIPTION
NO.
38
39
40
41
42
43
P4.2/TB2
I/O General-purpose digital I/O / Timer_B, capture: CCI2A/B input, compare: Out2 output
I/O General-purpose digital I/O / Timer_B, capture: CCI3A/B input, compare: Out3 output
I/O General-purpose digital I/O / Timer_B, capture: CCI4A/B input, compare: Out4 output
I/O General-purpose digital I/O / Timer_B, capture: CCI5A/B input, compare: Out5 output
I/O General-purpose digital I/O / Timer_B, capture: CCI6A input, compare: Out6 output
I/O General-purpose digital I/O / Timer_B, clock signal TBCLK input
P4.3/TB3
P4.4/TB4
P4.5/TB5
P4.6/TB6
P4.7/TBCLK
P5.0/UCB1STE/
UCA1CLK
44
45
46
47
I/O General-purpose digital I/O / USCI B1 slave transmit enable/USCI A1 clock input/output
P5.1/UCB1SIMO/
UCB1SDA
2
2
I/O General-purpose digital I/O / USCI B1 slave in/master out in SPI mode, SDA I C data in I C mode
P5.2/UCB1SOMI/
UCB1SCL
2
2
I/O General-purpose digital I/O / USCI B1 slave out/master in in SPI mode, SCL I C clock in I C mode
P5.3/UCB1CLK/
UCA1STE
I/O General-purpose digital I/O / USCI B1 clock input/output, USCI A1 slave transmit enable
P5.4/MCLK
P5.5/SMCLK
P5.6/ACLK
48
49
50
I/O General-purpose digital I/O / main system clock MCLK output
I/O General-purpose digital I/O / submain system clock SMCLK output
I/O General-purpose digital I/O / auxiliary clock ACLK output
P5.7/TBOUTH/
SVSOUT
General-purpose digital I/O / switch all PWM digital output ports to high impedance -- Timer_B TB0 to
TB6/SVS comparator output
51
I/O
P6.0
59
60
61
2
I/O General-purpose digital I/O
I/O General-purpose digital I/O
I/O General-purpose digital I/O
I/O General-purpose digital I/O
I/O General-purpose digital I/O
I/O General-purpose digital I/O
I/O General-purpose digital I/O
I/O General-purpose digital I/O / SVS input
P6.1
P6.2
P6.3
P6.4
3
P6.5
4
P6.6
5
P6.7/SVSIN
XT2OUT
XT2IN
RST/NMI
TCK
6
52
53
58
57
55
54
56
10
7
O
I
Output terminal of crystal oscillator XT2
Input port for crystal oscillator XT2
I
Reset input, nonmaskable interrupt input port, or bootstrap loader start (in Flash devices).
Test clock (JTAG). TCK is the clock input port for device programming test and bootstrap loader start
Test data input or test clock input. The device protection fuse is connected to TDI/TCLK.
I
TDI/TCLK
TDO/TDI
TMS
I
I/O Test data output port. TDO/TDI data output or programming data input terminal
I
I
Test mode select. TMS is used as an input port for device programming and test.
Connected to DV
DV
SS
SS
Reserved
DV
O
I
Reserved, do not connect externally
Connected to DV
11
8
SS
SS
XIN
I
Input port for crystal oscillator XT1. Standard or watch crystals can be connected.
Output port for crystal oscillator XT1. Standard or watch crystals can be connected.
XOUT
QFN Pad
9
O
NA
NA QFN package pad connection to DV recommended (RTD package only)
SS
14
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
short-form description
CPU
Program Counter
Stack Pointer
PC/R0
The MSP430 CPU has a 16-bit RISC architecture
that is highly transparent to the application. All
operations, other than program-flow instructions,
are performed as register operations in
conjunction with seven addressing modes for
source operand and four addressing modes for
destination operand.
SP/R1
Status Register
SR/CG1/R2
Constant Generator
CG2/R3
R4
General-Purpose Register
General-Purpose Register
General-Purpose Register
General-Purpose Register
General-Purpose Register
General-Purpose Register
General-Purpose Register
General-Purpose Register
General-Purpose Register
General-Purpose Register
General-Purpose Register
General-Purpose Register
The CPU is integrated with 16 registers that
provide reduced instruction execution time. The
register-to-register operation execution time is
one cycle of the CPU clock.
R5
R6
R7
Four of the registers, R0 to R3, are dedicated as
program counter, stack pointer, status register,
and constant generator, respectively. The
remaining registers are general-purpose
registers.
R8
R9
Peripherals are connected to the CPU using data,
address, and control buses, and can be handled
with all instructions.
R10
R11
instruction set
R12
R13
The instruction set consists of 51 instructions with
three formats and seven address modes. Each
instruction can operate on word and byte data.
Table 1 shows examples of the three types of
instruction formats; the address modes are listed
in Table 2.
R14
R15
Table 1. Instruction Word Formats
Dual operands, source-destination
Single operands, destination only
Relative jump, un/conditional
e.g., ADD R4,R5
R4 + R5 ------> R5
e.g., CALL
e.g., JNE
R8
PC ---->(TOS), R8----> PC
Jump-on-equal bit = 0
Table 2. Address Mode Descriptions
ADDRESS MODE
Register
S
D
SYNTAX
EXAMPLE
MOV R10,R11
MOV 2(R5),6(R6)
OPERATION
D D
D D
MOV Rs,Rd
R10 ----> R11
Indexed
MOV X(Rn),Y(Rm)
MOV EDE,TONI
M(2+R5)----> M(6+R6)
M(EDE) ----> M(TONI)
M(MEM) ----> M(TCDAT)
M(R10) ----> M(Tab+R6)
Symbolic (PC relative) D D
Absolute
D D MOV &MEM,&TCDAT
Indirect
D
D
D
MOV @Rn,Y(Rm)
MOV @Rn+,Rm
MOV #X,TONI
MOV @R10,Tab(R6)
MOV @R10+,R11
MOV #45,TONI
Indirect
autoincrement
M(R10) ----> R11
R10 + 2----> R10
Immediate
#45 ----> M(TONI)
NOTE: S = source, D = destination
15
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
operating modes
The MSP430 has one active mode and five software-selectable low-power modes of operation. An interrupt
event can wake up the device from any of the five low-power modes, service the request, and restore back to
the low-power mode on return from the interrupt program.
The following six operating modes can be configured by software:
D
Active mode (AM)
-- All clocks are active
Low-power mode 0 (LPM0)
D
-- CPU is disabled
ACLK and SMCLK remain active, MCLK is disabled
D
D
Low-power mode 1 (LPM1)
-- CPU is disabled
ACLK and SMCLK remain active, MCLK is disabled
DCO’s dc-generator is disabled if DCO not used in active mode
Low-power mode 2 (LPM2)
-- CPU is disabled
MCLK and SMCLK are disabled
DCO’s dc-generator remains enabled
ACLK remains active
D
D
Low-power mode 3 (LPM3)
-- CPU is disabled
MCLK and SMCLK are disabled
DCO’s dc-generator is disabled
ACLK remains active
Low-power mode 4 (LPM4)
-- CPU is disabled
ACLK is disabled
MCLK and SMCLK are disabled
DCO’s dc-generator is disabled
Crystal oscillator is stopped
16
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
interrupt vector addresses
The interrupt vectors and the power-up starting address are located in the address range 0xFFFF to 0xFFC0.
The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence. If the reset
vector (0xFFFE) contains 0xFFFF (e.g., flash is not programmed) the CPU enters LPM4 after power-up.
INTERRUPT SOURCE
INTERRUPT FLAG
SYSTEM INTERRUPT
WORD ADDRESS
PRIORITY
Power-up
External reset
Watchdog
PORIFG
WDTIFG
RSTIFG
Reset
0xFFFE
31, highest
Flash key violation
PC out of range (see Note 1)
KEYV
(see Note 2)
NMI
Oscillator fault
Flash memory access violation
NMIIFG
OFIFG
ACCVIFG (see Notes 2 and 7)
(Non)maskable
(Non)maskable
(Non)maskable
0xFFFC
30
29
Timer_B7 (see Note 3)
Timer_B7 (see Note 3)
TBCCR0 CCIFG
(see Note 4)
Maskable
0xFFFA
0xFFF8
TBCCR1 to TBCCR6 CCIFGs,
TBIFG (see Notes 2 and 4)
Maskable
28
Comparator_A+
Watchdog timer+
Timer_A3
CAIFG
WDTIFG
Maskable
Maskable
Maskable
Maskable
0xFFF6
0xFFF4
0xFFF2
0xFFF0
27
26
25
24
TACCR0 CCIFG (see Note 4)
Timer_A3
TACCR1 CCIFG
TACCR2 CCIFG
TAIFG (see Note 2 and 4)
USCI_A0/USCI_B0 receive
USCI_B0 I2C status
UCA0RXIFG, UCB0RXIFG
(see Note 2 and 5)
Maskable
Maskable
Maskable
0xFFEE
0xFFEC
0xFFEA
23
22
21
USCI_A0/USCI_B0 transmit
USCI_B0 I2C receive / transmit
UCA0TXIFG, UCB0TXIFG
(see Note 2 and 6)
ADC12 (see Note 8)
ADC12IFG
(see Notes 2 and 4)
0xFFE8
0xFFE6
20
19
I/O port P2 (eight flags)
P2IFG.0 to P2IFG.7
(see Notes 2 and 4)
Maskable
P1IFG.0 to P1IFG.7
(see Notes 2 and 4)
I/O port P1 (eight flags)
USCI A1/B1 receive
Maskable
Maskable
0xFFE4
0xFFE2
18
17
UCA1RXIFG, UCB1RXIFG
(see Note 2)
USCI A1/B1 transmit
UCA1TXIFG, UCB1TXIFG
(see Note 2)
Maskable
0xFFE0
16
Reserved (see Notes 9 and 10)
Reserved
0xFFDE to 0xFFC0
15 to 0, lowest
NOTES: 1. A reset is executed if the CPU tries to fetch instructions from within the module register memory address range (0x0000 --0x01FF)
or from within unused address ranges.
2. Multiple source flags.
3. Timer_B7 in MSP430F24x(1), MSP430F2410 family has 7 CCRs, Timer_B3 in MSP430F23x family has three CCRs. In Timer_B3,
there are only interrupt flags TBCCR0, 1, and 2 CCIFGs, and the interrupt enable bits TBCCTL0, 1, and 2 CCIE.
4. Interrupt flags are located in the module.
5. In SPI mode: UCB0RXIFG. In I2C mode: UCALIFG, UCNACKIFG, ICSTTIFG, UCSTPIFG.
6. In UART/SPI mode: UCB0TXIFG. In I2C mode: UCB0RXIFG, UCB0TXIFG.
7. (Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general-interrupt enable cannot.
8. ADC12 is not implemented in the MSP430F24x1 family.
9. The address 0xFFDE is used as bootstrap loader security key (BSLSKEY).
A 0xAA55 at this location disables the BSL completely.
A zero disables the erasure of the flash if an invalid password is supplied.
10. The interrupt vectors at addresses 0xFFDE to 0xFFC0 are not used in this device and can be used for regular program code if
necessary.
17
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
special function registers
Most interrupt enable bits are collected in the lowest address space. Special-function register bits not allocated
to a functional purpose are not physically present in the device. This arrangement provides simple software
access.
interrupt enable 1 and 2
7
6
5
4
3
2
1
0
Address
0x0h
ACCVIE
rw-0
NMIIE
rw-0
OFIE
rw-0
WDTIE
rw-0
Interrupt Enable register 1
WDTIE
Watchdog timer interrupt enable. Inactive if watchdog mode is selected.
Active if watchdog timer is configured as general-purpose timer.
OFIE
Oscillator-fault-interrupt enable
NMIIE
ACCVIE
Nonmaskable-interrupt enable
Flash memory access violation interrupt enable
7
6
5
4
3
2
1
0
Address
0x1h
UCB0TXIE
rw-0
UCB0RXIE
rw-0
UCA0TXIE
rw-0
UCA0RXIE
rw-0
Interrupt Enable register 2
UCA0RXIE
USCI_A0 receive-interrupt enable
USCI_A0 transmit-interrupt enable
USCI_B0 receive-interrupt enable
USCI_B0 transmit-interrupt enable
UCA0TXIE
UCB0RXIE
UCB0TXIE
18
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
interrupt flag register 1 and 2
7
6
5
4
3
2
1
0
Address
0x2h
NMIIFG
rw-0
RSTIFG
rw-(0)
PORIFG
rw-(1)
OFIFG
rw-1
WDTIFG
rw-(0)
Interrupt Flag register 1
Set on watchdog-timer overflow or security key violation.
WDTIFG
Reset on VCC power-on, or a reset condition at the RST/NMI pin in reset mode.
OFIFG
Flag set on oscillator fault
PORIFG
RSTIFG
Power-on interrupt flag. Set on VCC power-up.
External reset interrupt flag. Set on a reset condition at RST/NMI pin in reset mode. Reset
on VCC power--up.
NMIIFG
Set via RST/NMI pin
7
6
5
4
3
2
1
0
Address
0x3h
UCB0TXIFG UCB0RXIFG UCA0TXIFG UCA0RXIFG
rw-1 rw-0 rw-1 rw-0
Interrupt Flag register 2
UCA0RXIFG USCI_A0 receive-interrupt flag
UCA0TXIFG USCI_A0 transmit-interrupt flag
UCB0RXIFG USCI_B0 receive-interrupt flag
UCB0TXIFG
USCI_B0 transmit-interrupt flag
Legend
rw:
Bit can be read and written .
rw-0,1:
rw-(0,1)
Bit can be read and written . It is Reset or Set by PUC .
Bit can be read and written . It is Reset or Set by POR .
SFR bit is not present in device .
19
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
memory organization (MSP430F23x, MSP430F24x(1), MSP430F2410)
MSP430F249
MSP430F2491
MSP430F233
MSP430F235
Memory
Main: interrupt vector
Main: code memory
Size
Flash
Flash
8KB
16KB
0xFFFF to 0xFFC0
0xFFFF to 0xC000
60KB
0xFFFF to 0xFFC0
0xFFFF to 0x1100
0xFFFF to 0xFFC0
0xFFFF to 0xE000
RAM (total)
Information memory
Boot memory
RAM
Size
1KB
2KB
2KB
0x05FF to 0x0200
0x09FF to 0x0200
0x09FF to 0x0200
Size
Flash
256 Byte
0x10FF to 0x1000
256 Byte
0x10FF to 0x1000
256 Byte
0x10FF to 0x1000
Size
ROM
1KB
1KB
1KB
0x0FFF to 0x0C00
0x0FFF to 0x0C00
0x0FFF to 0x0C00
Size
1KB
2KB
2KB
0x05FF to 0x0200
0x09FF to 0x0200
0x09FF to 0x0200
Peripherals
16-bit
8-bit
SFR
0x01FF to 0x0100
0x00FF to 0x0010
0x000F to 0x0000
0x01FF to 0x0100
0x00FF to 0x0010
0x000F to 0x0000
0x01FF to 0x0100
0x00FF to 0x0010
0x000F to 0x0000
MSP430F247
MSP430F2471
MSP430F248
MSP430F2481
MSP430F2410
Memory
Main: interrupt vector
Main: code memory
Size
Flash
Flash
32KB
0xFFFF to 0xFFC0
0xFFFF to 0x8000
48KB
0xFFFF to 0xFFC0
0xFFFF to 0x4000
56KB
0xFFFF to 0xFFC0
0xFFFF to 0x2100
RAM (Total)
Extended
Mirrored
Size
Size
Size
4KB
0x20FF to 0x1100
2KB
0x20FF to 0x1900
2KB
4KB
0x20FF to 0x1100
2KB
0x20FF to 0x1900
2KB
4KB
0x20FF to 0x1100
2KB
0x20FF to 0x1900
2KB
0x18FF to 0x1100
0x18FF to 0x1100
0x18FF to 0x1100
Information memory
Boot memory
Size
Flash
256 Byte
0x10FF to 0x1000
256 Byte
0x10FF to 0x1000
256 Byte
0x10FF to 0x1000
Size
1KB
1KB
1KB
ROM
0x0FFF to 0x0C00
0x0FFF to 0x0C00
0x0FFF to 0x0C00
RAM (mirrored at
Size
2KB
2KB
2KB
0x18FF to 0x01100)
0x09FF to 0x0200
0x09FF to 0x0200
0x09FF to 0x0200
Peripherals
16-bit
8-bit
SFR
0x01FF to 0x0100
0x00FF to 0x0010
0x000F to 0x0000
0x01FF to 0x0100
0x00FF to 0x0010
0x000F to 0x0000
0x01FF to 0x0100
0x00FF to 0x0010
0x000F to 0x0000
bootstrap loader (BSL)
The MSP430 BSL enables users to program the flash memory or RAM using a UART serial interface. Access
to the MSP430 memory via the BSL is protected by user-defined password. For complete description of the
features oftheBSLandits implementation, seethe applicationreport FeaturesoftheMSP430 BootstrapLoader
(literature number SLAA089).
BSL FUNCTION
Data Transmit
Data Receive
PM, RTD PACKAGE PINS
13 - P1.1
22 - P2.2
20
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
flash memory
The flash memory can be programmed via the JTAG port, the BSL, or in-system by the CPU. The CPU can
perform single-byte and single-word writes to the flash memory. Features of the flash memory include:
D
Flash memory has n segments of main memory and four segments of information memory (A to D) of 64
bytes each. Each segment in main memory is 512 bytes in size.
D
D
Segments 0 to n may be erased in one step, or each segment may be individually erased.
Segments A to D can be erased individually, or as a group with segments 0--n.
Segments A to D are also called information memory.
D
D
Segment A contains calibration data. After reset segment A is protected against programming or erasing.
It can be unlocked but care should be taken not to erase this segment if the calibration data is required.
Flash content integrity check with marginal read modes.
peripherals
Peripherals are connected to the CPU through data, address, and control busses and can be handled using
allinstructions. Forcompletemoduledescriptions, seethe MSP430x2xxFamily User’sGuide, literaturenumber
SLAU144.
oscillator and system clock
The clock system in the MSP430x23x, MSP43x24x(1), and MSP430F2410 family of devices is supported by
the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal very-low-power,
low-frequency oscillator, an internal digitally-controlled oscillator (DCO), and a high-frequency crystal oscillator.
The basic clock module is designed to meet the requirements of both low system cost and low power
consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 1 μs. The basic
clock module provides the following clock signals:
D
Auxiliary clock (ACLK), sourced from a 32768-Hz watch crystal, a high frequency crystal, or a very low
power LF oscillator
D
D
Main clock (MCLK), the system clock used by the CPU
Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules
21
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
calibration data stored in information memory segment A
Calibration data is stored for the DCO and for the ADC12. It is organized in a tag--length--value (TLV) structure.
TAGS USED BY THE ADC CALIBRATION TAGS
NAME
TAG_DCO_30
ADDRESS
0x10F6
0x10DA
--
VALUE
0x01
DESCRIPTION
DCO frequency calibration at VCC = 3 V and T = 25°C at calibration
A
TAG_ADC12_1
TAG_EMPTY
0x10
ADC12_1 calibration tag
0xFE
Identifier for empty memory areas
LABELS USED BY THE ADC CALIBRATION TAGS
CONDITION AT CALIBRATION / DESCRIPTION
LABEL
SIZE
word
word
word
word
word
word
word
word
byte
byte
byte
byte
byte
byte
byte
byte
ADDRESS OFFSET
0x000E
0x000C
0x000A
0x0008
CAL_ADC_25T85 INCHx = 0x1010; REF2_5 = 1, T = 85°C
A
CAL_ADC_25T30 INCHx = 0x1010; REF2_5 = 1, T = 30°C
A
CAL_ADC_25VREF_FACTOR REF2_5 = 1, T = 30°C, I
= 1.0 mA
VREF+
A
CAL_ADC_15T85 INCHx = 0x1010; REF2_5 = 0, T = 85°C
A
CAL_ADC_15T30 INCHx = 0x1010; REF2_5 = 0, T = 30°C
0x0006
A
CAL_ADC_15VREF_FACTOR REF2_5 = 0, T = 30°C, I
= 0.5 mA
= 5 MHz
= 5 MHz
0x0004
A
VREF+
ADC12CLK
ADC12CLK
CAL_ADC_OFFSET External Vref = 1.5 V, f
CAL_ADC_GAIN_FACTOR External Vref = 1.5 V, f
CAL_BC1_1MHz --
0x0002
0x0000
0x0007
CAL_DCO_1MHz --
0x0006
CAL_BC1_8MHz --
0x0005
CAL_DCO_8MHz --
0x0004
CAL_BC1_12MHz --
0x0003
CAL_DCO_12MHz --
0x0002
CAL_BC1_16MHz --
0x0001
CAL_DCO_16MHz --
0x0000
brownout, supply voltage supervisor
The brownout circuit is implemented to provide the proper internal reset signal to the device during power on
and power off. The supply voltage supervisor (SVS) circuitry detects if the supply voltage drops below a
user-selectable level and supports both supply voltage supervision (the device is automatically reset) and
supply voltage monitoring (SVM, the device is not automatically reset).
The CPU begins code execution after the brownout circuit releases the device reset. However, VCC may not
have ramped to VCC(min) at that time. The user must ensure that the default DCO settings are not changed until
VCC reaches VCC(min). If desired, the SVS circuit can be used to determine when VCC reaches VCC(min)
.
22
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
digital I/O
There are up to six 8-bit I/O ports implemented—ports P1 through P6.
D
D
D
D
D
All individual I/O bits are independently programmable.
Any combination of input, output, and interrupt conditions is possible.
Edge-selectable interrupt input capability for all eight bits of ports P1 and P2.
Read/write access to port-control registers is supported by all instructions.
Each I/O has an individually programmable pullup/pulldown resistor.
watchdog timer + (WDT+)
The primary function of the WDT+ module is to perform a controlled system restart after a software problem
occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed
in an application, the module can be configured as an interval timer and can generate interrupts at selected time
intervals.
hardware multiplier
The multiplication operation is supported by a dedicated peripheral module. The module performs 16×16,
16×8, 8×16, and 8×8 bit operations. The module is capable of supporting signed and unsigned multiplication
as well as signed and unsigned multiply and accumulate operations. The result of an operation can be accessed
immediately after the operands have been loaded into the peripheral registers. No additional clock cycles are
required.
timer_A3
Timer_A3 is a 16-bit timer/counter with three capture/compare registers. Timer_A3 can support multiple
capture/compares, PWM outputs, and interval timing. Timer_A3 also has extensive interrupt capabilities.
Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare
registers.
TIMER_A3 SIGNAL CONNECTIONS
INPUT PIN
NUMBER
DEVICE INPUT
SIGNAL
MODULE INPUT
NAME
MODULE
BLOCK
MODULE OUTPUT
SIGNAL
OUTPUT PIN NUMBER
12 - P1.0
TACLK
ACLK
TACLK
ACLK
Timer
CCR0
CCR1
CCR2
NA
TA0
TA1
TA2
SMCLK
TAINCLK
TA0
SMCLK
INCLK
CCI0A
CCI0B
GND
21 - P2.1
13 - P1.1
22 - P2.2
13 - P1.1
17 - P1.5
27 - P2.7
TA0
DV
DV
SS
CC
V
CC
14 - P1.2
15 - P1.3
TA1
CAOUT (internal)
CCI1A
CCI1B
GND
14 - P1.2
18 - P1.6
DV
DV
23 - P2.3
SS
CC
V
ADC12{ (internal)
15 - P1.3
CC
TA2
ACLK (internal)
CCI2A
CCI2B
GND
19 - P1.7
DV
DV
24 - P2.4
SS
V
CC
CC
†
Not available in the MSP430F24x1 devices
23
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
timer_B7 (MSP430F24x(1) and MSP430F2410 devices)
Timer_B7 is a 16-bit timer/counter with seven capture/compare registers. Timer_B7 can support multiple
capture/compares, PWM outputs, and interval timing. Timer_B7 also has extensive interrupt capabilities.
Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare
registers.
TIMER_B7 SIGNAL CONNECTIONS
INPUT PIN
NUMBER
DEVICE INPUT
SIGNAL
MODULE INPUT
NAME
MODULE
BLOCK
MODULE OUTPUT
SIGNAL
OUTPUT PIN NUMBER
43 - P4.7
TBCLK
ACLK
SMCLK
TBCLK
TB0
TBCLK
ACLK
Timer
CCR0
CCR1
CCR2
CCR3
CCR4
CCR5
CCR6
NA
SMCLK
INCLK
CCI0A
CCI0B
GND
43 - P4.7
36 - P4.0
36 - P4.0
36 - P4.0
TB0
ADC12{ (internal)
TB0
TB1
TB2
TB3
TB4
TB5
TB6
DV
DV
SS
CC
V
CC
37 - P4.1
37 - P4.1
TB1
TB1
CCI1A
CCI1B
GND
37 - P4.1
ADC12{ (internal)
DV
DV
SS
CC
V
CC
38 - P4.2
38 - P4.2
TB2
TB2
CCI2A
CCI2B
GND
38 - P4.2
39 - P4.3
40 - P4.4
41 - P4.5
42 - P4.6
DV
DV
SS
CC
V
CC
39 - P4.3
39 - P4.3
TB3
TB3
CCI3A
CCI3B
GND
DV
DV
SS
CC
V
CC
40 - P4.4
40 - P4.4
TB4
TB4
CCI4A
CCI4B
GND
DV
SS
CC
DV
V
CC
41 - P4.5
41 - P4.5
TB5
TB5
CCI5A
CCI5B
GND
DV
DV
SS
CC
V
CC
42 - P4.6
TB6
ACLK (internal)
CCI6A
CCI6B
GND
DV
DV
SS
V
CC
CC
†
Not available in the MSP430F24x1 devices
24
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
timer_B3 (MSP430F23x devices)
Timer_B3 is a 16-bit timer/counter with seven capture/compare registers. Timer_B3 can support multiple
capture/compares, PWM outputs, and interval timing. Timer_B3 also has extensive interrupt capabilities.
Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare
registers.
TIMER_B3 SIGNAL CONNECTIONS
INPUT PIN
NUMBER
DEVICE INPUT
SIGNAL
MODULE INPUT
NAME
MODULE
BLOCK
MODULE OUTPUT
SIGNAL
OUTPUT PIN NUMBER
43 - P4.7
TBCLK
ACLK
SMCLK
TBCLK
TB0
TBCLK
ACLK
Timer
CCR0
CCR1
CCR2
NA
SMCLK
INCLK
CCI0A
CCI0B
GND
43 - P4.7
36 - P4.0
36 - P4.0
36 - P4.0
TB0
ADC12 (internal)
TB0
TB1
TB2
DV
DV
SS
CC
V
CC
37 - P4.1
37 - P4.1
TB1
TB1
CCI1A
CCI1B
GND
37 - P4.1
ADC12 (internal)
DV
DV
SS
CC
V
CC
38 - P4.2
38 - P4.2
TB2
TB2
CCI2A
CCI2B
GND
38 - P4.2
DV
SS
CC
DV
V
CC
universal serial communications interface (USCI)
The USCI modules are used for serial data communication. The USCI module supports synchronous
communication protocols such as SPI (3 or 4 pin) or I2C and asynchronous combination protocols such UART,
enhanced UART with automatic baudrate detection (LIN), and IrDA.
The USCI A module provides support for SPI (3 or 4 pin), UART, enhanced UART, and IrDA.
The USCI B module provides support for SPI (3 or 4 pin) and I2C.
comparator_A+
The primary function of the comparator_A+ module is to support precision slope analog--to--digital conversions,
battery--voltage supervision, and monitoring of external analog signals.
ADC12 (MSP430F23x, MSP430F24x, and MSP430F2410 devices only)
The ADC12 module supports fast, 12-bit analog-to-digital conversions. The module implements a 12-bit SAR
core, sample select control, reference generator, and a 16-word conversion-and-control buffer. The
conversion-and-control buffer allows up to 16 independent ADC samples to be converted and stored without
any CPU intervention.
25
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
peripheral file map
PERIPHERAL FILE MAP
Interrupt-vector-word register
ADC12
ADC12IV
0x01A8
0x01A6
0x01A4
0x01A2
0x01A0
(MSP430F24x,
MSP430F2410,
and MSP430F23x)
Inerrupt-enable register
ADC12IE
Inerrupt-flag register
ADC12IFG
ADC12CTL1
ADC12CTL0
Control register 1
Control register 0
Conversion memory 15
ADC12MEM15 0x015E
ADC12MEM14 0x015C
ADC12MEM13 0x015A
ADC12MEM12 0x0158
ADC12MEM11 0x0156
ADC12MEM10 0x0154
Conversion memory 14
Conversion memory 13
Conversion memory 12
Conversion memory 11
Conversion memory 10
Conversion memory 9
ADC12MEM9
ADC12MEM8
ADC12MEM7
ADC12MEM6
ADC12MEM5
ADC12MEM4
ADC12MEM3
ADC12MEM2
ADC12MEM1
ADC12MEM0
0x0152
0x0150
0x014E
0x014C
0x014A
0x0148
0x0146
0x0144
0x0142
0x0140
Conversion memory 8
Conversion memory 7
Conversion memory 6
Conversion memory 5
Conversion memory 4
Conversion memory 3
Conversion memory 2
Conversion memory 1
Conversion memory 0
ADC memory-control register15
ADC memory-control register14
ADC memory-control register13
ADC memory-control register12
ADC memory-control register11
ADC memory-control register10
ADC memory-control register9
ADC memory-control register8
ADC memory-control register7
ADC memory-control register6
ADC memory-control register5
ADC memory-control register4
ADC memory-control register3
ADC memory-control register2
ADC memory-control register1
ADC memory-control register0
ADC12MCTL15 0x008F
ADC12MCTL14 0x008E
ADC12MCTL13 0x008D
ADC12MCTL12 0x008C
ADC12MCTL11 0x008B
ADC12MCTL10 0x008A
ADC12MCTL9
ADC12MCTL8
ADC12MCTL7
ADC12MCTL6
ADC12MCTL5
ADC12MCTL4
ADC12MCTL3
ADC12MCTL2
ADC12MCTL1
ADC12MCTL0
0x0089
0x0088
0x0087
0x0086
0x0085
0x0084
0x0083
0x0082
0x0081
0x0080
26
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
peripheral file map (continued)
PERIPHERAL FILE MAP (CONTINUED)
Capture/compare register 6
Timer_B7
(MSP430F24x(1)
and
TBCCR6
TBCCR5
TBCCR4
TBCCR3
TBCCR2
TBCCR1
TBCCR0
TBR
0x019E
0x019C
0x019A
0x0198
0x0196
0x0194
0x0192
0x0190
0x018E
0x018C
0x018A
0x0188
0x0186
0x0184
0x0182
0x0180
0x011E
0x0196
0x0194
0x0192
0x0190
0x0186
0x0184
0x0182
0x0180
0x011E
0x0176
0x0174
0x0172
0x0170
0x016E
0x016C
0x016A
0x0168
0x0166
0x0164
0x0162
0x0160
0x012E
Capture/compare register 5
Capture/compare register 4
Capture/compare register 3
Capture/compare register 2
Capture/compare register 1
Capture/compare register 0
Timer_B register
MSP430F2410)
Capture/compare control 6
Capture/compare control 5
Capture/compare control 4
Capture/compare control 3
Capture/compare control 2
Capture/compare control 1
Capture/compare control 0
Timer_B control
TBCCTL6
TBCCTL5
TBCCTL4
TBCCTL3
TBCCTL2
TBCCTL1
TBCCTL0
TBCTL
Timer_B interrupt vector
Capture/compare register 2
Capture/compare register 1
Capture/compare register 0
Timer_B register
TBIV
Timer_B3
(MSP430F23x)
TBCCR2
TBCCR1
TBCCR0
TBR
Capture/compare control 2
Capture/compare control 1
Capture/compare control 0
Timer_B control
TBCCTL2
TBCCTL1
TBCCTL0
TBCTL
Timer_B interrupt vector
Capture/compare register 2
Capture/compare register 1
Capture/compare register 0
Timer_A register
TBIV
Timer_A3
TACCR2
TACCR1
TACCR0
TAR
Reserved
Reserved
Reserved
Reserved
Capture/compare control 2
Capture/compare control 1
Capture/compare control 0
Timer_A control
TACCTL2
TACCTL1
TACCTL0
TACTL
Timer_A interrupt vector
TAIV
27
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
peripheral file map (continued)
PERIPHERAL FILE MAP (CONTINUED)
Hardware
Multiplier
Sum extend
SUMEXT
RESHI
0x013E
0x013C
0x013A
0x0138
0x0136
0x0134
0x0132
0x0130
0x01BE
0x012C
0x012A
0x0128
0x0120
0x005D
0x0067
0x0066
0x0065
0x0064
0x0063
0x0062
0x0061
0x0060
0x005F
0x005E
0x006F
0x006E
0x006D
0x006C
0x006B
0x006A
0x0069
0x0068
0x011A
0x0118
Result high word
Result low word
RESLO
Second operand
OP2
Multiply signed +accumulate/operand1
Multiply+accumulate/operand1
Multiply signed/operand1
Multiply unsigned/operand1
Flash control 4
MACS
MAC
MPYS
MPY
Flash
FCTL4
Flash control 3
FCTL3
Flash control 2
FCTL2
Flash control 1
FCTL1
Watchdog
Watchdog Timer control
USCI A0 auto baud rate control
USCI A0 transmit buffer
USCI A0 receive buffer
USCI A0 status
WDTCTL
UCA0ABCTL
UCA0TXBUF
UCA0RXBUF
UCA0STAT
UCA0MCTL
UCA0BR1
UCA0BR0
UCA0CTL1
UCA0CTL0
UCA0IRRCTL
UCA0IRTCLT
UCB0TXBUF
UCB0RXBUF
UCB0STAT
UCB0CIE
UCB0BR1
UCB0BR0
UCB0CTL1
UCB0CTL0
UCB0SA
UCB0OA
USCI A0/B0
USCI A0 modulation control
USCI A0 baud rate control 1
USCI A0 baud rate control 0
USCI A0 control 1
USCI A0 control 0
USCI A0 IrDA receive control
USCI A0 IrDA transmit control
USCI B0 transmit buffer
USCI B0 receive buffer
USCI B0 status
USCI B0 I2C Interrupt enable
USCI B0 baud rate control 1
USCI B0 baud rate control 0
USCI B0 control 1
USCI B0 control 0
USCI B0 I2C slave address
USCI B0 I2C own address
28
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
peripheral file map (continued)
PERIPHERAL FILE MAP (CONTINUED)
USCI A1/B1
(MSP430F24x(1)
and
USCI A1 auto baud rate control
USCI A1 transmit buffer
USCI A1 receive buffer
USCI A1 status
UCA1ABCTL
UCA1TXBUF
UCA1RXBUF
UCA1STAT
UCA1MCTL
UCA1BR1
UCA1BR0
UCA1CTL1
UCA1CTL0
UCA1IRRCTL
UCA1IRTCLT
UCB1TXBUF
UCB1RXBUF
UCB1STAT
UCB1CIE
0x00CD
0x00D7
0x00D6
0x00D5
0x00D4
0x00D3
0x00D2
0x00D1
0x00D0
0x00CF
0x00CE
0x00DF
0x00DE
0x00DD
0x00DC
0x00DB
0x00DA
0x00D9
0x00D8
0x017E
0x017C
0x0006
0x0007
0x005B
0x005A
0x0059
0x0053
0x0058
0x0057
0x0056
0x0055
0x0013
0x0037
0x0036
0x0035
0x0034
0x0012
0x0033
0x0032
0x0031
0x0030
0x0011
0x001F
0x001E
0x001D
0x001C
MSP430F2410)
USCI A1 modulation control
USCI A1 baud rate control 1
USCI A1 baud rate control 0
USCI A1 control 1
USCI A1 control 0
USCI A1 IrDA receive control
USCI A1 IrDA transmit control
USCI B1 transmit buffer
USCI B1 receive buffer
USCI B1 status
USCI B1 I2C Interrupt enable
USCI B1 baud rate control 1
USCI B1 baud rate control 0
USCI B1 control 1
UCB1BR1
UCB1BR0
UCB1CTL1
UCB1CTL0
UCB1SA
USCI B1 control 0
USCI B1 I2C slave address
USCI B1 I2C own address
USCI A1/B1 interrupt enable
USCI A1/B1 interrupt flag
Comparator_A port disable
Comparator_A control2
Comparator_A control1
Basic clock system control3
Basic clock system control2
Basic clock system control1
DCO clock frequency control
UCB1OA
UC1IE
UC1IFG
Comparator_A+
Basic Clock
CAPD
CACTL2
CACTL1
BCSCTL3
BCSCTL2
BCSCTL1
DCOCTL
Brownout, SVS
Port P6
SVS control register (reset by brownout signal) SVSCTL
Port P6 resistor enable
Port P6 selection
Port P6 direction
Port P6 output
P6REN
P6SEL
P6DIR
P6OUT
P6IN
Port P6 input
Port P5
Port P4
Port P5 resistor enable
Port P5 selection
Port P5 direction
Port P5 output
P5REN
P5SEL
P5DIR
P5OUT
P5IN
Port P5 input
Port P4 resistor enable
Port P4 selection
Port P4 direction
Port P4 output
P4REN
P4SEL
P4DIR
P4OUT
P4IN
Port P4 input
29
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
peripheral file map (continued)
PERIPHERAL FILE MAP (CONTINUED)
Port P3
Port P2
Port P3 resistor enable
Port P3 selection
P3REN
P3SEL
P3DIR
P3OUT
P3IN
0x0010
0x001B
0x001A
0x0019
0x0018
0x002F
0x002E
0x002D
0x002C
0x002B
0x002A
0x0029
0x0028
0x0027
0x0026
0x0025
0x0024
0x0023
0x0022
0x0021
0x0020
0x0003
0x0002
0x0001
0x0000
Port P3 direction
Port P3 output
Port P3 input
Port P2 resistor enable
Port P2 selection
P2REN
P2SEL
P2IE
Port P2 interrupt enable
Port P2 interrupt-edge select
Port P2 interrupt flag
Port P2 direction
P2IES
P2IFG
P2DIR
P2OUT
P2IN
Port P2 output
Port P2 input
Port P1
Port P1 resistor enable
Port P1 selection
P1REN
P1SEL
P1IE
Port P1 interrupt enable
Port P1 interrupt-edge select
Port P1 interrupt flag
Port P1 direction
P1IES
P1IFG
P1DIR
P1OUT
P1IN
Port P1 output
Port P1 input
Special Functions
SFR interrupt flag2
SFR interrupt flag1
SFR interrupt enable2
SFR interrupt enable1
IFG2
IFG1
IE2
IE1
30
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
absolute maximum ratings over operating free-air temperature (unless otherwise noted)†
Voltage applied at VCC to VSS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . --0.3 V to 4.1 V
Voltage applied to any pin‡ . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -- 0 . 3 V t o V CC + 0.3 V
Diode current at any device terminal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±2 mA
Storage temperature§, Tstg:Unprogrammed device . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . --55°C to 150°C
Programmed device . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . --40°C to 105°C
†
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
‡
All voltages referenced to V . The JTAG fuse-blow voltage, V , is allowed to exceed the absolute maximum rating. The voltage is applied to
SS
FB
the TDI/TCLK pin when blowing the JTAG fuse.
Higher temperature may be applied during board soldering process according to the current JEDEC J-STD-020 specification with peak reflow
temperatures not higher than classified on the device label on the shipping boxes or reels.
§
recommended operating conditions
PARAMETER
MIN
1.8
MAX UNITS
Supply voltage during program execution, V
AV = DV = V (see Note 1)
3.6
3.6
0.0
85
V
V
CC
CC
CC
CC
Supply voltage during flash memory programming, V
AV = DV = V (see Note 1)
2.2
CC
CC
CC
CC
SS
Supply voltage, V
AV = DV = V
0.0
V
SS
SS
SS
I version
-- 4 0
-- 4 0
°C
°C
Operating free-air temperature range, T
A
T version
105
V
= 1.8 V,
CC
dc
dc
dc
4.15
12
Duty cycle = 50% ± 10%
V = 2.7 V,
CC
Processor frequency f
(see Notes 2 and 3 and Figure 1)
(maximum MCLK frequency)
SYSYTEM
MHz
Duty cycle = 50% ± 10%
V
≥ 3.3 V,
CC
16
Duty cycle = 50% ± 10%
NOTES: 1. It is recommended to power AV and DV from the same source. A maximum difference of 0.3 V between AV and DV can
CC
CC
CC
CC
be tolerated during power-up.
2. The MSP430 CPU is clocked directly with MCLK.
Both the high and low phase of MCLK must not exceed the pulse width of the specified maximum frequency.
3. Modules might have a different maximum input clock specification. See the specification of the respective module in this data sheet.
Legend:
16 MHz
Supply voltage range
during flash memory
programming
12 MHz
Supply voltage range
during program execution
7.5 MHz
4.15 MHz
1.8 V
2.2 V
2.7 V
3.3 V 3.6 V
Supply Voltage --V
NOTE: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum V of 2.2 V.
CC
Figure 1. Operating Area
31
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted)
active mode supply current into VCC excluding external current (see Notes 1 and 2)
PARAMETER
TEST CONDITIONS
T
A
VCC
MIN
TYP
MAX UNIT
f
f
= f
MCLK
= f = 1 MHz,
DCO
SMCLK
-- 4 0 _C to 85_C
105_C
275
312
= 32,768 Hz,
ACLK
2.2 V
Program executes from flash,
BCSCTL1 = CALBC1_1MHZ,
DCOCTL = CALDCO_1MHZ,
CPUOFF = 0, SCG0 = 0, SCG1 = 0,
OSCOFF = 0
295
386
417
230
248
321
344
318
μA
445
Active mode (AM)
current (1 MHz)
I
I
AM, 1MHz
-- 4 0 _C to 85_C
105_C
3 V
2.2 V
3 V
449
261
f
f
= f
= f
= 1MHz,
SMCLK
DCO
MCLK
-- 4 0 _C to 85_C
105_C
= 32,768Hz,
ACLK
Program executes in RAM,
BCSCTL1 = CALBC1_1MHZ,
DCOCTL = CALDCO_1MHZ,
CPUOFF = 0, SCG0 = 0, SCG1 = 0,
OSCOFF = 0
267
μA
366
Active mode (AM)
current (1 MHz)
AM, 1MHz
-- 4 0 _C to 85_C
105_C
370
3.8
f
f
f
= f
=
SMCLK
MCLK
ACLK
-- 4 0 _C to 85_C
105_C
1.5
6
= 32,768Hz/8 = 4,096Hz,
= 0Hz,
2.2 V
3 V
DCO
10.5
μA
4.7
Active mode (AM) Program executes in flash,
I
I
AM, 4kHz
current (4 kHz)
SELMx = 11, SELS = 1,
DIVMx = DIVSx = DIVAx = 11,
CPUOFF = 0, SCG0 = 1, SCG1 = 0,
OSCOFF = 0
-- 4 0 _C to 85_C
105_C
2
7
12.2
72
f
f
= f
= 0Hz,
= f
≈ 100kHz,
DCO(0, 0)
MCLK
ACLK
SMCLK
-- 4 0 _C to 85_C
105_C
55
70
67
84
2.2 V
3 V
81
μA
89
Program executes in flash,
RSELx = 0, DCOx = 0,
CPUOFF = 0, SCG0 = 0, SCG1 = 0,
OSCOFF = 1
Active mode (AM)
current (100 kHz)
AM,100kH
z
-- 4 0 _C to 85_C
105_C
100
NOTES: 1. All inputs are tied to 0 V or V . Outputs do not source or sink any current.
CC
2. The currents are characterized with a micro crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external
load capacitance is chosen to closely match the required 9 pF.
32
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted)
typical characteristics -- active mode supply current (into DVCC + AVCC
)
8.0
7.0
6.0
5.0
4.0
3.0
2.0
1.0
0.0
5.0
4.0
3.0
2.0
1.0
0.0
f
= 16 MHz
= 8 MHz
= 1 MHz
DCO
T
= 85 °C
= 25 °C
A
T
A
f
= 12 MHz
DCO
f
DCO
V
= 3 V
CC
T
= 85 °C
= 25 °C
A
T
A
V
= 2.2 V
f
CC
DCO
1.5
2.0
2.5
3.0
3.5
4.0
0.0
4.0
8.0
12.0
16.0
V
-- Supply Voltage -- V
f
DCO
-- DCO Frequency -- MHz
CC
Figure 2. Active Mode Current vs VCC, TA = 25°C
Figure 3. Active Mode Current vs DCO Frequency
33
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted)
low-power mode supply current into VCC excluding external current (see Notes 1 and 2)
PARAMETER
TEST CONDITIONS
T
A
VCC
MIN
TYP
MAX UNIT
f
f
f
= 0 MHz,
MCLK
-- 4 0 _C to 85_C
105_C
60
70
75
90
95
μA
μA
μA
μA
= f
= 1 MHz,
SMCLK
DCO
2.2 V
= 32,768Hz,
Low-power mode 0
(LPM0) current
(see Note 3)
63
75
80
ACLK
I
BCSCTL1 = CALBC1_1MHZ,
DCOCTL = CALDCO_1MHZ,
CPUOFF = 1, SCG0 = 0, SCG1 = 0,
OSCOFF = 0
LPM0, 1MHz
-- 4 0 _C to 85_C
105_C
3 V
f
f
f
= 0MHz,
MCLK
-- 4 0 _C to 85_C
105_C
33
36
36
40
20
25
23
40
45
46
50
27
30
30
μA
μA
μA
μA
μA
μA
μA
μA
2.2 V
3 V
= f
≈ 100kHz,
SMCLK
DCO(0, 0)
Low-power mode 0
(LPM0) current
(see Note 3)
= 0Hz,
I
ACLK
LPM0,
RSELx = 0, DCOx = 0,
CPUOFF = 1, SCG0 = 0, SCG1 = 0,
OSCOFF = 1
f
f
BCSCTL1 = CALBC1_1MHZ,
DCOCTL = CALDCO_1MHZ,
CPUOFF = 1, SCG0 = 0, SCG1 = 1,
OSCOFF = 0
100kHz
-- 4 0 _C to 85_C
105_C
= f
= 0MHz, f
= 1 MHz,
DCO
MCLK
ACLK
SMCLK
-- 4 0 _C to 85_C
105_C
2.2 V
3 V
= 32,768Hz,
Low-power mode 2
(LPM2) current
(see Note 4)
I
LPM2
-- 4 0 _C to 85_C
105_C
-- 4 0 °C
25°C
28
0.8
0.9
3.0
9.0
0.9
1.0
3.9
10.0
0.3
0.3
2.5
8.0
0.4
0.4
3.1
9.0
0.1
0.1
1.9
6.5
35
1.2
1.3
2.2 V
3 V
μA
μA
μA
μA
μA
85°C
5.0
f
f
= f
= f
= 0 MHz,
SMCLK
DCO
MCLK
Low-power mode 3
(LPM3) current
(see Note 4)
105°C
-- 4 0 °C
25°C
15.0
1.3
= 32,768Hz,
ACLK
I
LPM3,LFXT1
CPUOFF = 1, SCG0 = 1, SCG1 = 1,
OSCOFF = 0
1.4
85°C
6.0
105°C
-- 4 0 °C
25°C
17.0
0.9
0.9
2.2 V
3 V
85°C
4.5
f
f
= f
= f
= 0 MHz,
SMCLK
DCO
MCLK
105°C
-- 4 0 °C
25°C
15.0
1.0
Low-power mode 3
current, (LPM3)
(see Note 4)
from internal LF oscillator (VLO),
ACLK
I
I
LPM3,VLO
CPUOFF = 1, SCG0 = 1, SCG1 = 1,
OSCOFF = 0
1.0
85°C
5.5
105°C
-- 4 0 °C
25°C
16.0
0.5
Low-power mode 4
(LPM4) current
(see Note 5)
f
f
= f
= f
= 0MHz,
SMCLK
DCO
MCLK
2.2 V
and
3 V
0.5
= 0Hz,
ACLK
LPM4
CPUOFF = 1, SCG0 = 1, SCG1 = 1,
OSCOFF = 1
85°C
3.6
105°C
13.0
NOTES: 1. All inputs are tied to 0 V or V . Outputs do not source or sink any current.
CC
2. The currents are characterized with a micro crystal CC4V--T1A SMD crystal with a load capacitance of 9 pF.
The internal and external load capacitance is chosen to closely match the required 9 pF.
3. Current for Brownout and WDT+ is included. The WDT+ is clocked by SMCLK.
4. Current for Brownout and WDT+ is included. The WDT+ is clocked by ACLK.
5. Current for Brownout included.
34
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
typical characteristics -- LPM4 current
10.0
9.0
8.0
7.0
6.0
5.0
4.0
3.0
2.0
1.0
0.0
Vcc = 3.6 V
Vcc = 3 V
Vcc = 2.2V
Vcc = 1.8 V
--40.0 --20.0 0.0 20.0 40.0 60.0 80.0 100.0 120.0
-- Temperature -- °C
T
A
Figure 4. ILPM4 -- LPM4 Current vs Temperature
35
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
Schmitt-trigger inputs -- ports P1, P2, P3, P4, P5, P6, RST/NMI, JTAG, XIN, and XT2IN (see Note 6)
PARAMETER
VCC
MIN
TYP
MAX
UNIT
TEST CONDITIONS
0.45 V
0.75 V
CC
CC
2.2 V
3 V
1.0
1.65
V
Positive-going input threshold voltage
V
IT+
1.35
2.25
0.25 V
0.55 V
CC
CC
2.2 V
3 V
0.55
1.2
V
V
Negative-going input threshold voltage
V
V
IT--
0.75
0.2
1.65
1.0
2.2 V
3 V
Input voltage hysteresis (V
-- V
)
IT--
hys
IT+
0.3
1.0
Pullup: V = V
,
SS
IN
R
C
Pullup/pulldown resistor
Input Capacitance
20
35
5
50
kΩ
Pull
Pulldown: V = V
IN
CC
V
= V or V
CC
pF
I
IN
SS
NOTE 6. XIN and XT2IN only in bypass mode
inputs -- ports P1 and P2
PARAMETER
TEST CONDITIONS
VCC
MIN
MAX
UNIT
Port P1, P2: P1.x to P2.x, external
trigger pulse width to set the interrupt
flag (see Note 1)
t
t
External interrupt timing
2.2 V/3 V
20
ns
int
TA0, TA1, TA2
2.2 V
3 V
62
50
Timer_A, Timer_B capture timing
ns
cap
TB0, TB1, TB2, TB3, TB4, TB5, TB6
f
f
f
f
2.2 V
3 V
8
10
8
TAext
TBext
Timer_A, Timer_B clock frequency externally
applied to pin
TACLK, TBCLK, INCLK: t = t
MHz
MHz
(H)
(L)
2.2 V
3 V
TAint
TBint
Timer_A, Timer_B clock frequency
SMCLK or ACLK signal selected
10
NOTE 1. The external signal sets the interrupt flag every time the minimum t
parameters are met. It may be set even with trigger signals shorter
(int)
than t
.
(int)
leakage current -- ports P1, P2, P3, P4, P5, and P6 (see Note 1 and 2)
PARAMETER
TEST CONDITIONS
See Notes 1 and 2
VCC
MIN
MAX
UNIT
I
High impedance leakage current
2.2 V/3 V
±50
nA
lkg(Px.x)
NOTES: 1. The leakage current is measured with V or V applied to the corresponding pin(s), unless otherwise noted.
SS
CC
2. The leakage of digital port pins is measured individually. The port pin is selected for input and the pullup/pull--down resistor is
disabled..
standard inputs -- RST/NMI
PARAMETER
Low-level input voltage
High-level input voltage
TEST CONDITIONS
VCC
MIN
MAX
UNIT
V
V
V
2.2 V/3 V
2.2 V/3 V
V
V + 0.6
SS
IL
SS
CC
0.8 V
V
V
IH
CC
36
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
outputs -- ports P1, P2, P3, P4, P5, and P6
PARAMETER
TEST CONDITIONS
MIN
MAX
UNIT
VCC
2.2 V
2.2 V
3 V
I
I
I
I
I
I
I
I
= --1.5 mA, (see Note 1)
= --6 mA, (see Note 2)
= --1.5 mA, (see Note 1)
= --6 mA, (see Note 2)
= 1.5 mA, (see Note 1)
= 6 mA, (see Note 2)
= 1.5 mA, (see Note 1)
= 6 mA, (see Note 2)
V
-- 0.25
V
V
V
V
OH(max)
OH(max)
OH(max)
OH(max)
OL(max)
OL(max)
OL(max)
OL(max)
CC
CC
CC
CC
CC
V
-- 0 . 6
CC
V
V
High-level output voltage
V
OH
V
-- 0.25
CC
3 V
V
-- 0 . 6
CC
2.2 V
2.2 V
3 V
V
V
V
V
V
+ 0.25
SS
SS
SS
SS
SS
V
+ 0.6
SS
Low-level output voltage
V
OL
V
+ 0.25
SS
3 V
V
+ 0.6
SS
NOTES: 1. The maximum total current, I
voltage drop specified.
and I
for all outputs combined, should not exceed ±12 mA to satisfy the maximum
OH(max)
OL(max),
2. The maximum total current, I
voltage drop specified.
and I
for all outputs combined, should not exceed ±48 mA to satisfy the maximum
OH(max)
OL(max),
output frequency -- ports P1, P2, P3, P4, P5, and P6
PARAMETER
TEST CONDITIONS
VCC
2.2 V
3 V
MIN
TYP
MAX
10
UNIT
DC
Port output frequency
with load
P1.4/SMCLK, C = 20 pF, R = 1 kΩ
L
L
f
f
MHz
Px.y
(see Notes 1 and 2)
DC
12
2.2 V
3.3 V
DC
12
P2.0/ACLK/CA2, P1.4/SMCLK, C = 20 pF,
L
Clock output frequency
MHz
%
Port_CLK
R
L
= 1 kΩ (see Note 2)
DC
16
P1.0/TACLK/CAOUT, C = 20 pF, LF mode
L
30
50
50
70
P1.0/TACLK/CAOUT, C = 20 pF, XT1 mode
L
40
40
60
P1.1/TA0, C = 20 pF, XT1 mode
60
L
Duty cycle of output
frequency
t
(Xdc)
P1.1/TA0, C = 20 pF, DCO
50% -- 15 ns
40
50 50% + 15 ns
60
L
P1.4/SMCLK, C = 20 pF, XT2 mode
%
L
P1.4/SMCLK, C = 20 pF, DCO
50% -- 15 ns
50% + 15 ns
L
NOTES: 1. A resistive divider with 2 times 0.5 kΩ between V and V is used as load. The output is connected to the center tap of the divider.
CC
SS
2. The output voltage reaches at least 10% and 90% V at the specified toggle frequency.
CC
37
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
typical characteristics -- outputs
TYPICAL LOW-LEVEL OUTPUT CURRENT
TYPICAL LOW-LEVEL OUTPUT CURRENT
vs
vs
LOW-LEVEL OUTPUT VOLTAGE
LOW-LEVEL OUTPUT VOLTAGE
of one pin
of one pin
25.0
20.0
15.0
10.0
5.0
50.0
40.0
30.0
20.0
10.0
0.0
V
P4.5
= 3 V
V
P4.5
= 2.2 V
CC
CC
T
= 25°C
A
T
= 25°C
= 85°C
A
T
= 85°C
A
T
A
0.0
0.0
0.5
1.0
1.5
2.0
2.5
0.0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
V
-- Low-Level Output Voltage -- V
V
-- Low-Level Output Voltage -- V
OL
OL
Figure 6
Figure 5
TYPICAL HIGH-LEVEL OUTPUT CURRENT
TYPICAL HIGH-LEVEL OUTPUT CURRENT
vs
vs
HIGH-LEVEL OUTPUT VOLTAGE
of one pin
HIGH-LEVEL OUTPUT VOLTAGE
of one pin
0.0
-- 5 . 0
0.0
--10.0
--20.0
--30.0
--40.0
--50.0
V
P4.5
= 2.2 V
CC
V
P4.5
= 3 V
CC
--10.0
--15.0
--20.0
--25.0
T
A
= 85°C
T
A
= 85°C
T
A
= 25°C
T
A
= 25°C
0.0
0.5
1.0
1.5
2.0
2.5
0.0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
V
-- High-Level Output Voltage -- V
OH
V
-- High-Level Output Voltage -- V
OH
Figure 7
Figure 8
38
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
POR/brownout reset (BOR) (see Notes 3 and 4)
PARAMETER
Operating voltage
Negative going V reset threshold voltage
TEST CONDITIONS
dV /dt ± 3 V/s
VCC
MIN
TYP
MAX
UNIT
V
V
V
V
0.7 ¢ V
CC(start)
(B_IT--)
CC
(B_IT--)
dV /dt ± 3 V/s
CC
1.71
V
CC
V
reset threshold hysteresis
dV /dt ± 3 V/s
CC
70
2
130
210
mV
μs
hys(B_IT--)
d(BOR)
reset
CC
t
t
BOR reset release delay time
2000
Pulse length at RST/NMI pin to accept a reset
2.2 V / 3 V
μs
NOTES: 3. The current consumption of the brownout module is included in the I
current consumption data. The voltage level V
+
(B_IT--)
CC
V
is ≤ 1.8 V.
hys(B_IT--)
4. During power-up, the CPU begins code execution following a period of t
after V = V
+ V
. The default DCO
hys(B_IT--)
d(BOR)
CC
(B_IT--)
settings must not be changed until V
frequency.
≥ V
, where V
is the minimum supply voltage for the desired operating
CC
CC(MIN)
CC(min)
VCC
Vhys(B_IT-)
V(B_IT-)
VCC(Start)
1
0
td(BOR)
Figure 9. POR/Brownout Reset (BOR) vs Supply Voltage
39
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
typical characteristics -- POR/brownout reset (BOR)
V
t
CC
pw
2
3 V
V
= 3 V
CC
Typical Conditions
1.5
1
V
CC(drop)
0.5
0
0.001
1
1000
1 ns
1 ns
-- Pulse Width -- μs
t
pw
-- Pulse Width -- μs
t
pw
Figure 10. VCC(drop) Level With a Square Voltage Drop to Generate a POR/Brownout Signal
V
t
CC
pw
2
1.5
1
3 V
V
= 3 V
CC
Typical Conditions
V
CC(drop)
0.5
t = t
f
r
0
0.001
1
1000
t
f
t
r
t
pw
-- Pulse Width -- μs
t
pw
-- Pulse Width -- μs
Figure 11. VCC(drop) Level With a Triangle Voltage Drop to Generate a POR/Brownout Signal
40
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
SVS (supply voltage supervisor/monitor)
PARAMETER
TEST CONDITIONS
dV /dt > 30 V/ms (see Figure 12)
MIN
TYP
MAX UNIT
1
150
μs
CC
t
(SVSR)
dV /dt ≤ 30 V/ms
CC
2000
t
t
SVSON, switch from VLD = 0 to VLD ≠ 0, V = 3 V
20
150
12
μs
μs
V
d(SVSon)
settle
CC
‡
VLD ≠ 0
V
VLD ≠ 0, V /dt ≤ 3 V/s (see Figure 12)
1.55
120
1.7
210
(SVSstart)
CC
VLD = 1
70
0.001 ×
(SVS_IT--)
mV
V
V
/dt ≤ 3 V/s (see Figure 12)
0.016 ×
V
(SVS_IT--)
CC
VLD = 2 to 14
V
V
hys(SVS_IT-- )
/dt ≤ 3 V/s (see Figure 12), External voltage applied
CC
VLD = 15
4.4
20
mV
on A7
VLD = 1
VLD = 2
VLD = 3
VLD = 4
VLD = 5
VLD = 6
VLD = 7
VLD = 8
VLD = 9
VLD = 10
VLD = 11
VLD = 12
VLD = 13
VLD = 14
1.8
1.94
2.05
2.14
2.24
2.33
2.46
2.58
2.69
2.83
2.94
3.11
3.24
3.43
1.9
2.1
2.05
2.25
2.37
2.48
2.6
2.2
2.3
2.4
2.5
2.71
2.86
3
2.65
2.8
V
/dt ≤ 3 V/s (see Figure 12 and Figure 13)
CC
V
V
(SVS_IT--)
2.9
3.13
3.29
3.42
3.05
3.2
†
3.35
3.5
3.61
†
3.76
†
†
3.7
3.99
V
/dt ≤ 3 V/s (see Figure 12 and Figure 13), External
CC
VLD = 15
1.1
1.2
1.3
voltage applied on A7
§
I
VLD ≠ 0, V = 2.2 V/3 V
10
15
μA
CC(SVS)
CC
†
‡
The recommended operating voltage range is limited to 3.6 V.
is the settling time that the comparator output must have a stable level after VLD is switched VLD ≠ 0 to a different VLD value somewhere
t
settle
between 2 and 15. The overdrive is assumed to be >50 mV.
The current consumption of the SVS module is not included in the I current consumption data.
§
CC
41
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
typical characteristics
Software sets VLD >0:
SVS is active
AV
CC
V
hys(SVS_IT--)
V
(SVS_IT--)
V
(SVSstart)
V
hys(B_IT--)
V
(B_IT--)
V
CC(start)
Brown-
out
Brownout
Region
Region
Brownout
1
0
t
t
SVS out
1
d(BOR)
d(BOR)
SVS Circuit is Active From VLD > to V < V(
CC
B_IT--)
0
t
t
d(SVSon)
d(SVSR)
Set POR
1
undefined
0
Figure 12. SVS Reset (SVSR) vs Supply Voltage
V
CC
t
pw
3 V
2
Rectangular Drop
V
CC(min)
1.5
1
Triangular Drop
1 ns
1 ns
V
t
CC
pw
0.5
0
3 V
1
10
100
1000
t
pw
-- Pulse Width -- μs
V
CC(min)
t = t
f
r
t
f
t
r
t -- Pulse Width -- μs
Figure 13. VCC(min): Square Voltage Drop and Triangle Voltage Drop to Generate an SVS Signal (VLD = 1)
42
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
main DCO characteristics
D
All ranges selected by RSELx overlap with RSELx + 1: RSELx = 0 overlaps RSELx = 1, ... RSELx = 14
overlaps RSELx = 15.
D
D
DCO control bits DCOx have a step size as defined by parameter SDCO.
Modulation control bits MODx select how often fDCO(RSEL,DCO+1) is used within the period of 32 DCOCLK
cycles. The frequency fDCO(RSEL,DCO) is used for the remaining cycles. The frequency is an average equal
to:
32 × fDCO(RSEL,DCO) × fDCO(RSEL,DCO+1)
MOD × fDCO(RSEL,DCO)+(32−MOD) × fDCO(RSEL,DCO+1)
faverage
=
DCO frequency
PARAMETER
TEST CONDITIONS
VCC
MIN
1.8
TYP
MAX UNIT
RSELx < 14
RSELx = 14
RSELx = 15
3.6
2.2
3.6
3.6
Vcc
Supply voltage range
V
3.0
f
f
f
f
f
f
f
f
f
f
f
f
f
f
f
f
f
f
DCO frequency (0, 0)
DCO frequency (0, 3)
DCO frequency (1, 3)
DCO frequency (2, 3)
DCO frequency (3, 3)
DCO frequency (4, 3)
DCO frequency (5, 3)
DCO frequency (6, 3)
DCO frequency (7, 3)
DCO frequency (8, 3)
DCO frequency (9, 3)
DCO frequency (10, 3)
DCO frequency (11, 3)
DCO frequency (12, 3)
DCO frequency (13, 3)
DCO frequency (14, 3)
DCO frequency (15, 3)
DCO frequency (15, 7)
Frequency step between
RSELx = 0, DCOx = 0, MODx = 0
RSELx = 0, DCOx = 3, MODx = 0
RSELx = 1, DCOx = 3, MODx = 0
RSELx = 2, DCOx = 3, MODx = 0
RSELx = 3, DCOx = 3, MODx = 0
RSELx = 4, DCOx = 3, MODx = 0
RSELx = 5, DCOx = 3, MODx = 0
RSELx = 6, DCOx = 3, MODx = 0
RSELx = 7, DCOx = 3, MODx = 0
RSELx = 8, DCOx = 3, MODx = 0
RSELx = 9, DCOx = 3, MODx = 0
RSELx = 10, DCOx = 3, MODx = 0
RSELx = 11, DCOx = 3, MODx = 0
RSELx = 12, DCOx = 3, MODx = 0
RSELx = 13, DCOx = 3, MODx = 0
RSELx = 14, DCOx = 3, MODx = 0
RSELx = 15, DCOx = 3, MODx = 0
RSELx = 15, DCOx = 7, MODx = 0
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
3 V
0.06
0.07
0.10
0.14
0.20
0.28
0.39
0.54
0.80
1.10
1.60
2.50
3.00
4.30
6.00
8.60
12.0
16.0
0.14 MHz
0.17 MHz
0.20 MHz
0.28 MHz
0.40 MHz
0.54 MHz
0.77 MHz
1.06 MHz
1.50 MHz
2.10 MHz
3.00 MHz
4.30 MHz
5.50 MHz
7.30 MHz
9.60 MHz
13.9 MHz
18.5 MHz
26.0 MHz
DCO(0,0)
DCO(0,3)
DCO(1,3)
DCO(2,3)
DCO(3,3)
DCO(4,3)
DCO(5,3)
DCO(6,3)
DCO(7,3)
DCO(8,3)
DCO(9,3)
DCO(10,3)
DCO(11,3)
DCO(12,3)
DCO(13,3)
DCO(14,3)
DCO(15,3)
DCO(15,7)
3 V
S
S
S
S
= f /f
DCO(RSEL+1,DCO) DCO(RSEL,DCO)
2.2 V/3 V
1.55 ratio
1.12 ratio
RSEL
DCO
RSEL
DCO
range RSEL and RSEL+1
Frequency step between
tap DCO and DCO+1
= f
/f
2.2 V/3 V
2.2 V/3 V
1.05
40
1.08
50
DCO(RSEL,DCO+1) DCO(RSEL,DCO)
Duty cycle
Measured at P1.4/SMCLK
60
%
43
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
calibrated DCO frequencies -- tolerance at calibration
PARAMETER
TEST CONDITIONS
T
VCC
MIN
TYP
MAX UNIT
+1
A
Frequency tolerance at calibration
25°C
3 V
-- 1
±0.2
%
BCSCTL1= CALBC1_1MHz,
DCOCTL = CALDCO_1MHz,
Gating time: 5 ms
f
f
f
f
1-MHz calibration value
8-MHz calibration value
25°C
3 V
3 V
3 V
3 V
0.990
7.920
11.88
15.84
1
8
1.010 MHz
8.080 MHz
CAL(1MHz)
CAL(8MHz)
CAL(12MHz)
CAL(16MHz)
BCSCTL1= CALBC1_8MHz,
DCOCTL = CALDCO_8MHz,
Gating time: 5 ms
25°C
25°C
25°C
BCSCTL1= CALBC1_12MHz,
12-MHz calibration value DCOCTL = CALDCO_12MHz,
Gating time: 5 ms
12 12.12 MHz
16 16.16 MHz
BCSCTL1= CALBC1_16MHz,
16-MHz calibration value DCOCTL = CALDCO_16MHz,
Gating time: 2 ms
calibrated DCO frequencies -- tolerance over temperature 0°C to 85°C
PARAMETER
TEST CONDITIONS
T
VCC
3 V
MIN
-- 2 . 5
TYP
MAX UNIT
A
1-MHz tolerance over temperature
8-MHz tolerance over temperature
12-MHz tolerance over temperature
16-MHz tolerance over temperature
0°C to 85°C
0°C to 85°C
0°C to 85°C
0°C to 85°C
±0.5
±1.0
±1.0
±2.0
1
+2.5
+2.5
%
%
%
%
3 V
-- 2 . 5
3 V
-- 2 . 5
+2.5
3 V
-- 3 . 0
+3.0
2.2 V
3 V
0.970
0.975
0.970
7.760
7.800
7.600
11.64
11.64
11.64
1.030
1.025
1.030
8.400
8.200
8.240
BCSCTL1= CALBC1_1MHz,
DCOCTL = CALDCO_1MHz,
Gating time: 5 ms
1
f
f
1-MHz calibration value
8-MHz calibration value
0°C to 85°C
0°C to 85°C
MHz
MHz
CAL(1MHz)
CAL(8MHz)
3.6 V
2.2 V
3 V
1
8
BCSCTL1= CALBC1_8MHz,
DCOCTL = CALDCO_8MHz,
Gating time: 5 ms
8
3.6 V
2.2 V
3 V
8
12 12.36
12 12.36
12 12.36
BCSCTL1= CALBC1_12MHz,
DCOCTL = CALDCO_12MHz,
Gating time: 5 ms
f
f
12-MHz calibration value
16-MHz calibration value
0°C to 85°C
0°C to 85°C
MHz
MHz
CAL(12MHz)
CAL(16MHz)
3.6 V
BCSCTL1= CALBC1_16MHz,
DCOCTL = CALDCO_16MHz,
Gating time: 2 ms
3 V
15.52
15.00
16 16.48
16 16.48
3.6 V
44
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
calibrated DCO frequencies -- tolerance over supply voltage VCC
PARAMETER
TEST CONDITIONS
T
VCC
MIN
-- 3
TYP
±2
MAX UNIT
A
1-MHz tolerance over V
8-MHz tolerance over V
25°C
25°C
25°C
25°C
1.8 V to 3.6 V
1.8 V to 3.6 V
2.2 V to 3.6 V
3 V to 3.6 V
+3
+3
+3
+3
%
%
%
%
CC
CC
-- 3
-- 3
-- 6
±2
±2
±2
12-MHz tolerance over V
16-MHz tolerance over V
CC
CC
BCSCTL1= CALBC1_1MHz,
DCOCTL = CALDCO_1MHz,
Gating time: 5 ms
1-MHz calibration
value
f
f
f
f
25°C
25°C
25°C
25°C
1.8 V to 3.6 V 0.970
1.8 V to 3.6 V 7.760
1
8
1.030 MHz
8.240 MHz
CAL(1MHz)
CAL(8MHz)
CAL(12MHz)
CAL(16MHz)
BCSCTL1= CALBC1_8MHz,
DCOCTL = CALDCO_8MHz,
Gating time: 5 ms
8-MHz calibration
value
BCSCTL1= CALBC1_12MHz,
DCOCTL = CALDCO_12MHz,
Gating time: 5 ms
12-MHz calibration
value
2.2 V to 3.6 V
3 V to 3.6 V
11.64
15.00
12 12.36 MHz
16 16.48 MHz
BCSCTL1= CALBC1_16MHz,
DCOCTL = CALDCO_16MHz,
Gating time: 2 ms
16-MHz calibration
value
calibrated DCO frequencies -- overall tolerance
PARAMETER
TEST CONDITIONS
T
VCC
MIN
-- 5
TYP
MAX UNIT
A
1-MHz tolerance overall
8-MHz tolerance overall
12-MHz tolerance overall
16-MHz tolerance overall
-- 4 0 °C to 105°C 1.8 V to 3.6 V
-- 4 0 °C to 105°C 1.8 V to 3.6 V
-- 4 0 °C to 105°C 2.2 V to 3.6 V
±2
±2
±2
±3
+5
+5
+5
+6
%
%
%
%
-- 5
-- 5
-- 4 0 °C to 105°C
3 V to 3.6 V
-- 6
BCSCTL1= CALBC1_1MHz,
DCOCTL = CALDCO_1MHz,
Gating time: 5 ms
1-MHz calibration
value
f
f
f
f
-- 4 0 °C to 105°C 1.8 V to 3.6 V 0.950
-- 4 0 °C to 105°C 1.8 V to 3.6 V 7.600
-- 4 0 °C to 105°C 2.2 V to 3.6 V 11.40
1
8
1.050 MHz
8.400 MHz
CAL(1MHz)
CAL(8MHz)
CAL(12MHz)
CAL(16MHz)
BCSCTL1= CALBC1_8MHz,
DCOCTL = CALDCO_8MHz,
Gating time: 5 ms
8-MHz calibration
value
BCSCTL1= CALBC1_12MHz,
DCOCTL = CALDCO_12MHz,
Gating time: 5 ms
12-MHz calibration
value
12 12.60 MHz
16 17.00 MHz
BCSCTL1= CALBC1_16MHz,
DCOCTL = CALDCO_16MHz,
Gating time: 2 ms
16-MHz calibration
value
-- 4 0 °C to 105°C
3 V to 3.6 V
15.00
45
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
typical characteristics -- calibrated 1-MHz DCO frequency
1.04
1.03
1.02
T
A
= --40 °C
1.01
1.00
0.99
T
A
= 25 °C
T
A
= 85 °C
T
= 105 °C
A
1.5
2.0
2.5
3.0
3.5
4.0
V
-- Supply Voltage -- V
CC
Figure 14. Calibrated 1 MHz Frequency vs. VCC
typical characteristics -- calibrated 8-MHz DCO frequency
8.20
8.15
8.10
8.05
8.00
7.95
7.90
7.85
7.80
T
= --40 °C
A
T
A
= 85 °C
T
= 25 °C
A
T
A
= 105 °C
1.5
2.0
2.5
3.0
3.5
4.0
V
-- Supply Voltage -- V
CC
Figure 15. Calibrated 8 MHz Frequency vs. VCC
46
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
typical characteristics -- calibrated 12-MHz DCO frequency
12.5
12.3
T
A
= --40 °C
12.1
11.9
11.7
11.5
T
= 25 °C
A
T
A
= 85 °C
T
= 105 °C
A
1.5
2.0
2.5
3.0
3.5
4.0
V
-- Supply Voltage -- V
CC
Figure 16. Calibrated 12-MHz Frequency vs VCC
typical characteristics -- calibrated 16-MHz DCO frequency
16.1
16.0
15.9
15.8
15.7
15.6
15.5
T
= --40 °C
A
T
= 25 °C
A
T
= 85 °C
A
T
= 105 °C
A
1.5
2.0
2.5
3.0
3.5
4.0
V
-- Supply Voltage -- V
CC
Figure 17. Calibrated 16-MHz Frequency vs VCC
47
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
wake-up from lower power modes (LPM3/4)
PARAMETER
TEST CONDITIONS
VCC
MIN
TYP
MAX UNIT
BCSCTL1= CALBC1_1MHz,
DCOCTL = CALDCO_1MHz
2.2 V/3 V
2
BCSCTL1= CALBC1_8MHz,
DCOCTL = CALDCO_8MHz
2.2 V/3 V
2.2 V/3 V
3 V
1.5
DCO clock wake--up time from
LPM3/4
(see Note 1)
t
t
μs
DCO,LPM3/4
CPU,LPM3/4
BCSCTL1= CALBC1_12MHz,
DCOCTL = CALDCO_12MHz
1
BCSCTL1= CALBC1_16MHz,
DCOCTL = CALDCO_16MHz
1
CPU wake--up time from LPM3/4
(see Note 2)
1/f
+
MCLK
t
Clock,LPM3/4
NOTES: 1. The DCO clock wake-up time is measured from the edge of an external wake-up signal (e.g., port interrupt) to the first clock edge
observable externally on a clock pin (MCLK or SMCLK).
2. Parameter applicable only if DCOCLK is used for MCLK.
typical characteristics -- DCO clock wake-up time from LPM3/4
10.00
RSELx = 0...11
1.00
0.10
RSELx = 12...15
0.10
1.00
DCO Frequency -- MHz
10.00
Figure 18. Clock Wake-Up Time From LPM3 vs DCO Frequency
48
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
DCO with external resistor ROSC (see Note 1)
PARAMETER
TEST CONDITIONS
DCOR = 1,
RSELx = 4, DCOx = 3, MODx = 0,
= 25°C
VCC
TYP UNIT
2.2 V
1.8
MHz
1.95
f
DCO output frequency with R
DCO,ROSC
OSC
3 V
T
A
DCOR = 1,
RSELx = 4, DCOx = 3, MODx = 0
D
D
Temperature drift
2.2 V/3 V
±0.1 %/°C
t
DCOR = 1,
RSELx = 4, DCOx = 3, MODx = 0
Drift with V
2.2 V/3 V
10 %/V
V
CC
NOTE 1. R
= 100 kΩ, metal film resistor, type 0257. 0.6 W with 1% tolerance, and T = ±50 ppm/°C.
K
OSC
typical characteristics -- DCO with external resistor ROSC
10.00
10.00
1.00
0.10
0.01
1.00
0.10
RSELx = 4
RSELx = 4
0.01
10.00
100.00
1000.00
10000.00
10.00
100.00 1000.00
R -- External Resistor -- kΩ
OSC
10000.00
R
OSC
-- External Resistor -- kΩ
Figure 19. DCO Frequency vs ROSC
,
Figure 20. DCO Frequency vs ROSC
,
V
CC = 2.2 V, TA = 25°C
V
CC = 3 V, TA = 25°C
2.50
2.25
2.00
1.75
1.50
1.25
1.00
0.75
0.50
0.25
0.00
2.50
2.25
2.00
1.75
1.50
1.25
1.00
0.75
0.50
0.25
0.00
R
= 100k
OSC
R
= 100k
OSC
R
R
= 270k
= 1M
R
R
= 270k
= 1M
OSC
OSC
OSC
OSC
--50.0 --25.0
0.0
25.0
50.0
75.0 100.0
2.0
2.5
3.0
3.5
4.0
T
A
-- Temperature -- °C
V
CC
-- Supply Voltage -- V
Figure 21. DCO Frequency vs Temperature,
CC = 3 V
Figure 22. DCO Frequency vs VCC,
V
TA = 25°C
49
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
crystal oscillator, LFXT1, low frequency modes (see Note 4)
PARAMETER
TEST CONDITIONS
VCC
MIN
TYP
MAX UNIT
LFXT1 oscillator crystal
frequency, LF mode 0, 1
f
f
XTS = 0, LFXT1Sx = 0 or 1
1.8 V to 3.6 V
32,768
Hz
LFXT1,LF
LFXT1 oscillator logic level
square wave input frequency,
LF mode
XTS = 0, LFXT1Sx = 3,
XCAPx = 0
1.8 V to 3.6 V
10,000 32,768 50,000
Hz
kΩ
kΩ
LFXT1,LF,logic
XTS = 0, LFXT1Sx = 0,
f
= 32,768 kHz,
500
200
LFXT1,LF
C
L,eff
= 6 pF
Oscillation allowance for
LF crystals
OA
LF
XTS = 0, LFXT1Sx = 0,
= 32,768 kHz,
f
LFXT1,LF
C
L,eff
= 12 pF
XTS = 0, XCAPx = 0
1
5.5
8.5
11
pF
pF
pF
pF
Integrated effective load
capacitance, LF mode
(see Note 1)
XTS = 0, XCAPx = 1
C
L,eff
XTS = 0, XCAPx = 2
XTS = 0, XCAPx = 3
XTS = 0, Measured at P1.4/ACLK,
Duty cycle
LF mode
2.2 V/3 V
2.2 V/3 V
30
10
50
70
%
f
= 32,768 Hz
LFXT1,LF
Oscillator fault frequency,
LF mode (see Note 3)
XTS = 0, LFXT1Sx = 3,
XCAPx = 0 (see Notes 2)
f
10,000
Hz
Fault,LF
NOTES: 1. Includes parasitic bond and package capacitance (approximately 2 pF per pin).
Since the PCB adds additional capacitance it is recommended to verify the correct load by measuring the ACLK frequency. For a
correct setup the effective load capacitance should always match the specification of the used crystal.
2. Measured with logic level input frequency but also applies to operation with crystals.
3. Frequencies below the MIN specification will set the fault flag, frequencies above the MAX specification will not set the fault flag.
Frequencies in between might set the flag.
4. To improve EMI on the LFXT1 oscillator the following guidelines should be observed.
-- Keep the trace between the device and the crystal as short as possible.
-- Design a good ground plane around the oscillator pins.
-- Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
-- Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
-- Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
-- If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
-- Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other
documentation. This signal is no longer required for the serial programming adapter.
5. Applies only if using an external logic-level clock source. Not applicable when using a crystal or resonator.
internal very low power, low frequency oscillator (VLO)
PARAMETER
TEST CONDITIONS
VCC
MIN
TYP
12
MAX UNIT
f
VLO frequency
2.2 V/3 V
4
20
kHz
%/°C
%/V
VLO
df
df
/dT
/dV
VLO frequency temperature drift
VLO frequency supply voltage drift
See Note 6
See Note 7
2.2 V/3 V
0.5
4
VLO
1.8 V to 3.6 V
VLO
CC
NOTES: 6. Calculated using the box method:
I version: (MAX(--40 to 85_C) -- MIN(--40 to 85_C))/MIN(--40 to 85_C)/(85_C -- (--40_C))
T version: (MAX(--40 to 105_C) -- MIN(--40 to 105_C))/MIN(--40 to 105_C)/(105_C -- (--40_C))
7. Calculated using the box method: (MAX(1.8 to 3.6 V) -- MIN(1.8 to 3.6 V))/MIN(1.8 to 3.6 V)/(3.6 V -- 1.8 V)
50
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
crystal oscillator, LFXT1, high frequency modes (see Note 5)
PARAMETER
TEST CONDITIONS
VCC
MIN
TYP
MAX UNIT
LFXT1 oscillator crystal frequency,
HF mode 0
f
f
XTS = 1, LFXT1Sx = 0, XCAPx = 0 1.8 V to 3.6 V
0.4
1
4
MHz
MHz
LFXT1,HF0
LFXT1,HF1
LFXT1 oscillator crystal frequency,
HF mode 1
XTS = 1, LFXT1Sx = 1, XCAPx = 0 1.8 V to 3.6 V
1.8 V to 3.6 V
1
2
2
10
12
16
10
12
16
LFXT1 oscillator crystal frequency,
HF mode 2
2.2 V to 3.6 V
3 V to 3.6 V
1.8 V to 3.6 V
2.2 V to 3.6 V
3 V to 3.6 V
f
f
XTS = 1, LFXT1Sx = 2, XCAPx = 0
MHz
MHz
LFXT1,HF2
2
0.4
0.4
0.4
LFXT1 oscillator logic level square
wave input frequency, HF mode
XTS = 1, LFXT1Sx = 3, XCAPx = 0
XTS = 1, XCAPx = 0, LFXT1Sx = 0,
LFXT1,HF,logic
f
C
= 1 MHz,
= 15 pF
2700
800
300
1
LFXT1,HF
L,eff
XTS = 1, XCAPx = 0, LFXT1Sx = 1
= 4 MHz,
Oscillation Allowance for HF
crystals
f
C
OA
Ω
LFXT1,HF
HF
= 15 pF
(refer to Figure 23 and Figure 24)
L,eff
XTS = 1, XCAPx = 0, LFXT1Sx = 2
= 16 MHz,
f
C
LFXT1,HF
= 15 pF
L,eff
Integrated effective load
capacitance, HF mode
(see Note NO TAG)
C
XTS = 1, XCAPx = 0 (see Note 2)
XTS = 1, XCAPx = 0, Measured at
pF
%
L,eff
40
40
30
50
50
60
60
P1.4/SMCLK, f
= 10 MHz
LFXT1,HF
Duty cycle
HF mode
2.2 V/3 V
2.2 V/3 V
XTS = 1, XCAPx = 0, Measured at
P1.4/SMCLK, f = 16 MHz
LFXT1,HF
Oscillator fault frequency, HF
mode (see Note 4)
XTS = 1, LFXT1Sx = 3, XCAPx = 0
(see Notes 3)
f
300 kHz
Fault,HF
NOTES: 1. Includes parasitic bond and package capacitance (approximately 2 pF per pin).
Since the PCB adds additional capacitance it is recommended to verify the correct load by measuring the ACLK frequency. For a
correct setup the effective load capacitance should always match the specification of the used crystal.
2. Requires external capacitors at both terminals. Values are specified by crystal manufacturers.
3. Measured with logic level input frequency but also applies to operation with crystals.
4. Frequencies below the MIN specification will set the fault flag, frequencies above the MAX specification will not set the fault flag.
Frequencies in between might set the flag.
5. To improve EMI on the LFXT1 oscillator the following guidelines should be observed.
-- Keep the trace between the device and the crystal as short as possible.
-- Design a good ground plane around the oscillator pins.
-- Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
-- Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
-- Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
-- If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
-- Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other
documentation. This signal is no longer required for the serial programming adapter.
51
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
typical characteristics -- LFXT1 oscillator in HF mode (XTS = 1)
100000.00
10000.00
1000.00
LFXT1Sx = 3
100.00
LFXT1Sx = 2
10.00
LFXT1Sx = 1
1.00
10.00
0.10
100.00
Crystal Frequency -- MHz
Figure 23. Oscillation Allowance vs Crystal Frequency, CL,eff = 15 pF, TA = 25°C
1600.0
1500.0
1400.0
LFXT1Sx = 3
1300.0
1200.0
1100.0
1000.0
900.0
800.0
700.0
600.0
500.0
400.0
300.0
LFXT1Sx = 2
200.0
100.0
LFXT1Sx = 1
0.0
0.0
4.0
8.0
12.0
16.0
20.0
Crystal Frequency -- MHz
Figure 24. XT Oscillator Supply Current vs Crystal Frequency, CL,eff = 15 pF, TA = 25°C
52
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
crystal oscillator, XT2 (see Note 5)
PARAMETER
TEST CONDITIONS
XT2Sx = 0
V
MIN
TYP
MAX UNIT
CC
XT2 oscillator crystal frequency,
mode 0
f
f
1.8 V to 3.6 V
1.8 V to 3.6 V
0.4
1
4
MHz
MHz
XT2
XT2
XT2 oscillator crystal frequency,
mode 1
XT2Sx = 1
XT2Sx = 2
1
1.8 V to 3.6 V
2.2 V to 3.6 V
3 V to 3.6 V
2
2
10
12
16
10
12
16
XT2 oscillator crystal frequency,
mode 2
f
f
MHz
MHz
XT2
XT2
2
1.8 V to 3.6 V
2.2 V to 3.6 V
3 V to 3.6 V
0.4
0.4
0.4
XT2 oscillator logic level square
wave input frequency
XT2Sx = 3
XT2Sx = 0, f
= 1 MHz,
= 4 MHz,
XT2
XT2
2700
800
C
L,eff
= 15 pF
XT2Sx = 1, f
Oscillation allowance
(see Figure 23 and Figure 24)
OA
Ω
C
L,eff
= 15 pF
XT2Sx = 2, f
= 16 MHz,
XT1,HF
300
C
= 15 pF
L,eff
Integrated effective load
capacitance, HF mode
(see Note 1)
C
See Note 2
1
pF
%
L,eff
Measured at P1.4/SMCLK,
= 10 MHz
40
40
30
50
50
60
60
f
XT2
Duty cycle
2.2 V/3 V
2.2 V/3 V
Measured at P1.4/SMCLK,
= 16 MHz
f
XT2
Oscillator fault frequency, HF mode
(see Note 4)
f
XT2Sx = 3 (see Note 3)
300 kHz
Fault
NOTES: 1. Includes parasitic bond and package capacitance (approximately 2 pF per pin).
Since the PCB adds additional capacitance it is recommended to verify the correct load by measuring the ACLK frequency. For a
correct setup the effective load capacitance should always match the specification of the used crystal.
2. Requires external capacitors at both terminals. Values are specified by crystal manufacturers.
3. Measured with logic level input frequency but also applies to operation with crystals.
4. Frequencies below the MIN specification will set the fault flag, frequencies above the MAX specification will not set the fault flag.
Frequencies in between might set the flag.
5. To improve EMI on the LFXT1 oscillator the following guidelines should be observed.
-- Keep the trace between the device and the crystal as short as possible.
-- Design a good ground plane around the oscillator pins.
-- Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
-- Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
-- Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
-- If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
-- Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other
documentation. This signal is no longer required for the serial programming adapter.
53
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
typical characteristics -- XT2 oscillator
100000.00
10000.00
1000.00
XT2Sx = 3
100.00
XT2Sx = 2
XT2Sx = 1
1.00
10.00
0.10
10.00
100.00
Crystal Frequency -- MHz
Figure 25. Oscillation Allowance vs Crystal Frequency, CL,eff = 15 pF, TA = 25°C
1600.0
1500.0
1400.0
XT2Sx = 3
1300.0
1200.0
1100.0
1000.0
900.0
800.0
700.0
600.0
500.0
400.0
300.0
XT2Sx = 2
200.0
100.0
XT2Sx = 1
0.0
0.0
4.0
8.0
12.0
16.0
20.0
Crystal Frequency -- MHz
Figure 26. XT2 Oscillator Supply Current vs Crystal Frequency, CL,eff = 15 pF, TA = 25°C
54
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
Timer_A
PARAMETER
TEST CONDITIONS
Internal: SMCLK, ACLK,
External: TACLK, INCLK,
VCC
MIN
MAX UNIT
2.2 V
7.5
MHz
16
f
t
Timer_A clock frequency
Timer_A, capture timing
TA
3.3 V
Duty cycle = 50% ± 10%
TA0, TA1, TA2
2.2 V/3 V
20
ns
TA,cap
Timer_B
PARAMETER
TEST CONDITIONS
VCC
MIN
MAX UNIT
Internal: SMCLK, ACLK,
External: TBCLK,
Duty cycle = 50% ± 10%
2.2 V
7.5
MHz
16
f
Timer_B clock frequency
Timer_B, capture timing
TB
3.3 V
t
TBx
2.2 V/3 V
20
ns
TB,cap
55
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
USCI (UART mode)
PARAMETER
TEST CONDITIONS
VCC
MIN
TYP
MAX UNIT
Internal: SMCLK, ACLK
External: UCLK
f
USCI input clock frequency
f
MHz
USCI
SYSTEM
Duty cycle = 50% ± 10%
BITCLK clock frequency
(equals Baudrate in MBaud)
f
t
2.2V /3 V
1
MHz
ns
BITCLK
2.2 V
3 V
50
50
150
100
600
600
UART receive deglitch time
(see Note 1)
τ
NOTE 1. Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are
correctly recognized their width should exceed the maximum specification of the deglitch time.
USCI (SPI master mode) (see Figure 27 and Figure 28)
PARAMETER
TEST CONDITIONS
VCC
MIN
MAX UNIT
SMCLK, ACLK
Duty cycle = 50% ± 10%
f
t
t
t
USCI input clock frequency
f
MHz
ns
USCI
SYSTEM
2.2 V
3 V
110
75
SOMI input data setup time
SOMI input data hold time
SU,MI
2.2 V
3 V
ns
HD,MI
2.2 V
3 V
30
20
UCLK edge to SIMO valid;
SIMO output data valid time
1
ns
VALID,MO
C
L
= 20 pF
NOTE: fUCxCLK
=
with tLO∕HI ≥ max(tVALID,MO(USCI) + tSU,SI(Slave), tSU,MI(USCI) + tVALID,SO(Slave)).
2tLO∕HI
For the slave’s parameters t
and t
, see the SPI parameters of the attached slave.
VALID,SO(Slave)
SU,SI(Slave)
USCI (SPI slave mode) (see Figure 29 and Figure 30)
PARAMETER
TEST CONDITIONS
VCC
MIN
TYP
MAX UNIT
STE lead time
STE low to clock
t
t
t
t
2.2 V/3 V
50
ns
STE,LEAD
STE,LAG
STE,ACC
STE,DIS
STE lag time
Last clock to STE high
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
10
ns
ns
ns
STE access time
STE low to SOMI data out
50
50
STE disable time
STE high to SOMI high impedance
2.2 V
3 V
20
15
10
10
t
t
t
SIMO input data setup time
SIMO input data hold time
ns
SU,SI
2.2 V
3 V
ns
HD,SI
2.2 V
3 V
75
50
110
UCLK edge to SOMI valid;
= 20 pF
SOMI output data valid time
1
ns
75
VALID,SO
C
L
NOTE: fUCxCLK
=
with tLO∕HI ≥ max(tVALID,MO(Master) + tSU,SI(USCI), tSU,MI(Master) + tVALID,SO(USCI)).
2tLO∕HI
For the master’s parameters t
and t
refer to the SPI parameters of the attached master.
VALID,MO(Master)
SU,MI(Master)
56
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
1/f
UCxCLK
CKPL=0
CKPL=1
UCLK
t
t
t
LO/HI
LO/HI
SU,MI
t
HD,MI
SOMI
SIMO
t
VALID,MO
Figure 27. SPI Master Mode, CKPH = 0
1/f
UCxCLK
CKPL=0
CKPL=1
UCLK
t
t
LO/HI
LO/HI
t
HD,MI
t
SU,MI
SOMI
SIMO
t
VALID,MO
Figure 28. SPI Master Mode, CKPH = 1
57
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
t
t
STE,LAG
STE,LEAD
STE
1/f
UCxCLK
CKPL=0
CKPL=1
UCLK
t
t
t
LO/HI
LO/HI
SU,SI
t
HD,SI
SIMO
SOMI
t
t
t
STE,DIS
STE,ACC
VALID,SO
Figure 29. SPI Slave Mode, CKPH = 0
t
t
STE,LAG
STE,LEAD
STE
1/f
UCxCLK
CKPL=0
CKPL=1
UCLK
t
t
LO/HI
LO/HI
t
HD,SI
t
SU,SI
SIMO
SOMI
t
t
t
STE,DIS
STE,ACC
VALID,SO
Figure 30. SPI Slave Mode, CKPH = 1
58
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
USCI (I2C mode) (see Figure 31)
PARAMETER
TEST CONDITIONS
VCC
MIN
TYP
MAX UNIT
Internal: SMCLK, ACLK
External: UCLK
f
USCI input clock frequency
f
MHz
USCI
SYSTEM
Duty cycle = 50% ± 10%
f
t
SCL clock frequency
2.2 V/3 V
2.2 V/3 V
0
4.0
0.6
4.7
0.6
0
400
kHz
SCL
f
f
f
f
≤ 100kHz
> 100kHz
≤ 100kHz
> 100kHz
SCL
SCL
SCL
SCL
Hold time (repeated) START
μs
HD,STA
t
Setup time for a repeated START
2.2 V/3 V
μs
SU,STA
t
t
t
Data hold time
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
2.2 V
ns
ns
μs
HD,DAT
SU,DAT
SU,STO
Data setup time
Setup time for STOP
250
4.0
50
150
100
600
600
Pulse width of spikes suppressed by
input filter
t
ns
SP
3 V
50
t
t
t
SU,STA HD,STA
HD,STA
SDA
SCL
1/f
t
SP
SCL
t
t
SU,STO
SU,DAT
t
HD,DAT
Figure 31. I2C Mode Timing
59
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
Comparator_A+ (see Note 1)
PARAMETER
TEST CONDITIONS
VCC
2.2 V
3 V
MIN
TYP
25
MAX UNIT
40
μA
60
I
CAON = 1, CARSEL = 0, CAREF = 0
(DD)
45
CAON = 1, CARSEL = 0,
CAREF = 1/2/3, no load at
P2.3/CA0/TA1 and P2.4/CA1/TA2
2.2 V
3 V
30
45
50
μA
71
I
(Refladder/Refdiode)
Common-mode input
voltage
V
CAON = 1
2.2 V/3 V
0
V
-- 1
CC
V
(IC)
PCA0 = 1, CARSEL = 1, CAREF = 1,
no load at P2.3/CA0/TA1 and
P2.4/CA1/TA2
Voltage @ 0.25 V
node
node
V
2.2 V/3 V
0.23
0.24
0.48
0.25
0.5
(Ref025)
CC
V
CC
PCA0 = 1, CARSEL = 1, CAREF = 2,
no load at P2.3/CA0/TA1 and
P2.4/CA1/TA2
Voltage @ 0.5V
CC
V
V
2.2 V/3 V
0.47
(Ref050)
(RefVT)
V
CC
PCA0 = 1, CARSEL = 1, CAREF = 3,
no load at P2.3/CA0/TA1 and
2.2 V
3 V
390
400
480
490
540
550
(see Figure 35 and Figure 36)
mV
P2.4/CA1/TA2 T = 85°C
A
V
V
Offset voltage
See Note 2
CAON = 1
2.2 V/3 V
2.2 V/3 V
2.2 V
-- 3 0
0
30
1.4
300
240
2.8
2.2
mV
mV
(offset)
hys
Input hysteresis
0.7
165
120
1.9
80
70
1.4
0.9
T
A
= 25°C, Overdrive 10 mV,
ns
Without filter: CAF=0
3 V
Low to high and high to low
(see Note 3)
t
(response)
2.2 V
T
A
= 25°C, Overdrive 10 mV,
μs
With filter: CAF = 1
3 V
1.5
NOTES: 1. The leakage current for the Comparator_A terminals is identical to I
specification.
lkg(Px.x)
2. The input offset voltage can be cancelled by using the CAEX bit to invert the Comparator_A inputs on successive measurements.
The two successive measurements are then summed together.
3. The response time is measured at P2.2/CAOUT/TA0/CA4 with an input voltage step, with Comparator_A+ already enabled
(CAON = 1). If CAON is set at the same time, a settling time of up to 300 ns is added to the response time.
60
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
0 V
V
CC
0
1
CAF
CAON
To Internal
Modules
Low Pass Filter
0
1
0
1
+
_
V+
V--
CAOUT
Set CAIFG
Flag
τ ≈ 2.0 μs
Figure 32. Block Diagram of Comparator_A Module
V
CAOUT
Overdrive
V--
400 mV
V+
t
(response)
Figure 33. Overdrive Definition
CASHORT
CA1
CA0
1
+
--
I
= 10μA
OUT
V
IN
Comparator_A+
CASHORT = 1
Figure 34. Comparator_A+ Short Resistance Test Condition
61
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
650
600
550
500
450
400
650
600
550
500
450
400
V
= 2.2 V
V
= 3 V
CC
CC
Typical
Typical
-- 4 5
-- 2 5
-- 5
1 5
3 5
5 5
7 5
9 5
-- 4 5
-- 2 5
-- 5
1 5
3 5
5 5
7 5
9 5
T
A
-- Free-Air Temperature -- °C
T
A
-- Free-Air Temperature -- °C
Figure 36. V(RefVT) vs Temperature, VCC = 2.2 V
Figure 35. V(RefVT) vs Temperature, VCC = 3 V
100.00
V
= 1.8 V
CC
V
= 2.2V
= 3 V
CC
V
CC
10.00
V
= 3.6 V
0.6
CC
1.00
0.0
0.2
/V
0.4
0.8
1.0
V
-- Normalized Input Voltage -- V/V
IN CC
Figure 37. Short Resistance vs VIN/VCC
62
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
12-bit ADC, power supply and input range conditions
PARAMETER
TEST CONDITIONS
VCC
MIN TYP
MAX
UNIT
AV and DV are connected together
CC
CC
AV
Analog supply voltage
AV and DV are connected together
2.2
3.6
V
CC
SS
SS
V
= V
= 0 V
(AVSS)
(DVSS)
All P6.0/A0 to P6.7/A7 terminals. Analog
inputs selected in ADC12MCTLx register,
P6Sel.x = 1, 0 ≤ x ≤ 7,
Analog input voltage
range (see Note 2)
V
0
V
AVCC
V
(P6.x/Ax)
V
≤ V
≤ V
(AVSS)
P6.x/Ax (AVCC)
Operating supply current
f
= 5 MHz, ADC12ON = 1,
2.2 V
3 V
0.65
0.8
0.8
1.0
ADC12CLK
into AV terminal
REFON = 0, SHT0 = 0, SHT1 = 0,
ADC12DIV = 0
I
mA
CC
ADC12
(see Note 3)
f
= 5 MHz, ADC12ON = 0,
ADC12CLK
3 V
0.5
0.7
mA
mA
Operating supply current
REFON = 1, REF2_5V = 1
I
into AV terminal
REF+
†
CC
2.2 V
3 V
0.5
0.5
0.7
0.7
f
= 5 MHz, ADC12ON = 0,
ADC12CLK
(see Note 4)
REFON = 1, REF2_5V = 0
Only one terminal can be selected at one
time, P6.x/Ax
C
Input capacitance
2.2 V
40
pF
I
†
R
I
Input MUX ON resistance 0V ≤ V ≤ V
3 V
2000
Ω
Ax
AVCC
†
Not production tested, limits verified by design
NOTES: 1. The leakage current is defined in the leakage current table with P6.x/Ax parameter.
2. The analog input voltage range must be within the selected reference voltage range V to V for valid conversion results.
R+
R--
3. The internal reference supply current is not included in current consumption parameter I
.
ADC12
4. The internal reference current is supplied via terminal AV . Consumption is independent of the ADC12ON control bit, unless a
CC
conversion is active. The REFON bit enables to settle the built-in reference before starting an A/D conversion.
12-bit ADC, external reference (see Note 1)
PARAMETER
TEST CONDITIONS
VCC
MIN
MAX
UNIT
Positive external
reference voltage input
V
V
> V
> V
> V
/V
(see Note 2)
(see Note 3)
(see Note 4)
1.4
V
V
eREF+
eREF+
REF-- eREF--
AVCC
Negative external
reference voltage input
V
V
V
eREF+
/V
REF-- eREF--
0
1.2
V
V
REF-- / eREF--
(V
V
--
Differential external
reference voltage input
eREF+
V
eREF+
/V
1.4
V
AVCC
REF-- eREF--
V
)
REF--/ eREF--
I
I
Static input current
Static input current
0V ≤ V
0V ≤ V
≤ V
2.2 V/3 V
2.2 V/3 V
±1
±1
μA
μA
VeREF+
eREF+
AVCC
≤ V
VREF--/VeREF--
eREF--
AVCC
NOTES: 1. The external reference is used during conversion to charge and discharge the capacitance array. The input capacitance, C , is also
i
the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the
recommendations on analog-source impedance to allow the charge to settle for 12-bit accuracy.
2. The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced
accuracy requirements.
3. The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced
accuracy requirements.
4. The accuracy limits minimum external differential reference voltage. Lower differential reference voltage levels may be applied with
reduced accuracy requirements.
63
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
12-bit ADC, built-in reference
PARAMETER
TEST CONDITIONS
REF2_5V = 1 (2.5 V),
T
VCC
3 V
MIN
2.4
TYP
2.5
2.5
1.5
1.5
MAX
2.6
UNIT
A
-- 4 0 °C to 85°C
105°C
Positive built-in
reference voltage
output
I
max ≤ I ≤ I
min
min
VREF+
VREF+ VREF+
3 V
2.37
1.44
1.42
2.64
1.56
1.57
V
V
REF+
-- 4 0 °C to 85°C 2.2 V/3 V
REF2_5V = 0 (1.5 V),
max ≤ I ≤ I
I
VREF+
VREF+ VREF+
105°C
2.2V / 3 V
REF2_5V = 0,
max ≤ I
2.2
2.8
2.9
I
≤ I
min
VREF+
VREF+ VREF+
AV minimum
CC
REF2_5V = 1,
voltage, Positive
built-in reference
active
AV
V
CC(min)
--0.5mA ≤ I
≤ I
min
VREF+ VREF+
REF2_5V = 1,
-- 1 m A ≤ I
≤ I
min
VREF+ VREF+
2.2 V
3 V
0.01
0.01
-- 0 . 5
-- 1
Load current out of
I
I
mA
VREF+
V
terminal
REF+
I
= 500 μA ± 100 μA
2.2 V
3 V
±2
±2
VREF+
Analog input voltage ~0.75 V;
REF2_5V = 0
Load-current
regulation V
†
LSB
REF+
L(VREF)+
I
= 500 μA ± 100 μA,
VREF+
terminal
Analog input voltage ~1.25 V,
REF2_5V = 1
3 V
±2
Load current
regulation V
I
C
=100 μA → 900 μA,
=5 μF, ax ~0.5 × V
REF+
VREF+
‡
I
3 V
20
ns
REF+
VREF+
DL(VREF) +
terminal
Error of conversion result ≤ 1 LSB
Capacitance at pin
REFON =1,
C
2.2 V/3 V
2.2 V/3 V
5
10
μF
VREF+
V
(see Note 1)
0 mA ≤ I
≤ I
max
VREF+
REF+
VREF+
Temperature
coefficient of built-in
reference
I
is a constant in the range
VREF+
†
T
REF+
±100 ppm/°C
of 0 mA ≤ I
≤ 1 mA
VREF+
Settle time of internal
reference voltage
(see Figure 38 and
Note 2)
I
V
= 0.5 mA, C
= 10 μF,
VREF+
VREF+
†
17
ms
t
REFON
= 1.5 V, V
= 2.2 V
REF+
AVCC
†
‡
Not production tested, limits characterized
Not production tested, limits verified by design
NOTES: 1. The internal buffer operational amplifier and the accuracy specifications require an external capacitor. All INL and DNL tests uses
two capacitors between pins V
and AV and V
/V
and AV : 10-μF tantalum and 100-nF ceramic.
REF+
SS
REF-- eREF--
SS
2. The condition is that the error in a conversion started after t
capacitive load.
is less than ±0.5 LSB. The settling time depends on the external
REFON
64
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
C
VREF+
100 μF
t
≈ .66 x C
[ms] with C
in μF
REFON
VREF+
VREF+
10 μF
1 μF
0
10 ms
1 ms
100 ms
t
REFON
Figure 38. Typical Settling Time of Internal Reference tREFON vs External Capacitor on VREF
+
65
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
DV
From
Power
Supply
CC
SS
+
--
DV
10 μF 100 nF
AV
CC
SS
+
--
MSP430F261x
MSP430F241x
AV
10 μF 100 nF
Apply External Reference [V
or Use Internal Reference [V
]
eREF+
V
or V
eREF+
REF+
]
REF+
+
--
10 μF 100 nF
Apply
V
-- / V
eREF--
REF
External
Reference
+
--
10 μF 100 nF
Figure 39. Supply Voltage and Reference Voltage Design VREF--/VeREF-- External Supply
DV
DV
From
Power
Supply
CC
+
--
SS
10 μF 100 nF
AV
CC
SS
+
--
MSP430F261x
MSP430F241x
AV
V
10 μF 100 nF
Apply External Reference [V
or Use Internal Reference [V
]
eREF+
or V
]
REF+
eREF+
REF+
+
--
10 μF 100 nF
Reference Is Internally
Switched to AV
V
/V
REF-- eREF--
SS
Figure 40. Supply Voltage and Reference Voltage Design VREF--/VeREF-- = AVSS, Internally Connected
66
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
12-bit ADC, timing parameters
PARAMETER
TEST CONDITIONS
VCC
MIN
TYP
MAX UNIT
For specified performance of ADC12
linearity parameters
f
f
2.2V/3 V
0.45
5
6.3
6.3
MHz
MHz
ADC12CLK
Internal ADC12
oscillator
ADC12DIV=0, f
=f
ADC12CLK ADC12OSC
2.2 V/ 3 V
2.2 V/ 3 V
3.7
5
ADC12OSC
CONVERT
C
VREF+
≥ 5 μF, Internal oscillator,
2.06
3.51
f
= 3.7 MHz to 6.3 MHz
ADC12OSC
t
Conversion time
μs
External f
from ACLK, MCLK, or
13 × ADC12DIV × 1
ADC12CLK
SMCLK: ADC12SSEL ≠ 0
/f
ADC12CLK
Turn-on settling
time of the ADC
†
t
t
See Note 1
100
ns
ns
ADC12ON
3 V
1220
1400
R
S
= 400 Ω, R = 1000 Ω, C = 30 pF
I I
†
Sampling time
Sample
τ = [R + R ] × C (see Note 2)
2.2 V
S
I
I;
†
Limits verified by design
NOTES: 1. The condition is that the error in a conversion started after t
settled.
is less than ±0.5 LSB. The reference and input signal are already
ADC12ON
2. Approximately ten Tau (τ) are needed to get an error of less than ±0.5 LSB:
n+1
t
= ln(2 ) x (R + R ) x C + 800 ns where n = ADC resolution = 12, R = external source resistance.
Sample
S
I
I
S
12-bit ADC, linearity parameters
PARAMETER
TEST CONDITIONS
/V ) min ≤ 1.6 V
REF-- eREF--
VCC
MIN TYP
MAX
±2
UNIT
1.4 V ≤ (V
-- V
-- V
eREF+
E
E
Integral linearity error
2.2 V/3 V
LSB
I
1.6 V < (V
/V
) min ≤ [V
]
±1.7
eREF+
REF-- eREF--
AVCC
Differential linearity
error
(V
C
-- V
/V
)
≤ (V
-- V /V
REF-- eREF--
),
),
eREF+
VREF+
REF-- eREF-- min
eREF+
2.2 V/3 V
2.2 V/3 V
±1
LSB
LSB
D
= 10 μF (tantalum) and 100 nF (ceramic)
-- V /V ≤ (V -- V /V
REF-- eREF--
(V
eREF+
)
REF-- eREF-- min
eREF+
E
Internal impedance of source R < 100 Ω,
±2
±4
Offset error
Gain error
O
S
C
VREF+
= 10 μF (tantalum) and 100 nF (ceramic)
(V
-- V
/V
)
≤ (V
-- V /V
REF-- eREF--
),
),
eREF+
VREF+
REF-- eREF-- min
eREF+
E
E
2.2 V/3 V
2.2 V/3 V
±1.1
±2
±2
±5
LSB
LSB
G
T
C
= 10 μF (tantalum) and 100 nF (ceramic)
-- V /V ≤ (V -- V /V
REF-- eREF--
= 10 μF (tantalum) and 100 nF (ceramic)
(V
C
)
Total unadjusted
error
eREF+
REF-- eREF-- min
eREF+
VREF+
67
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended operating free-air temperature (unless otherwise
noted) (continued)
12-bit ADC, temperature sensor and built-in VMID
PARAMETER
TEST CONDITIONS
VCC
2.2 V
3 V
MIN
TYP
40
MAX
120
UNIT
Operating supply current into
REFON = 0, INCH = 0Ah,
I
μA
SENSOR
AV terminal (see Note 1)
ADC12ON = 1, T = 25_C
CC
A
60
160
2.2 V
3 V
986
986
3.55
3.55
ADC12ON = 1, INCH = 0Ah,
†
V
See Note 2
mV
mV/°C
μs
SENSOR
T
A
= 0°C
2.2 V
3 V
3.55±3%
3.55±3%
†
TC
ADC12ON = 1, INCH = 0Ah
SENSOR
2.2 V
3 V
30
30
Sample time required if channel
10 is selected (see Note 3)
ADC12ON = 1, INCH = 0Ah,
Error of conversion result ≤ 1 LSB
†
t
SENSOR(sample)
VMID
2.2 V
3 V
NA
NA
Current into divider at channel 11
(see Note 4)
I
ADC12ON = 1, INCH = 0Bh,
ADC12ON = 1, INCH = 0Bh,
μA
2.2 V
3 V
1.1
1.1±0.04
V
AV divider at channel 11
V
MID
CC
V
is ~0.5 × V
MID
AVCC
1.5 1.50±0.04
2.2 V
3 V
1400
1220
Sample time required if channel
11 is selected (see Note 5)
ADC12ON = 1, INCH = 0Bh,
Error of conversion result ≤ 1 LSB
t
ns
VMID(sample)
†
Limits characterized
NOTES: 1. The sensor current I
is consumed if (ADC12ON = 1 and REFON=1) or (ADC12ON=1 and INCH = 0Ah and sample signal
SENSOR
is high). When REFON = 1, I
is already included in I
.
SENSOR
REF+
2. The temperature sensor offset can be as much as ±20_C. A single-point calibration is recommended in order to minimize the offset
error of the built-in temperature sensor.
3. The typical equivalent impedance of the sensor is 51 kΩ. The sample time required includes the sensor-on time t
.
SENSOR(on)
4. No additional current is needed. The V
is used during sampling.
MID
5. The on-time t
is included in the sampling time t
; no additional on time is needed.
VMID(on)
VMID(sample)
68
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended operating free-air temperature (unless otherwise
noted) (continued)
flash memory
TEST
CONDITIONS
PARAMETER
VCC
MIN
TYP
MAX
UNIT
V
CC(PGM/
ERASE)
Program and erase supply voltage
Flash timing generator frequency
2.2
3.6
V
f
I
I
t
t
257
476
5
kHz
mA
FTG
Supply current from DV during program
2.7 V/ 3.6 V
2.7 V/ 3.6 V
2.7 V/ 3.6 V
2.7 V/ 3.6 V
3
3
PGM
CC
Supply current from DV during erase
CC
7
mA
ERASE
CPT
Cumulative program time
Cumulative mass erase time
Program/erase endurance
Data retention duration
See Note 1
See Note 2
4
ms
200
ms
CMErase
4
5
10
10
cycles
years
t
T = 25°C
J
100
Retention
t
t
t
t
t
t
Word or byte program time
35
30
Word
Block program time for first byte or word
Block program time for each additional byte or word
Block program end-sequence wait time
Mass erase time (see Note 4)
Block, 0
21
Block, 1-63
Block, End
Mass Erase
Seg Erase
See Note 3
t
FTG
6
10593
4819
Segment erase time
NOTES: 1. The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming
methods: individual word/byte write and block write modes.
2. The mass erase duration generated by the flash timing generator is at least 11.1ms ( = 5297×1/f
,max = 5297×1/476kHz). To
FTG
achieve the required cumulative mass erase time the Flash Controller’s mass erase operation can be repeated until this time is met.
(A worst case minimum of 19 cycles are required).
3. These values are hardwired into the Flash Controller’s state machine (t
= 1/f
).
FTG
FTG
4. To erase the complete code area the mass erase has to be performed once with a dummy address in the range of the lower 64kB
Flash addresses and once with the dummy address in the upper 64kB Flash addresses.
RAM
PARAMETER
TEST CONDITIONS
CPU halted
MIN
MAX
UNIT
VRAMh
See Note 1
1.6
V
NOTE 1. This parameter defines the minimum supply voltage when the data in program memory RAM remain unchanged. No program execution
should take place during this supply voltage condition.
JTAG interface
TEST
CONDITIONS
PARAMETER
VCC
MIN
TYP
MAX
UNIT
2.2 V
3 V
0
0
5
10
90
f
TCK input frequency
See Note 1
MHz
TCK
R
Internal pullup resistance on TMS, TCK, TDI/TCLK See Note 2
may be restricted to meet the timing requirements of the module selected.
2.2 V/ 3 V
25
60
kΩ
Internal
NOTES: 1.
f
TCK
2. TMS, TDI/TCLK, and TCK pullup resistors are implemented in all versions.
69
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
electrical characteristics over recommended operating free-air temperature (unless otherwise
noted) (continued)
JTAG fuse (see Note 1)
PARAMETER
TEST CONDITIONS
MIN
2.5
6
MAX
UNIT
V
V
V
Supply voltage during fuse-blow condition
Voltage level on TDI/TCLK for fuse blow: F versions
Supply current into TDI/TCLK during fuse blow
Time to blow fuse
T
A
= 25°C
CC(FB)
FB
7
100
1
V
I
t
mA
ms
FB
FB
NOTE 1. Once the fuse is blown, no further access to the MSP430 JTAG/Test and emulation features is possible. The JTAG block is switched to
bypass mode.
70
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
APPLICATION INFORMATION
Port P1 pin schematic: P1.0 to P1.7, input/output with Schmitt trigger
Pad Logic
P1REN.x
0
1
DVSS
DVCC
1
P1DIR.x
0
1
Direction
0: Input
1: Output
P1OUT.x
0
1
Module X OUT
P1.0/TACLK
P1.1/TA0
P1.2/TA1
P1.3/TA2
P1.4/SMCLK
P1.5/TA0
P1.6/TA1
P1.7/TA2
P1SEL.x
P1IN.x
EN
Module X IN
P1IRQ.x
D
P1IE.x
EN
Q
Set
P1IFG.x
P1SEL.x
P1IES.x
Interrupt
Edge Select
71
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Port P1.0 to P1.7 pin functions
CONTROL BITS / SIGNALS
PIN NAME (P1.X)
X
FUNCTION
P1DIR.x
P1SEL.x
P1.0/TACLK
0
P1.0 (I/O)
I: 0; O: 1
0
1
1
0
1
1
0
1
1
0
1
1
0
1
0
1
1
0
1
1
0
1
1
Timer_A3.TACLK
CAOUT
0
1
P1.1/TA0
P1.2/TA1
P1.3/TA2
1
2
3
P1.1 (I/O)
I: 0; O: 1
Timer_A3.CCI0A
Timer_A3.TA0
P1.2 (I/O)
0
1
I: 0; O: 1
Timer_A3.CCI0A
Timer_A3.TA0
P1.3 (I/O)
0
1
I: 0; O: 1
Timer_A3.CCI0A
Timer_A3.TA0
P1.4 (I/O)
0
1
P1.4/SMCLK
P1.5/TA0
4
5
I: 0; O: 1
SMCLK
1
P1.5 (I/O)
I: 0; O: 1
Timer_A3.CCI0A
Timer_A3.TA0
P1.6 (I/O)
0
1
P1.6/TA1
P1.7/TA2
6
7
I: 0; O: 1
Timer_A3.CCI0A
Timer_A3.TA1
P1.7 (I/O)
0
1
I: 0; O: 1
Timer_A3.CCI0A
Timer_A3.TA2
0
1
72
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Port P2 pin schematic: P2.0 to P2.4, P2.6, and P2.7, input/output with Schmitt trigger
Pad Logic
To
Comparator_A
From
Comparator_A
CAPD.x
P2REN.x
0
1
DVSS
DVCC
1
P2DIR.x
0
1
Direction
0: Input
1: Output
P2OUT.x
0
1
Module X OUT
P2.0/ACLK/CA2
P2.1/TAINCLK/CA3
P2.2/CAOUT/TA0/CA4
P2.3/CA0/TA1
Bus
Keeper
EN
P2SEL.x
P2IN.x
P2.4/CA1/TA2
P2.6/ADC12CLK/CA6
P2.7/TA0/CA7
EN
Module X IN
P2IRQ.x
D
P2IE.x
EN
Set
Q
P2IFG.x
P2SEL.x
P2IES.x
Interrupt
Edge Select
73
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Port P2.0 to P2.4, P2.6, and P2.7 pin functions
CONTROL BITS / SIGNALS
PIN NAME (P2.X)
X
FUNCTION
CAPD.x
P2DIR.x
P2SEL.x
P2.0/ACLK/CA2
0
P2.0 (I/O)
ACLK
0
0
1
0
0
0
1
0
0
0
1
0
0
1
0
0
1
0
0
1
0
0
1
I: 0; O: 1
0
1
X
0
1
1
X
0
1
1
X
0
1
X
0
X
1
0
1
X
0
1
X
1
CA2
X
P2.1/TAINCLK/CA3
1
2
P2.1 (I/O)
Timer_A3.INCLK
I: 0; O: 1
0
DV
1
SS
CA3
X
P2.2/CAOUT/TA0/
CA4
P2.2 (I/O)
CAOUT
TA0
I: 0; O: 1
1
0
CA4
X
P2.3/CA0/TA1
P2.4/CA1/TA2
3
4
6
7
P2.3 (I/O)
Timer_A3.TA1
CA0
I: 0; O: 1
1
X
P2.4 (I/O)
Timer_A3.TA2
CA1
I: 0; O: 1
1
X
P2.6/ADC12CLK†/
CA6
P2.6 (I/O)
ADC12CLK†
CA6
I: 0; O: 1
1
X
P2.7/TA0/CA7
P2.7 (I/O)
Timer_A3.TA0
CA7
I: 0; O: 1
1
X
†
MSP430F24x and MSP430F23x devices only
NOTE: X: Don’t care.
74
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Port P2 pin schematic: P2.5, input/output with Schmitt trigger
Pad Logic
To Comparator
From Comparator
CAPD.5
To DCO
in DCO
DCOR
P2REN.5
0
1
DVSS
DVCC
1
P2DIR.5
0
1
Direction
0: Input
1: Output
P2OUT.5
0
1
Module X OUT
P2.5/ROSC/CA5
Bus
Keeper
EN
P2SEL.5
P2IN.5
EN
Module X IN
P2IRQ.5
D
P2IE.5
EN
Set
Q
P2IFG.5
P2SEL.5
P2IES.5
Interrupt
Edge Select
Port P2.5 pin functions
CONTROL BITS / SIGNALS
PIN NAME (P2.X)
P2.5/R /CA5
X
FUNCTION
CAPD
DCOR
P2DIR.5
P2SEL.5
5
P2.5 (I/O)
0
0
1
0
0
I: 0; O: 1
0
X
1
OSC
R
OSC
0
X
1
DV
0
SS
CA5
1 or selected
X
X
NOTE: X: Don’t care.
75
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Port P3 pin schematic: P3.0 to P3.7, input/output with Schmitt trigger
Pad Logic
P3REN.x
0
1
DVSS
DVCC
1
P3DIR.x
Module
direction
0
1
Direction
0: Input
1: Output
P3OUT.x
0
1
Module X OUT
P3.0/UCB0STE/UCA0CLK
P3.1/UCB0SIMO/UCB0SDA
P3.2/UCB0SOMI/UCB0SCL
P3.3/UCB0CLK/UCA0STE
P3.4/UCA0TXD/UCA0SIMO
P3.5/UCA0RXD/UCA0SOMI
P3.6/UCA1TXD/UCA1SIMO
P3.7/UCA1RXD/UCA1SOMI
P3SEL.x
P3IN.x
EN
D
Module X IN
Port P3.0 to P3.7 pin functions
CONTROL BITS / SIGNALS
PIN NAME (P3.X)
X
FUNCTION
P3DIR.x
P3SEL.x
P3.0/UCB0STE/
UCA0CLK
0
P3.0 (I/O)
I: 0; O: 1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
UCB0STE/UCA0CLK (see Notes 2 and 4)
P3.1 (I/O)
X
P3.1/UCB0SIMO/
UCB0SDA
1
2
3
4
5
6
7
I: 0; O: 1
UCB0SIMO/UCB0SDA (see Notes 2 and 3)
P3.2 (I/O)
X
P3.2/UCB0SOMI/
UCB0SCL
I: 0; O: 1
UCB0SOMI/UCB0SCL (see Notes 2 and 3)
P3.3 (I/O)
X
P3.3/UCB0CLK/
UCA0STE
I: 0; O: 1
UCB0CLK/UCA0STE (see Note 2)
P3.4 (I/O)
X
P3.4/UCA0TXD/
UCA0SIMO
I: 0; O: 1
UCA0TXD/UCA0SIMO (see Note 2)
P3.5 (I/O)
X
P3.5/UCA0RXD/
UCA0SOMI
I: 0; O: 1
UCA0RXD/UCA0SOMI (see Note 2)
P3.6 (I/O)
X
I: 0; O: 1
X
†
P3.6/UCA1TXD /
†
UCA1SIMO
†
†
UCA1TXD /UCA1SIMO (see Note 2)
P3.7 (I/O)
†
P3.7/UCA1RXD /
I: 0; O: 1
X
†
UCA1SOMI
†
†
UCA1RXD /UCA1SOMI (see Note 2)
†
MSP430F24x and MSP430F24x1 devices only
NOTES: 1. X: Don’t care.
2. The pin direction is controlled by the USCI module.
3. In case the I2C functionality is selected the output drives only the logical 0 to V level.
SS
4. UCA0CLK function takes precedence over UCB0STE function. If the pin is required as UCA0CLK input or output USCI A/B0 will
be forced to 3--wire SPI mode if 4--wire SPI mode is selected.
76
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Port P4 pin schematic: P4.0 to P4.7, input/output with Schmitt trigger
Pad Logic
P4REN.x
P4DIR.x
0
1
DVSS
DVCC
1
0
1
Direction
0: Input
1: Output
0
1
P4OUT.x
Module X OUT
P4.0/TB0
P4.1/TB1
P4.2/TB2
P4.3/TB3
P4.4/TB4
P4.5/TB5
P4.6/TB6
P4.7/TBCLK
P4SEL.x
P4IN.x
EN
D
Module X IN
Port P4.0 to P4.7 pin functions
CONTROL BITS / SIGNALS
PIN NAME (P4.X)
X
FUNCTION
P4DIR.x
P4SEL.x
P4.0/TB0
0
P4.0 (I/O)
I: 0; O: 1
0
1
1
0
1
1
0
1
1
0
1
1
0
1
1
0
1
1
0
1
1
0
1
Timer_B7.CCI0A and Timer_B7.CCI0B
Timer_B7.TB0
0
1
P4.1/TB1
P4.2/TB2
1
2
3
4
5
6
7
P4.1 (I/O)
I: 0; O: 1
Timer_B7.CCI1A and Timer_B7.CCI1B
Timer_B7.TB1
0
1
P4.2 (I/O)
I: 0; O: 1
Timer_B7.CCI2A and Timer_B7.CCI2B
Timer_B7.TB2
0
1
†
P4.3/TB3
P4.3 (I/O)
I: 0; O: 1
†
†
†
†
Timer_B7.CCI3A and Timer_B7.CCI3B
0
†
Timer_B7.TB3
1
†
P4.4/TB4
P4.4 (I/O)
I: 0; O: 1
Timer_B7.CCI4A and Timer_B7.CCI4B
0
†
Timer_B7.TB4
1
†
P4.5/TB5
P4.5 (I/O)
I: 0; O: 1
Timer_B7.CCI5A and Timer_B7.CCI5B
0
†
Timer_B7.TB5
1
†
P4.6/TB6
P4.6 (I/O)
I: 0; O: 1
Timer_B7.CCI6A and Timer_B7.CCI6B
0
†
Timer_B7.TB6
1
I: 0; O: 1
0
P4.7/TBCLK
P4.7 (I/O)
Timer_B7.TBCLK
†
MSP430F24x and MSP430F24x1 devices only
77
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Port P5 pin schematic: P5.0 to P5.3, input/output with Schmitt trigger
Pad Logic
P5REN.x
0
1
DVSS
DVCC
1
0
1
P5DIR.x
Direction
0: Input
1: Output
Module
Direction
0
1
P5OUT.x
Module X OUT
P5.0/UCB1STE/UCA1CLK
P5.1/UCB1SIMO/UCB1SDA
P5.2/UCB1SOMI/UCB1SCL
P5.3/UCB1CLK/UCA1STE
P5SEL.x
P5IN.x
EN
D
Module X IN
Port P5.0 to P5.3 pin functions
CONTROL BITS / SIGNALS
PIN NAME (P5.X)
X
FUNCTION
P5DIR.x
I: 0; O: 1
X
P5SEL.x
†
P5.0/UCB1STE /
0
P5.0 (I/O)
0
1
0
1
0
1
0
1
†
UCA1CLK
†
†
UCB1STE /UCA1CLK (see Notes 2 and 4)
P5.1 (I/O)
†
P5.1/UCB1SIMO /
1
2
3
I: 0; O: 1
X
†
UCB1SDA
†
†
UCB1SIMO /UCB1SDA (see Notes 2 and 3)
P5.2 (I/O)
†
P5.2/UCB1SOMI /
I: 0; O: 1
X
†
UCB1SCL
†
†
UCB1SOMI /UCB1SCL (see Notes 2 and 3)
P5.3 (I/O)
†
P5.3/UCB1CLK /
I: 0; O: 1
X
†
UCA1STE
†
†
UCB1CLK /UCA1STE (see Note 2)
† †
MSP430F24x and MSP430F24x1 devices only
NOTES: 1. X: Don’t care.
2. The pin direction is controlled by the USCI module.
3. In case the I2C functionality is selected the output drives only the logical 0 to V level.
SS
4. UCA01CLK function takes precedence over UCB1STE function. If the pin is required as UCA1CLK input or output USCI A/B1 will
be forced to 3--wire SPI mode if 4--wire SPI mode is selected.
78
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Port P5 pin schematic: P5.4 to P5.7, input/output with Schmitt trigger
Pad Logic
P5REN.x
P5DIR.x
0
1
DVSS
DVCC
1
0
1
Direction
0: Input
1: Output
0
1
P5OUT.x
Module X OUT
P5.4/MCLK
P5.5/SMCLK
P5.6/ACLK
P5.7/TBOUTH/SVSOUT
P5SEL.x
P5IN.x
EN
D
Module X IN
Port P5.4 to P5.7 pin functions
CONTROL BITS / SIGNALS
PIN NAME (P5.X)
X
FUNCTION
P5DIR.x
P5SEL.x
P5.4/MCLK
4
P5.4 (I/O)
MCLK
I: 0; O: 1
0
1
0
1
0
1
0
1
1
1
P5.5/SMCLK
P5.6/ACLK
5
6
7
P5.5 (I/O)
SMCLK
P5.6 (I/O)
ACLK
I: 0; O: 1
1
I: 0; O: 1
1
P5.7/TBOUTH/
SVSOUT
P5.7 (I/O)
I: 0; O: 1
Timer_B7.TBOUTH
SVSOUT
0
1
79
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Port P6 pin schematic: P6.0 to P6.6, input/output with Schmitt trigger
Pad Logic
ADC12 Ax
from ADC12
P6REN.x
0
1
DVSS
1
DVCC
P6DIR.x
0
1
Direction
0: Input
1: Output
P6OUT.x
0
1
Module X OUT
P6.0/A0
P6.1/A1
P6.2/A2
P6.3/A3
P6.4/A4
P6.5/A5
P6.6/A6
Bus
Keeper
EN
P6SEL.x
P6IN.x
EN
D
Module X IN
Port P6.0 to P6.6 pin functions
CONTROL BITS / SIGNALS
PIN NAME (P6.X)
X
FUNCTION
P6DIR.x
P6SEL.x
CAPD.x
†
P6.0/A0
0
P5.0 (I/O)
I: 0; O: 1
0
X
0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
†
A0
X
†
P6.1/A1
1
2
3
4
5
6
P5.1 (I/O)
I: 0; O: 1
†
A1
X
X
0
†
P6.2/A2
P5.2 (I/O)
I: 0; O: 1
†
A2
X
X
0
†
P6.3/A3
P5.3 (I/O)
I: 0; O: 1
†
A3
X
X
0
†
P6.4/A4
P5.4 (I/O)
I: 0; O: 1
†
A4
X
I: 0; O: 1
X
X
0
†
P6.5/A5
P5.5 (I/O)
†
A5
X
0
†
P6.6/A6
P6.6 (I/O)
I: 0; O: 1
X
†
A6
X
†
MSP430F24x and MSP430F23x devices only
80
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Port P6 pin schematic: P6.7, input/output with Schmitt trigger
Pad Logic
to SVS Mux
VLD = 15
ADC12 A7
from ADC12
P6REN.7
0
1
DVSS
DVCC
1
P6DIR.7
0
1
Direction
0: Input
1: Output
P6OUT.7
0
1
Module X OUT
P6.7/A7/SVSIN
Bus
Keeper
EN
P6SEL.7
P6IN.7
EN
D
Module X IN
Port P6.7 pin functions
CONTROL BITS / SIGNALS
PIN NAME (P6.X)
X
FUNCTION
P6DIR.x
P6SEL.x
CAPD.x
P6.7/A7/SVSIN
7
P6.7 (I/O)
I: 0; O: 1
0
1
0
0
1
1
DV
A7
1
X
X
SS
X
X
SVSIN (VLD = 15)
81
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
APPLICATION INFORMATION
JTAG pins (TMS, TCK, TDI/TCLK, TDO/TDI), input/output with Schmitt trigger
TDO
Controlled by JTAG
Controlled by JTAG
JTAG
TDO/TDI
Controlled
by JTAG
DV
DV
CC
CC
TDI
Fuse
Burn & Test
Fuse
Test
and
TDI/TCLK
DV
CC
Emulation
Module
TMS
TCK
TMS
TCK
DV
CC
During Programming Activity and
During Blowing of the Fuse, Pin
TDO/TDI Is Used to Apply the Test
Input Data for JTAG Circuitry
82
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
APPLICATION INFORMATION
JTAG fuse check mode
MSP430 devices that have the fuse on the TDI/TCLK terminal have a fuse check mode that tests the continuity
of the fuse the first time the JTAG port is accessed after a power-on reset (POR). When activated, a fuse check
current, ITF, of 1 mA at 3 V, 2.5 mA at 5 V can flow from the TDI/TCLK pin to ground if the fuse is not burned.
Care must be taken to avoid accidentally activating the fuse check mode and increasing overall system power
consumption.
Activation of the fuse check mode occurs with the first negative edge on the TMS pin after power up or if the
TMS is being held low during power up. The second positive edge on the TMS pin deactivates the fuse check
mode. After deactivation, the fuse check mode remains inactive until another POR occurs. After each POR the
fuse check mode has the potential to be activated.
The fuse check current will only flow when the fuse check mode is active and the TMS pin is in a low state (see
Figure 41). Therefore, the additional current flow can be prevented by holding the TMS pin high (default
condition).
Time TMS Goes Low After POR
TMS
I
TF
I
TDI/TCLK
Figure 41. Fuse Check Mode Current
83
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
MSP430x23x, MSP430x24x(1), MSP430x2410
MIXED SIGNAL MICROCONTROLLER
SLAS547A -- JUNE 2007 -- REVISED NOVEMBER 2007
Data Sheet Revision History
LITERATURE
NUMBER
SUMMARY
SLAS547
SLAS547A
Product Preview release
Production Data release
84
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
PACKAGE OPTION ADDENDUM
www.ti.com
20-Nov-2007
PACKAGING INFORMATION
Orderable Device
Status (1)
Package Package
Pins Package Eco Plan (2) Lead/Ball Finish MSL Peak Temp (3)
Qty
Type
LQFP
LQFP
QFN
Drawing
MSP430F233TPM
MSP430F233TPMR
MSP430F233TRGC
MSP430F233TRGCR
MSP430F233TRGCT
MSP430F235TPM
ACTIVE
ACTIVE
PREVIEW
ACTIVE
ACTIVE
ACTIVE
ACTIVE
PREVIEW
ACTIVE
ACTIVE
ACTIVE
ACTIVE
PREVIEW
ACTIVE
ACTIVE
ACTIVE
ACTIVE
PREVIEW
ACTIVE
ACTIVE
ACTIVE
ACTIVE
PREVIEW
ACTIVE
ACTIVE
ACTIVE
ACTIVE
PREVIEW
ACTIVE
ACTIVE
ACTIVE
ACTIVE
PREVIEW
ACTIVE
ACTIVE
ACTIVE
ACTIVE
PREVIEW
ACTIVE
ACTIVE
ACTIVE
ACTIVE
PM
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
64
160
1000
250
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
PM
RGC
RGC
RGC
PM
QFN
2500
250
QFN
LQFP
LQFP
QFN
160
MSP430F235TPMR
MSP430F235TRGC
MSP430F235TRGCR
MSP430F235TRGCT
MSP430F2410TPM
MSP430F2410TPMR
MSP430F2410TRGC
MSP430F2410TRGCR
MSP430F2410TRGCT
MSP430F2471TPM
MSP430F2471TPMR
MSP430F2471TRGC
MSP430F2471TRGCR
MSP430F2471TRGCT
MSP430F247TPM
PM
1000
250
RGC
RGC
RGC
PM
QFN
2500
250
QFN
LQFP
LQFP
QFN
160
PM
1000
250
RGC
RGC
RGC
PM
QFN
2500
250
QFN
LQFP
LQFP
QFN
160
PM
1000
250
RGC
RGC
RGC
PM
QFN
2500
250
QFN
LQFP
LQFP
QFN
160
MSP430F247TPMR
MSP430F247TRGC
MSP430F247TRGCR
MSP430F247TRGCT
MSP430F2481TPM
MSP430F2481TPMR
MSP430F2481TRGC
MSP430F2481TRGCR
MSP430F2481TRGCT
MSP430F248TPM
PM
1000
250
RGC
RGC
RGC
PM
QFN
2500
250
QFN
LQFP
LQFP
QFN
160
PM
1000
250
RGC
RGC
RGC
PM
QFN
2500
250
QFN
LQFP
LQFP
QFN
160
MSP430F248TPMR
MSP430F248TRGC
MSP430F248TRGCR
MSP430F248TRGCT
MSP430F2491TPM
MSP430F2491TPMR
MSP430F2491TRGC
MSP430F2491TRGCR
MSP430F2491TRGCT
MSP430F249TPM
PM
1000
250
RGC
RGC
RGC
PM
QFN
2500
250
QFN
LQFP
LQFP
QFN
160
PM
50
RGC
RGC
RGC
PM
250
QFN
2500
250
QFN
LQFP
LQFP
160
MSP430F249TPMR
PM
1000
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
20-Nov-2007
Orderable Device
Status (1)
Package Package
Pins Package Eco Plan (2) Lead/Ball Finish MSL Peak Temp (3)
Qty
Type
QFN
QFN
QFN
Drawing
MSP430F249TRGC
MSP430F249TRGCR
MSP430F249TRGCT
PREVIEW
ACTIVE
ACTIVE
RGC
64
64
64
250
2500
250
TBD
TBD
TBD
Call TI
Call TI
Call TI
Call TI
Call TI
Call TI
RGC
RGC
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in
a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check
http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and
package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS
compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame
retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder
temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited
information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI
to Customer on an annual basis.
Addendum-Page 2
MECHANICAL DATA
MTQF008A – JANUARY 1995 – REVISED DECEMBER 1996
PM (S-PQFP-G64)
PLASTIC QUAD FLATPACK
0,27
0,17
0,50
M
0,08
33
48
49
32
64
17
0,13 NOM
1
16
7,50 TYP
Gage Plane
10,20
SQ
9,80
0,25
12,20
SQ
0,05 MIN
0°–7°
11,80
1,45
1,35
0,75
0,45
Seating Plane
0,08
1,60 MAX
4040152/C 11/96
NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-026
D. May also be thermally enhanced plastic with leads connected to the die pads.
1
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements,
improvements, and other changes to its products and services at any time and to discontinue any product or service without notice.
Customers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s
standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this
warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily
performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should
provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask
work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services
are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such
products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under
the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an
unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties
may be subject to additional restrictions.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service
voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business
practice. TI is not responsible or liable for any such statements.
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would
reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement
specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications
of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related
requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any
applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its
representatives against any damages arising out of the use of TI products in such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is
solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in
connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products
are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any
non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
Products
Amplifiers
Data Converters
DSP
Applications
Audio
amplifier.ti.com
dataconverter.ti.com
dsp.ti.com
www.ti.com/audio
Automotive
Broadband
Digital Control
Military
www.ti.com/automotive
www.ti.com/broadband
www.ti.com/digitalcontrol
www.ti.com/military
Interface
interface.ti.com
logic.ti.com
Logic
Power Mgmt
Microcontrollers
RFID
power.ti.com
Optical Networking
Security
www.ti.com/opticalnetwork
www.ti.com/security
www.ti.com/telephony
www.ti.com/video
microcontroller.ti.com
www.ti-rfid.com
www.ti.com/lpw
Telephony
Low Power
Wireless
Video & Imaging
Wireless
www.ti.com/wireless
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2007, Texas Instruments Incorporated
相关型号:
©2020 ICPDF网 联系我们和版权申明