OPA3695 [TI]

具有禁用功能的超宽带电流反馈运算放大器;
OPA3695
型号: OPA3695
厂家: TEXAS INSTRUMENTS    TEXAS INSTRUMENTS
描述:

具有禁用功能的超宽带电流反馈运算放大器

放大器 运算放大器
文件: 总37页 (文件大小:1086K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
OP  
A3695  
OPA3695  
OP  
A3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
Triple, Ultra-Wideband, Current-Feedback  
OPERATIONAL AMPLIFIER with Disable  
1
FEATURES  
DESCRIPTION  
2
900MHz BANDWIDTH, GAIN = +2V/V  
450MHz BANDWIDTH, GAIN = +8V/V  
WIDE OUTPUT VOLTAGE SWING: ±4V  
ULTRA-HIGH SLEW RATE: 4300V/µs  
3RD-ORDER INTERCEPT: > 35dBm (f < 40MHz)  
LOW 1.8nV/Hz VOLTAGE NOISE  
The OPA3695 is a triple, very high bandwidth,  
current-feedback op amp that combines an  
exceptional 4300V/µs slew rate and a very high  
900MHz bandwidth (G = +2V/V) to provide an  
amplifier that is ideal for the most demanding video  
applications. The device versatility is enhanced with a  
low 1.8nV/Hz input voltage noise and an output  
stage that can swing within 1V from the supply rail to  
deliver a high dynamic range signal, making it  
well-suited for analog-to-digital converter (ADC)  
front-ends or digital-to-analog converter (DAC) output  
buffering. Optimized for high gain operation, the  
OPA3695 is also well-suited for buffering surface  
acoustic wave (SAW) filters in an intermediate  
frequency (IF) system.  
±120mA OUTPUT CURRENT DRIVE  
12.9mA/Ch SUPPLY CURRENT (±5V)  
LOW 0.1mA/Ch DISABLE CURRENT  
3.5V to 12V SINGLE-SUPPLY OPERATION  
±1.75V to ±6V SPLIT-SUPPLY OPERATION  
APPLICATIONS  
The low 12.9mA/channel supply current is precisely  
trimmed at +25°C. This trim, along with a low  
temperature drift, gives low system power over  
temperature. System power may be further reduced  
using the Disable control pin. Leaving this pin open,  
or holding it high, gives normal operation. If pulled  
low, the OPA3695 supply current drops to  
100µA/channel. This power-saving feature, along with  
exceptional single +5V operation, makes the  
OPA3695 a good fit for low-power applications that  
require very high performance. The OPA3695 is  
available in an SSOP-16 package.  
BROADBAND VIDEO LINE DRIVERS  
VERY WIDEBAND ADC DRIVERS  
HIGH BANDWIDTH INSTRUMENTATION  
AMPLIFIERS  
HIGH-SPEED IMAGING  
ACTIVE FILTERS  
ARB WAVEFORM OUTPUT DRIVERS  
MONITOR OUTPUT  
604W  
R
G
B
75W  
+5V  
OPA3695 RELATED PRODUCTS  
604W  
75W  
-
A
SINGLES  
OPA695  
OPA691  
OPA692  
OPA693  
OPA694  
DUALS  
OPA2695  
OPA2691  
THS3202  
TRIPLES  
OPA3695  
OPA3691  
OPA3692  
OPA3693  
ADC/  
+
DECODER  
75W  
0.1mF  
0.1mF  
0.1mF  
75W  
604W  
RED  
75W  
604W  
75W  
RED  
-
B
GREEN  
GREEN  
BLUE  
+
75W  
OPA2694  
75W  
604W  
BLUE  
75W  
604W  
TVP7002  
75W  
-
C
+
75W  
-5V  
OPA3695  
75W  
Figure 1. Typical RGB Input/Output Buffer  
Application  
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas  
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
2
All trademarks are the property of their respective owners.  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  
Copyright © 2008, Texas Instruments Incorporated  
 
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with  
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.  
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more  
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.  
ORDERING INFORMATION(1)  
SPECIFIED  
PACKAGE  
DESIGNATOR  
TEMPERATURE  
RANGE  
PACKAGE  
MARKING  
ORDERING  
NUMBER  
TRANSPORT MEDIA,  
QUANTITY  
PRODUCT  
PACKAGE  
OPA3695IDBQ  
Rails, 75  
OPA3695  
SSOP-16  
DBQ  
–40°C to +85°C  
OPA3695  
OPA3695IDBQR  
Tape and Reel, 3000  
(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI  
web site at www.ti.com.  
ABSOLUTE MAXIMUM RATINGS(1)  
Over operating free-air temperature range (unless otherwise noted).  
OPA3695  
UNIT  
Power supply  
±6.5  
VDC  
Internal power dissipation  
Differential input voltage  
See Thermal Analysis  
±1.2  
V
Input common-mode voltage range  
Storage temperature range: DBQ  
Lead temperature (soldering, 10s)  
Junction temperature (TJ)  
±VS  
–65 to +125  
+300  
°C  
°C  
°C  
V
+125  
Human body model (HBM)  
1500  
ESD rating  
Charge device model (CDM)  
Machine model (MM)  
1000  
V
100  
V
(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may  
degrade device reliability. These are stress ratings only, and functional operation of the device at these and any other conditions beyond  
those specified is not supported.  
PARAMETER INFORMATION  
SSOP-16  
(TOP VIEW)  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
10  
9
-IN A  
+IN A  
DIS B  
-IN B  
+IN B  
DIS A  
+VS  
OUT A  
-VS  
OUT B  
+VS  
DIS C  
-IN C  
+IN C  
OUT C  
-VS  
2
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
 
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
ELECTRICAL CHARACTERISTICS: VS = ±5V  
Boldface limits are tested at +25°C.  
At RF = 402, RL = 100, and G = +8, unless otherwise noted.  
OPA3695  
TYP  
MIN/MAX OVER TEMPERATURE  
0°C to  
70°C(3)  
–40°C to  
+85°C(3)  
MIN/  
MAX  
TEST  
PARAMETER  
CONDITIONS  
+25°C  
+25°C(2)  
UNITS  
LEVEL(1)  
AC PERFORMANCE (see Figure 1)  
Small-signal bandwidth (VO = 0.5VPP  
)
G = +1, RF = 909Ω  
G = +2, RF = 604Ω  
1000  
900  
450  
340  
320  
4.6  
MHz  
MHz  
MHz  
MHz  
MHz  
dB  
typ  
typ  
min  
typ  
min  
max  
typ  
typ  
typ  
min  
min  
typ  
typ  
typ  
typ  
typ  
C
C
B
C
B
B
C
C
C
B
B
C
C
C
C
C
G = +8, RF = 402Ω  
400  
5.4  
G = +16, RF = 249Ω  
G = +2, VO = 0.5VPP, RF = 604Ω  
RF = 523, VO = 0.5VPP  
G = +2, VO = 2VPP  
Bandwidth for 0.2dB gain flatness  
Peaking at a gain of +1  
Large-signal bandwidth  
600  
450  
2400  
4300  
2900  
1.0  
MHz  
MHz  
V/µs  
V/µs  
V/µs  
ns  
G = +8, VO = 4VPP  
Slew rate  
G = +2, VO = 2V step  
G = –8, VO = 4V step  
G = +8, VO = 4V step  
G = +2, VO = 4V step  
G = +8, VO = 0.5V step  
G = +8, VO = 4V step  
G = +8, VO = 2V step  
G = +8, VO = 2V step  
G = +8, f = 10MHz, VO = 2VPP  
RL = 100Ω  
3700  
2600  
Rise-and-fall time  
0.8  
ns  
1.0  
ns  
Settling time to 0.02%  
Settling time to 0.1%  
Harmonic distortion  
2nd harmonic  
16  
ns  
10  
ns  
–65  
–78  
–86  
–86  
–74  
–74  
1.8  
18  
–62  
–76  
–84  
–82  
dBc  
dBc  
max  
max  
max  
max  
typ  
B
B
B
B
C
C
B
B
B
R
L 500Ω  
RL = 100Ω  
L 500Ω  
3rd harmonic  
dBc  
R
dBc  
2nd harmonic  
3rd harmonic  
G = +2, f = 10MHz, RL = 100Ω  
G = +2, f = 10MHz, RL = 100Ω  
f > 1MHz  
dBc  
dBc  
typ  
Input voltage noise  
2
nV/Hz  
pA/Hz  
pA/Hz  
max  
max  
max  
Noninverting input current noise  
Inverting input current noise  
f > 1MHz  
19  
24  
f > 1MHz  
22  
G = +2, NTSC, VO = 1.4VPP  
,
,
Differential gain  
Differential phase  
Crosstalk  
0.04  
0.007  
–55  
%
degrees  
dB  
typ  
typ  
typ  
C
C
C
RL = 150Ω  
G = +2, NTSC, VO = 1.4VPP  
RL = 150Ω  
All hostile, G = +8, f = 10MHz,  
VO = 2VPP  
DC PERFORMANCE(4)  
Open-loop transimpedance gain (ZOL  
)
VO = 0V, RL = 100Ω  
VCM = 0V  
85  
45  
43  
±4.0  
±10  
±37  
150  
±66  
±120  
41  
±4.5  
±15  
±41  
180  
±70  
±160  
kΩ  
mV  
min  
max  
max  
max  
max  
max  
max  
A
A
B
A
B
A
B
Input offset voltage  
±0.3  
±3.5  
Average offset voltage drift  
Noninverting input bias current  
VCM = 0V  
µV/°C  
µA  
VCM = 0V  
+13  
±20  
±30  
±60  
Average noninverting input bias current drift  
Inverting input bias current  
VCM = 0V  
nA/°C  
µA  
VCM = 0V  
Average inverting input bias current drift  
INPUT  
VCM = 0V  
nA/°C  
Common-mode input voltage range (CMIR)(5)  
Common-mode rejection ratio (CMRR)  
Noninverting input impedance  
Inverting input resistance (RI)  
±3.3  
56  
±3.1  
51  
±3.0  
50  
±3.0  
50  
V
dB  
min  
min  
typ  
A
A
C
C
VCM = 0V  
280 || 1.2  
33  
k|| pF  
Open-loop  
typ  
(1) Test levels: (A) 100% tested at +25°C. Over temperature limits set by characterization and simulation. (B) Limits set by characterization  
and simulation. (C) Typical value only for information.  
(2) Junction temperature = ambient for +25°C specifications.  
(3) Junction temperature = ambient at low temperature limits; junction temperature = ambient +48°C at high temperature limit for over  
temperature specifications.  
(4) Current is considered positive out of pin.  
(5) Tested < 3dB below minimum specified CMRR at ±CMIR limits.  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
3
Product Folder Link(s): OPA3695  
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
ELECTRICAL CHARACTERISTICS: VS = ±5V (continued)  
Boldface limits are tested at +25°C.  
At RF = 402, RL = 100, and G = +8, unless otherwise noted.  
OPA3695  
TYP  
MIN/MAX OVER TEMPERATURE  
0°C to  
70°C(3)  
–40°C to  
+85°C(3)  
MIN/  
MAX  
TEST  
PARAMETER  
OUTPUT  
CONDITIONS  
+25°C  
+25°C(2)  
UNITS  
LEVEL(1)  
Voltage output swing  
No load  
100load  
±4.0  
±3.9  
+120  
–120  
0.3  
±3.9  
±3.7  
+90  
–90  
±3.8  
±3.7  
+80  
–80  
±3.8  
±3.6  
+70  
–70  
V
V
min  
min  
min  
min  
typ  
A
A
A
A
C
Current output, sourcing  
Current output, sinking  
Closed-loop output impedance  
DISABLE (Disabled LOW)  
Power-down supply current (+VS)  
Disable time  
VO = 0V  
mA  
mA  
VO = 0V  
G = +2, f = 10MHz  
Per channel, VDIS = 0V  
VIN = ±0.25VDC  
–100  
1
–170  
–187  
–194  
µA  
µs  
ns  
dB  
pF  
mV  
mV  
V
max  
typ  
A
C
C
C
C
C
C
A
A
A
Enable time  
VIN = ±0.25VDC  
25  
typ  
Off isolation  
G = +8, 10MHz  
77  
typ  
Output capacitance in disable  
Turn-on glitch  
4
typ  
G = +2, RL = 150, VIN = 0V  
G = +2, RL = 150, VIN = 0V  
±100  
±20  
3.3  
1.8  
75  
typ  
Turn-off glitch  
typ  
Enable voltage  
3.5  
1.7  
130  
3.6  
1.6  
143  
3.7  
1.5  
150  
min  
max  
max  
Disable voltage  
V
Control pin input bias current (DIS)  
POWER SUPPLY  
VDIS = 0V  
µA  
Specified operating voltage  
Maximum operating voltage range  
Minimum operating voltage range  
Maximum quiescent current  
Minimum quiescent current  
Power-supply rejection ratio (–PSRR)  
TEMPERATURE RANGE  
Specification: IDBQ  
±5  
V
V
typ  
max  
min  
max  
min  
min  
C
A
B
A
A
A
±6  
±1.75  
13.4  
12.1  
51  
±1.8  
13.8  
11.4  
48  
±1.9  
14.2  
10.6  
48  
V
Per channel, VS = ±5V  
Per channel, VS = ±5V  
Input-referred  
12.9  
12.9  
55  
mA  
mA  
dB  
–40 to +85  
80  
°C  
typ  
typ  
C
C
Thermal resistance, θJA  
Junction-to-ambient  
DBQ  
SSOP-16  
°C/W  
4
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
ELECTRICAL CHARACTERISTICS: VS = +5V  
Boldface limits are tested at +25°C.  
At RF = 348, RL = 100to 2.5V, and G = +8, unless otherwise noted.  
OPA3695  
TYP  
MIN/MAX OVER TEMPERATURE  
0°C to  
70°C(3)  
–40°C to  
+85°C(3)  
MIN/  
MAX  
TEST  
PARAMETER  
CONDITIONS  
+25°C  
+25°C(2)  
UNITS  
LEVEL(1)  
AC PERFORMANCE (see Figure 3)  
Small-signal bandwidth (VO = 0.5VPP  
)
G = +1, RF = 750Ω  
G = +2, RF = 487Ω  
850  
725  
395  
275  
230  
1.0  
MHz  
MHz  
MHz  
MHz  
MHz  
dB  
typ  
typ  
typ  
typ  
min  
max  
typ  
typ  
typ  
min  
typ  
typ  
typ  
typ  
typ  
C
C
B
C
B
B
C
C
C
B
C
C
C
C
C
G = +8, RF = 348Ω  
380  
G = +16, RF = 162Ω  
G = +2, VO < 0.5VPP, RF = 487Ω  
RF = 511, VO < 0.5VPP  
G = +2, VO = 2VPP  
Bandwidth for 0.2dB gain flatness  
Peaking at a gain of +1  
180  
2.0  
Large-signal bandwidth  
440  
330  
1700  
1700  
1.0  
MHz  
MHz  
V/µs  
V/µs  
ns  
G = +8, VO = 2VPP  
Slew rate  
G = +2, VO = 2V step  
G = +8, VO = 2V step  
G = +2, VO = 2V step  
G = +8, VO = 0.5V step  
G = +8, VO = 2V step  
G = +8, VO = 2V step  
G = +8, VO = 2V step  
G = +8, f = 10MHz, VO = 2VPP  
RL = 100to 2.5V  
1300  
Rise-and-fall time  
1.0  
ns  
1.0  
ns  
Settling time to 0.02%  
Settling time to 0.1%  
Harmonic distortion  
2nd harmonic  
16  
ns  
10  
ns  
–62  
–70  
–66  
–65  
–68  
–68  
1.8  
18  
–58  
–66  
–64  
–63  
dBc  
dBc  
max  
max  
max  
max  
typ  
B
B
B
B
C
C
B
B
B
R
L 500to 2.5V  
RL = 100to 2.5V  
L 500to 2.5V  
3rd harmonic  
dBc  
R
dBc  
2nd harmonic  
3rd harmonic  
G = +2, f = 10MHz, RL = 100Ω  
G = +2, f = 10MHz, RL = 100Ω  
f > 1MHz  
dBc  
dBc  
typ  
Input voltage noise  
2
nV/Hz  
pA/Hz  
pA/Hz  
max  
max  
max  
Noninverting input current noise  
Inverting input current noise  
DC PERFORMANCE(4)  
Open-loop transimpedance gain (ZOL  
Input offset voltage  
f > 1MHz  
19  
24  
f > 1MHz  
22  
)
VO = 2.5V, RL = 100to 2.5V  
VCM = 2.5V  
70  
40  
38  
36  
kΩ  
mV  
min  
max  
max  
max  
max  
max  
max  
A
A
B
A
B
A
B
±0.3  
±3.5  
±4.0  
±10  
±4.5  
±15  
Average offset voltage drift  
Noninverting input bias current  
VCM = 2.5V  
µV/°C  
µA  
VCM = 2.5V  
±5  
±5  
±40  
±60  
±45  
±50  
Average noninverting input bias current drift  
Inverting input bias current  
VCM = 2.5V  
±110  
±70  
±170  
±75  
nA/°C  
µA  
VCM = 2.5V  
Average inverting input bias current drift  
INPUT  
VCM = 2.5V  
±120  
±160  
nA/°C  
Least positive input voltage(5)  
Most positive input voltage(5)  
Common-mode rejection ratio (CMRR)  
Noninverting input impedance  
Inverting input resistance (RI)  
1.7  
3.3  
1.8  
3.2  
51  
1.9  
3.1  
50  
1.9  
3.1  
50  
V
V
max  
min  
min  
typ  
A
A
A
C
C
VCM = 2.5V  
Open-loop  
54  
dB  
280 || 1.2  
37  
k|| pF  
typ  
(1) Test levels: (A) 100% tested at +25°C. Over temperature limits set by characterization and simulation. (B) Limits set by characterization  
and simulation. (C) Typical value only for information.  
(2) Junction temperature = ambient for +25°C specifications.  
(3) Junction temperature = ambient at low temperature limits; junction temperature = ambient +21°C at high temperature limit for over  
temperature specifications.  
(4) Current is considered positive out of pin.  
(5) Tested < 3dB below minimum specified CMRR at ±CMIR limits.  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
5
Product Folder Link(s): OPA3695  
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
ELECTRICAL CHARACTERISTICS: VS = +5V (continued)  
Boldface limits are tested at +25°C.  
At RF = 348, RL = 100to 2.5V, and G = +8, unless otherwise noted.  
OPA3695  
TYP  
MIN/MAX OVER TEMPERATURE  
0°C to  
70°C(3)  
–40°C to  
+85°C(3)  
MIN/  
MAX  
TEST  
PARAMETER  
CONDITIONS  
+25°C  
+25°C(2)  
UNITS  
LEVEL(1)  
OUTPUT  
Most positive output voltage  
No load  
RL = 100load to 2.5V  
No load  
4.2  
4.0  
4.0  
3.9  
1.0  
1.1  
+70  
–70  
3.9  
3.8  
1.1  
1.2  
+67  
–67  
3.8  
3.7  
1.2  
1.3  
+66  
–66  
V
V
min  
min  
max  
max  
min  
min  
typ  
A
A
A
A
A
A
C
Least positive output voltage  
0.9  
V
RL = 100load to 2.5V  
VO = 2.5V  
1.0  
V
Current output, sourcing  
Current output, sinking  
Closed-loop output impedance  
DISABLE (Disabled LOW)  
Power-down supply current (+VS)  
Disable time  
+90  
–90  
0.05  
mA  
mA  
VO = 2.5V  
G = +2, f = 100kHz  
Per channel, VDIS = 0V  
G = +8, 10MHz  
–100  
1
–160  
–177  
–180  
µA  
µs  
ns  
dB  
pF  
mV  
mV  
V
max  
typ  
C
C
C
C
C
C
C
A
A
C
Enable time  
25  
typ  
Off isolation  
70  
typ  
Output capacitance in disable  
Turn-on glitch  
4
typ  
G = +2, RL = 150, VIN = 2.5V  
G = +2, RL = 150, VIN = 2.5V  
±100  
±20  
3.3  
1.8  
75  
typ  
Turn-off glitch  
typ  
Enable voltage  
3.5  
1.7  
130  
3.6  
1.6  
143  
3.7  
1.5  
149  
min  
max  
max  
Disable voltage  
V
Control pin input bias current (DIS)  
POWER SUPPLY  
VDIS = 0V  
µA  
Specified single-supply operating voltage  
Maximum single-supply operating voltage range  
Minimum operating voltage range  
Maximum quiescent current  
Minimum quiescent current  
Power-supply rejection ratio (–PSRR)  
TEMPERATURE RANGE  
Specification: IDBQ  
5
V
V
typ  
max  
min  
max  
min  
typ  
C
A
B
A
A
C
12  
3.5  
3.6  
12.6  
9.1  
3.8  
13.0  
8.8  
V
Per channel, VS = +5V  
Per channel, VS = +5V  
Input-referred  
11.4  
11.4  
56  
12.1  
10.6  
mA  
mA  
dB  
–40 to +85  
80  
°C  
typ  
typ  
C
C
Thermal resistance, θJA  
Junction-to-ambient  
DBQ  
SSOP-16  
°C/W  
6
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
TYPICAL CHARACTERISTICS: VS = ±5V  
At RF = 402, RL = 100, and G = +8, unless otherwise noted.  
NONINVERTING SMALL-SIGNAL FREQUENCY RESPONSE  
GAIN OF +2, LARGE-SIGNAL FREQUENCY RESPONSE  
5
2
G = +1, RF = 511W  
VS = ±5V  
VO = 1VPP  
4
3
1
0
VO = 0.5VPP  
RLOAD = 100W  
G = +2, RF = 511W  
2
1
-1  
VO = 2VPP  
0
-2  
-1  
-2  
-3  
-4  
-5  
-6  
G = +4, RF = 511W  
G = +8, RF = 402W  
G = +16, RF = 249W  
-3  
VO = 4VPP  
VS = ±5V  
-4  
G = +2V/V  
RF = 511W  
-5  
RLOAD = 100W  
VO = 7VPP  
100M  
-6  
1M  
10M  
100M  
Frequency (Hz)  
Figure 2.  
1G 2G  
1M  
1G  
Frequency (Hz)  
Figure 3.  
GAIN OF +8, LARGE-SIGNAL FREQUENCY RESPONSE  
NONINVERTING SMALL-SIGNAL PULSE RESPONSE  
1
600  
400  
200  
0
VS  
= 5V  
G = +8V/V  
VO = 1VPP  
RF = 402W  
0
RLOAD = 100W  
-1  
VO = 2VPP  
-2  
-200  
-400  
-600  
VO = 4VPP  
VS = ±±V  
G = +8V/V  
-3  
-4  
RF = 402W  
VO = 7VPP  
RLOAD = 100W  
1M  
100M  
1G  
0
1
2
3
4
5
6
7
8
9
10 11  
Frequency (Hz)  
Time (ns)  
Figure 4.  
Figure 5.  
NONINVERTING LARGE-SIGNAL PULSE RESPONSE  
2.5  
10MHz HARMONIC DISTORTION vs LOAD RESISTANCE  
-60  
VS  
= 5V  
2.0  
-65  
G = +8V/V  
1.5  
RF = 402W  
2nd Harmonic  
-70  
RLOAD = 100W  
1.0  
0.5  
-75  
0
-80  
-0.5  
-1.0  
-1.5  
-2.0  
-2.5  
-85 VS = ±5V  
3rd Harmonic  
G = +8V/V  
-90  
-95  
RF = 402W  
VOUT = 2VPP  
0
1
2
3
4
5
6
7
8
9
10 11  
1
100  
1k  
Time (ns)  
Load Resistance (W)  
Figure 7.  
Figure 6.  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
7
Product Folder Link(s): OPA3695  
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
TYPICAL CHARACTERISTICS: VS = ±5V (continued)  
At RF = 402, RL = 100, and G = +8, unless otherwise noted.  
10MHz HARMONIC DISTORTION vs SUPPLY VOLTAGE  
-60  
HARMONIC DISTORTION vs FREQUENCY  
-40  
-50  
-60  
-70  
-80  
-90  
-100  
VS  
= 5V  
G = +8V/V  
-65  
-70  
-75  
-80  
-85  
-90  
RF = 402W  
2nd Harmonic  
RLOAD = 100W  
VOUT = 2VPP  
2nd Harmonic  
3rd Harmonic  
G = +8V/V  
RF = 402W  
RLOAD = 100W  
VOUT = 2VPP  
3rd Harmonic  
100k  
1M  
10M  
100M  
2.5  
3.0  
3.5  
4.0  
4.5  
5.0  
5.5  
6.0  
Frequency (Hz)  
Supply Voltage ( VS)  
Figure 8.  
Figure 9.  
10MHz HARMONIC DISTORTION vs OUTPUT VOLTAGE  
-60  
10MHz HARMONIC DISTORTION vs NONINVERTING GAIN  
-60  
-65  
-70  
-65  
2nd Harmonic  
-70  
-75  
-75  
2nd Harmonic  
-80  
-85  
-80  
3rd Harmonic  
VS = ±5V  
-90  
VS = ±5V  
G = +8V/V  
-85  
RLOAD = 100W  
RF = 402W  
RLOAD = 100W  
-95  
-100  
VOUT = 2VPP  
3rd Harmonic  
-90  
1
3
5
7
9
11  
13  
15  
0.1  
1
10  
Noninverting (V/V)  
Output Voltage (VPP  
)
Figure 10.  
Figure 11.  
10MHz HARMONIC DISTORTION vs LOAD RESISTANCE  
-60  
VS = 5V  
10MHz HARMONIC DISTORTION vs SUPPLY VOLTAGE  
-60  
G = +2V/V  
-65  
-70  
-75  
-80  
-85  
-90  
RF = 511W  
-65  
-70  
-75  
-80  
-85  
VOUT = 2VPP  
2nd Harmonic  
2nd Harmonic  
3rd Harmonic  
G = +2V/V  
RF = 511W  
RLOAD = 100W  
3rd Harmonic  
3.0 3.5  
VOUT = 2VPP  
10  
100  
1k  
2.5  
4.0  
4.5  
5.0  
5.5  
6.0  
Load Resistance (W)  
Supply Voltage ( VS)  
Figure 12.  
Figure 13.  
8
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
TYPICAL CHARACTERISTICS: VS = ±5V (continued)  
At RF = 402, RL = 100, and G = +8, unless otherwise noted.  
HARMONIC DISTORTION vs FREQUENCY  
10MHz HARMONIC DISTORTION vs OUTPUT VOLTAGE  
-60  
-50  
-60  
VS  
= 5V  
G = +2V/V  
-65  
-70  
-75  
RF = 511W  
RLOAD = 100W  
2nd Harmonic  
VOUT = 2VPP  
-70  
-80  
2nd Harmonic  
-80  
-85  
VS = ±5V  
-90  
G = +2V/V  
-90  
RF = 511W  
RLOAD = 100W  
3rd Harmonic  
-95  
-100  
3rd Harmonic  
-100  
100k  
1M  
10M  
100M  
0.1  
1
10  
Frequency (Hz)  
Output Voltage (VPP  
)
Figure 14.  
Figure 15.  
10MHz HARMONIC DISTORTION vs INVERTING GAIN  
TWO-TONE, 3RD-ORDER INTERMODULATION INTERCEPT  
40  
VS = ±5V  
-60  
VS = ±5V  
RLOAD = 100W  
VOUT = 2VPP  
RLOAD = 100W  
-65  
-70  
-75  
-80  
-85  
-90  
35  
VOUT = 2VPP  
2nd Harmonic  
Inverting  
30  
25  
20  
15  
Gain = -8V/V  
RF = 442W  
Noninverting  
3rd Harmonic  
Gain = +8V/V  
RF = 402W  
-1  
-3  
-5  
-7  
-9  
-11  
-13  
-15  
20 40 60 80 100 120 140 160 180 200 220 240  
Inverting (V/V)  
Frequency (MHz)  
Figure 16.  
Figure 17.  
OUTPUT VOLTAGE AND CURRENT LIMITATIONS  
DISABLE FEEDTHROUGH vs FREQUENCY  
-40  
-50  
-60  
-70  
-80  
-90  
-100  
5
4
VS  
= 5V  
1W Internal Power Boundary  
Single-Channel  
Forward  
G = +8V/V  
RF = 402W  
3
100W Load Line  
50W Load Line  
20W Load Line  
RLOAD = 100W  
2
Reverse  
1
0
-1  
-2  
-3  
-4  
-5  
1W Internal  
Power Boundary  
Single-Channel  
1M  
10M  
100M  
Frequency (Hz)  
Figure 19.  
1G  
-250 -200 -150 -100 -50  
0
50 100 150 200 250  
IO (mA)  
Figure 18.  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
9
Product Folder Link(s): OPA3695  
 
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
TYPICAL CHARACTERISTICS: VS = ±5V (continued)  
At RF = 402, RL = 100, and G = +8, unless otherwise noted.  
DIFFERENTIAL GAIN AND PHASE vs  
NUMBER OF PARALLEL VIDEO LOADS  
CROSSTALK vs FREQUENCY  
-20  
-30  
-40  
-50  
-60  
-70  
-80  
0.02  
0.01  
VS  
= 5V  
VS = ±5V  
Channel B  
G = +8V/V  
G = +2V/V  
-dG  
RF = 402W  
RF = 511W  
VOUT = 2VPP  
0
RLOAD = 100W  
All-Hostile Crosstalk  
-0.01  
-0.02  
-0.03  
-0.04  
-0.05  
Channel C  
-dP  
+dP  
Channel A  
+dG  
1M  
10M  
100M  
Frequency (Hz)  
1G  
1
2
3
4
Number of Parallel Video Loads  
Figure 20.  
DISABLE/ENABLE RESPONSE  
Figure 21.  
FREQUENCY RESPONSE vs CAPACITIVE LOAD  
7
6
21  
18  
15  
12  
9
VS  
= 5V  
VS  
=
5V  
CL = 10pF  
G = +8V/V  
G = +8V/V  
RS = 43.4W  
Disable Pin Voltage  
RF = 402W  
RF = 402W  
5
RLOAD = 1kW  
VIN = 0.25VDC  
VOUT = 0.5VPP  
RLOAD = 100W  
4
CL = 22pF, RS = 30.3W  
3
Output Voltage  
2
CL = 47pF, RS = 20.8W  
CL = 100pF, RS = 14.9W  
1
0
-1  
0
1
2
3
4
5
6
7
8
9
10  
10M  
100M  
1G  
Time (ms)  
Frequency (Hz)  
Figure 23.  
Figure 22.  
10  
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
TYPICAL CHARACTERISTICS: VS = +5V  
At RF = 348, RL = 100to 2.5V, and G = +8, unless otherwise noted.  
NONINVERTING SMALL-SIGNAL FREQUENCY RESPONSE  
NONINVERTING LARGE-SIGNAL PULSE RESPONSE  
4.0  
3
G = +1V/V, RF = 487W  
VS = 5V  
2
1
VO = 0.5VPP  
RLOAD = 100W  
3.5  
3.0  
2.5  
2.0  
1.5  
1.0  
0
-1  
-2  
-3  
-4  
-5  
-6  
G = +2V/V, RF = 487W  
G = +4V/V, RF = 453W  
VS = 5V  
G = +8V/V  
G = +8V/V, RF = 348W  
G = +16V/V, RF = 160W  
RF = 348W  
RLOAD = 100W  
1M  
10M  
100M  
Frequency (Hz)  
Figure 24.  
1G  
0
1
2
3
4
5
6
7
8
9
10 11  
Time (ns)  
Figure 25.  
HARMONIC DISTORTION vs FREQUENCY  
10MHz HARMONIC DISTORTION vs OUTPUT VOLTAGE  
-40  
-40  
-50  
-60  
-70  
-80  
-90  
VS = 5V  
-45  
G = +8V/V  
-50  
-55  
-60  
-65  
RF = 348W  
RLOAD = 100W  
VOUT = 2VPP  
2nd Harmonic  
-70  
-75  
-80  
-85  
-90  
-95  
-100  
2nd Harmonic  
3rd Harmonic  
VS = 5V  
G = +8V/V  
RF = 348W  
3rd Harmonic  
RLOAD = 100W  
100k  
1M  
10M  
100M  
0.1  
1
10  
Frequency (Hz)  
Output Voltage (VPP  
)
Figure 26.  
Figure 27.  
10MHz HARMONIC DISTORTION vs LOAD RESISTANCE  
-50  
HARMONIC DISTORTION vs FREQUENCY  
-40  
-50  
-60  
-70  
-80  
-90  
VS = 5V  
G = +2V/V  
-55  
RF = 487W  
RLOAD = 100W  
-60  
VOUT = 2VPP  
2nd Harmonic  
-65  
2nd Harmonic  
-70  
VS = 5V  
3rd Harmonic  
G = +8V/V  
-75  
RF = 348W  
3rd Harmonic  
VOUT = 2VPP  
-80  
1
100  
1k  
0.1  
1
10  
100  
Load Resistance (W)  
Figure 28.  
Frequency (MHz)  
Figure 29.  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
11  
Product Folder Link(s): OPA3695  
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
TYPICAL CHARACTERISTICS: VS = +5V (continued)  
At RF = 348, RL = 100to 2.5V, and G = +8, unless otherwise noted.  
10MHz HARMONIC DISTORTION vs OUTPUT VOLTAGE  
-40  
10MHz HARMONIC DISTORTION vs LOAD RESISTANCE  
-60  
VS = 5V  
G = +2V/V  
-50  
-60  
RF = 487W  
-65  
VOUT = 2VPP  
3rd Harmonic  
-70  
-70  
2nd Harmonic  
2nd Harmonic  
-80  
VS = 5V  
-75  
-80  
G = +2V/V  
-90  
RF = 487W  
RLOAD = 100W  
3rd Harmonic  
-100  
10  
100  
1k  
0.1  
1
10  
Load Resistance (W)  
Output Voltage (VPP  
)
Figure 30.  
Figure 31.  
TWO-TONE, 3RD-ORDER INTERMODULATION INTERCEPT  
40  
VS = 5V  
RECOMMENDED RS vs CAPACITIVE LOAD  
100  
90  
80  
70  
60  
60  
60  
60  
60  
60  
RLOAD = 100W  
35  
30  
25  
20  
15  
VOUT = 2VPP  
Inverting  
Gain = -8V/V  
RF = 422W  
Noninverting  
Gain = +8V/V  
VS = ±±V or ±V  
RF = 348W  
G = +8V/V  
RF = ±11W  
0
20 40 60 80 100 120 140 160 180 200 220 240  
1
10  
Capacitive Load (pF)  
Figure 33.  
100  
1000  
Frequency (MHz)  
Figure 32.  
FREQUENCY RESPONSE vs CAPACITIVE LOAD  
21  
18  
15  
12  
9
VS = 5V  
CL = 10pF  
G = +8V/V  
RS = 41.5W  
RF = 348W  
RLOAD = 1kW  
VOUT = 0.5VPP  
CL = 22pF, RS = 32W  
CL = 47pF, RS = 21.3W  
CL = 100pF, RS = 14.7W  
10M  
100M  
1G  
Frequency (Hz)  
Figure 34.  
12  
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
 
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
APPLICATION INFORMATION  
WIDEBAND BUFFER OPERATION  
+5V  
The OPA3695 gives the exceptional ac performance  
of a wideband current-feedback op amp with a highly  
linear output stage. Requiring only 12.9mA/channel  
+
0.1mF  
6.8mF  
50W Source  
supply current, the OPA3695 achieves a 900MHz  
small-signal bandwidth (G = +2V/V); the high slew  
rate capability of up to 4300V/µs supports a 600MHz  
2VPP large signal into a 100load. The low output  
headroom of 1V from either supply in a very  
high-speed amplifier gives very good single +5V  
operation. The OPA3695 delivers a 2VPP swing with  
greater than 400MHz bandwidth operating on a single  
DIS  
VI  
50W  
1/3  
OPA3695  
50W  
VO  
50W Load  
RF  
+5V supply. The primary advantage of  
a
RG  
current-feedback video buffer (as opposed to a  
slew-enhanced, low-gain, stable voltage-feedback  
implementation) is a higher slew rate with lower  
quiescent power and output noise.  
0.1mF  
6.8mF  
+
-5V  
Figure 35. DC-Coupled, Noninverting,  
Figure 35 shows the dc-coupled, noninverting, dual  
power-supply circuit configuration used as the basis  
for the ±5V Electrical Characteristics table and  
Typical Characteristics curves. For test purposes, the  
input impedance is set to 50with a resistor to  
ground; the output impedance is set to 50with a  
series output resistor. Voltage swings reported in the  
specifications are taken directly at the input and  
output pins while load powers (dBm) are defined at a  
matched 50load. For the circuit of Figure 35, the  
total effective amplifier loading is 100|| (RF + RG) .  
For example, with a gain of +2V/V with RF and RG  
equal to 604, the equivalent amplifier loading is  
100|| 1208= 92.3. The disable control line  
(DIS) is typically left open to ensure normal amplifier  
operation. Note that while most of the information  
presented in this data sheet was characterized with  
100loading, performance with a standard video  
loading of 150has negligible impact on  
performance. Any changes in performance are  
typically improved over 100loading because of  
lower output current demands.  
Bipolar-Supply, Specification and Test Circuit  
Figure 36 illustrates the dc-coupled, inverting  
configuration used as the basis of the Inverting  
Typical Characteristic curves. Inverting operation  
offers several performance benefits. Since there is no  
common-mode signal across the input stage, the slew  
rate for inverting operation is higher and the distortion  
performance is slightly improved. An additional input  
resistor, RM, is included in Figure 36 to set the input  
impedance equal to 50. The parallel combination of  
RM and RG sets the input impedance. Both the  
noninverting and inverting applications of Figure 35  
and Figure 36 benefit from optimizing the feedback  
resistor (RF) value for bandwidth (see the discussion  
in the Gain Setting section). The typical design  
sequence is to select the RF value for best  
bandwidth, set RG for the gain, and then set RM for  
the desired input impedance. As the gain increases  
for the inverting configuration, a point is reached  
where RG equals 50and RM is removed; thus, the  
input match is set by RG only. With RG fixed to  
achieve an input match to 50, RF is simply  
increased to increase gain. This approach, however,  
quickly reduces the achievable bandwidth at such  
high gains. For gains greater than 10V/V,  
noninverting operation is recommended to maintain  
broader bandwidth.  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
13  
Product Folder Link(s): OPA3695  
 
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
simple resistive divider from the +5V supply (two  
+5V  
604resistors). The input signal is then ac-coupled  
into this midpoint voltage bias. The input voltage can  
+
0.1mF  
6.8mF  
swing to within 1.6V of either supply pin, giving a  
1.8VPP input signal range centered between the  
supply pins. The input impedance matching resistor  
(60.4) used for testing is adjusted to give a 50Ω  
input match when the parallel combination of the  
biasing divider network is included. The gain resistor  
(RG) is ac-coupled, giving the circuit a dc gain of  
+1V/V, which puts the input dc bias voltage (2.5V) on  
the output as well. Again, on a single +5V supply, the  
output voltage can swing to within 1V of either supply  
DIS  
50W  
VO  
1/3  
OPA3695  
50W Source  
50W Load  
RG  
RF  
VI  
RM  
pin while delivering ±90mA output current.  
A
0.1mF  
6.8mF  
+
demanding 100load to a midpoint bias is used in  
this characterization circuit. The new output stage  
used in the OPA3695 can deliver large bipolar output  
current into this midpoint load with minimal crossover  
distortion, as illustrated by the +5V supply,  
third-harmonic distortion plots.  
-5V  
Figure 36. DC-Coupled, Inverting, Bipolar-Supply,  
Specification and Test Circuit  
Notice that in this configuration (shown in Figure 36),  
the noninverting input is tied directly to ground.  
Because the internal design for the OPA3695 is  
current-feedback, trying to achieve improved dc  
accuracy by including a resistor on the noninverting  
input to ground is ineffective. Using a direct short to  
ground on the noninverting input reduces both the  
contribution of the dc bias current and the noise  
current to the output error. While the external RM is  
used here to match with the 50source from the test  
equipment, the input impedance in this configuration  
is limited to the RG resistor. Removing RM does not  
strongly impact the dc operating point because the  
short on the noninverting input of Figure 36 provides  
the dc operating voltage. This application of the  
OPA3695 provides a very broadband, high-output  
signal inverter.  
+VS  
+5V  
+
0.1mF  
6.8mF  
50W Source  
0.1mF  
604W  
604W  
DIS  
VO 100W  
VI  
1/3  
OPA3695  
60.4W  
VS/2  
RF  
348W  
RG  
49.9W  
0.1mF  
Figure 37. AC-Coupled, G = +8V/V, Single-Supply  
Specification and Test Circuit  
SINGLE-SUPPLY OPERATION  
The OPA3695 may be used over a single-supply  
range of +3.5V to +12V. Though not a rail-to-rail  
output design, the OPA3695 requires minimal input  
and output voltage headroom compared to other  
very-wideband video buffer amplifiers. The key  
requirement of broadband single-supply operation is  
to maintain input and output signal swings within the  
useable voltage ranges at both the input and the  
output.  
While the circuit of Figure 37 shows +5V  
single-supply operation, this same circuit may be  
used for single supplies that range as high as +12V  
nominal. The noninverting input bias resistors are  
relatively low in Figure 37 to minimize output dc offset  
as a result of noninverting input bias current. At  
higher signal-supply voltages, these resistors should  
be increased in order to limit the added supply  
current drawn through this path.  
The circuit of Figure 37 shows the single-supply  
ac-coupled, gain of +8V/V, video buffer circuit used  
as the basis for the Electrical Characteristics table  
and Typical Characteristics curves. The circuit of  
Figure 37 establishes an input midpoint bias using a  
14  
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
 
 
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
Figure 38 shows the ac-coupled,  
G = +2V/V,  
+5V  
single-supply specification and test circuit. Once  
again, the noninverting input is dc-biased at  
midsupply to put that same VS/2 at the output pin.  
22pF  
100W  
226W  
VI  
50W  
+VS  
+5V  
22pF  
1/3  
OPA3695  
VO  
50W  
0W  
Source  
+
0.1mF  
6.8mF  
50W Source  
0.1mF  
RF  
604W  
604W  
604W  
DIS  
VO 100W  
VI  
RG  
1/3  
OPA3695  
60.4W  
604W  
-5V  
VS/2  
RF  
499W  
Figure 39. Line Driver with 40MHz Low-Pass  
Active Filter  
RG  
499W  
This type of filter depends on a low output impedance  
from the amplifier through very high frequencies to  
continue to provide an increasing attenuation with  
frequency. As the amplifier output impedance rises  
with frequency, any input signal or noise starts to  
feed directly through to the output via the feedback  
capacitor. Because the OPA3695 used in Figure 39  
has a 900MHz bandwidth, the active filter continues  
to roll-off through frequencies that exceed 200MHz.  
Figure 40 shows the frequency response for the filter  
of Figure 39, where the desired 40MHz cutoff is  
achieved and a 40dB/dec roll-off is held through very  
high frequencies.  
0.1mF  
Figure 38. AC-Coupled, G = +2V/V, Single-Supply  
Specification and Test Circuit  
HIGH-FREQUENCY ACTIVE FILTERS  
The extremely wide bandwidth of the OPA3695  
allows an extensive range of active filter topologies to  
be implemented with minimal amplifier bandwidth  
interaction in the filter shape. While Sallen-Key filters  
work very well with current-feedback amplifiers, the  
use of multiple feedback (MFB) filters is not  
9
6
recommended because an MFB filter places  
a
capacitor in the feedback path which in turn  
eliminates compensation and results in an oscillator.  
In general, given a desired filter ωO, the amplifier  
should have a minimum of 10X ωO to minimize filter  
interaction with the amplifier frequency response.  
Figure 39 illustrates an example gain of +2 line driver  
using the OPA3695 that incorporates a 40MHz  
low-pass Butterworth response with only a few  
external components. The filter resistor values have  
been adjusted slightly here from an ideal filter  
analysis to account for parasitic effects.  
3
0
-3  
-6  
-9  
-12  
-15  
-18  
-21  
-24  
1
10  
Frequency (MHz)  
100  
1000  
Figure 40. 40MHz Low-Pass Active Filter  
Response  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
15  
Product Folder Link(s): OPA3695  
 
 
 
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
HIGH-SPEED INSTRUMENTATION  
AMPLIFIER  
MULTIPLEXED CONVERTER DRIVER  
The converter driver in Figure 42 multiplexes among  
the three input signals with gains of +2V/V, +4V/V,  
and +8V/V. The OPA3695 enable and disable times  
support multiplexing among video signals. The  
make-before-break disable characteristic of the  
OPA3695 ensures that the output is always under  
control. To avoid large switching glitches, it is best to  
switch when the signal on the amplifier inputs are  
very close to each other.  
Figure 41 shows an instrumentation amplifier circuit  
based on the OPA3695. Because all three amplifiers  
are on the same silicon die, the offset matching  
between inputs makes this configuration an attractive  
input  
stage  
for  
this  
application.  
The  
differential-to-single-ended gain for this circuit is  
2V/V. The inputs are high-impedance, with only 1.2pF  
to ground at each input. The loads on the OPA3695  
outputs are equal for the best harmonic distortion  
possible.  
The voltage difference appearing between the  
inverting node and the noninverting node should not  
exceed ±1.2V. This difference can occur when the  
individual amplifier is disabled and a voltage is  
applied at the summing node of the three amplifiers.  
The resulting inverting node voltage of the disabled  
amplifier is easily calculated by using simple resistor  
voltage divider methods. In general, as the gain of the  
amplifier increases, the less impact this issue has on  
the system because of the increased RF/RG ratio.  
V1  
301W  
301W  
1/3  
OPA3695  
604W  
604W  
604W  
604W  
1/3  
VOUT  
OPA3695  
The output resistors isolate the outputs from each  
other when switching between channels. The  
feedback network of the disabled channels forms part  
of the load seen by the enabled amplifier, attenuating  
the signal slightly.  
604W  
604W  
1/3  
OPA3695  
V2  
Figure 41. High-Speed Instrumentation Amplifier  
0.1mF  
V1  
100W  
100W  
100W  
4.99kW  
1/3  
OPA3695  
0.1mF  
4.99kW  
RG  
604W  
RF  
604W  
+5V  
REFT  
+3.5V  
REFB  
+1.5V  
V2  
0.1mF  
1/3  
OPA3695  
+In  
ADS828  
RG  
169W  
RF  
511W  
10-Bit  
100pF  
75MSPS  
-In  
CM  
V3  
0.1mF  
1/3  
OPA3695  
RG  
57.6W  
RF  
402W  
Selection  
Logic  
Figure 42. Multiplexed Converter Driver  
16  
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
 
 
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
DESIGN-IN TOOLS  
OUTPUT CURRENT AND VOLTAGE  
The OPA3695 provides output voltage and current  
capabilities that can easily support multiple video  
loads and/or 100loads with very low distortion.  
Under no-load conditions at +25°C, the output voltage  
typically swings to 1V of either supply rail. Into a 15Ω  
load (the minimum tested load), it is tested to deliver  
±120mA.  
DEMONSTRATION BOARDS  
A printed circuit board (PCB) is available to assist in  
the initial evaluation of circuit performance using the  
OPA3695. The fixture is offered free of charge as an  
unpopulated PCB, delivered with a user's guide. The  
summary information for this fixture is shown in  
Table 1.  
The specifications described above, though familiar in  
the industry, consider voltage and current limits  
separately. In many applications, it is the voltage ×  
current, or V-I product, which is more relevant to  
circuit operation. Refer to the Output Voltage and  
Current Limitations plot (Figure 18) in the Typical  
Characteristics. The X- and Y-axes of this graph  
show the zero-voltage output current limit and the  
zero-current output voltage limit, respectively. The  
four quadrants give a more detailed view of the  
OPA3695 output drive capabilities, noting that the  
graph is bounded by a Safe Operating Area of 1W  
maximum internal power dissipation. Superimposing  
resistor load lines onto the plot shows that the  
OPA3695 can drive ±3.4V into 20or ±3.7V into 50Ω  
without exceeding either the output capabilities or the  
1W dissipation limit. A 100load line (the standard  
test-circuit load) shows full ±3.8V output swing  
capability, as shown in the Typical Characteristics.  
Table 1. Demonstration Fixture  
ORDERING  
NUMBER  
LITERATURE  
NUMBER  
PRODUCT  
PACKAGE  
OPA3695IDBQ,  
noninverting  
SSOP-16  
DEM-OPA-SSOP-3C  
DEM-OPA-SSOP-3D  
SBOU047  
SBOU046  
OPA3695IDBQ,  
inverting  
SSOP-16  
The demonstration fixture can be requested at the  
Texas Instruments web site (www.ti.com) through the  
OPA3695 product folder.  
OPERATING SUGGESTIONS  
GAIN SETTING  
Similar to other current-feedback amplifiers, the  
OPA3695 compensation is dictated by the feedback  
resistor—RF. As the resistance increases, more  
compensation is added to the amplifier. It is important  
to realize that increasing the resistance too far is not  
recommended because this increase causes a zero  
to form on the inverting input as a result of stray  
capacitance. In general, RF should not exceed 1.5kΩ  
to 2k, or else stability is a concern. Table 2 shows  
the recommended feedback values for common gain  
settings. These values are a good starting point; fine  
tuning of the resistor value(s) should be done to  
account for individual PCB designs and other factors.  
The minimum specified output voltage and current  
specifications over temperature are set by worst-case  
simulations at the cold temperature extreme. Only at  
cold startup do the output current and voltage  
decrease to the numbers shown in the  
over-temperature min/max specifications. As the  
output transistors deliver power, the junction  
temperatures increase, which decreases the VBE  
s
(increasing the available output voltage swing) and  
increases the current gains (increasing the available  
output current). In steady-state operation, the  
available output voltage and current are always  
greater than that shown in the over-temperature  
characteristics since the output stage junction  
temperatures are higher than the minimum specified  
operating ambient.  
Table 2. Recommended Feedback Resistor—RF  
±5V OR 10V  
SUPPLY  
±2.5V OR 5V  
SUPPLY  
GAIN (V/V)  
+1  
+2, –1  
+4  
909  
604Ω  
511Ω  
402Ω  
249Ω  
750Ω  
499Ω  
453Ω  
348Ω  
162Ω  
To maintain maximum output stage linearity, no  
output short-circuit protection is provided. This  
configuration is not normally a problem, because  
most applications include a series matching resistor  
at the output that limits the internal power dissipation  
if the output side of this resistor is shorted to ground.  
However, shorting the output pin directly to an  
adjacent positive power-supply pin, in most cases,  
destroys the amplifier. If additional protection to a  
power-supply short is required, consider a small  
series resistor in the power-supply leads. Under  
heavy output loads, this resistor reduces the available  
output voltage swing. A 5series resistor in each  
supply lead, for example, limits the internal power  
+8  
+16  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
17  
Product Folder Link(s): OPA3695  
 
 
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
dissipation to < 1W for an output short while  
decreasing the available output voltage swing only  
0.5V, for up to 100mA desired load currents. Always  
place the 0.1µF power-supply decoupling capacitors  
after these supply-current limiting resistors directly on  
the device supply pins.  
DISTORTION PERFORMANCE  
The OPA3695 provides good distortion performance  
into a 100load on ±5V supplies. Relative to  
alternative solutions, the OPA3695 holds much lower  
distortion at higher frequencies (> 20MHz) than  
alternative solutions. Generally, until the fundamental  
signal reaches very high-frequency or power levels,  
the second harmonic dominates the distortion with a  
negligible third-harmonic component. Focusing then  
on the second harmonic, increasing the load  
impedance improves distortion directly. Remember  
that the total load includes the feedback network—in  
the noninverting configuration (see Figure 35), this  
value is the sum of RF + RG, while in the inverting  
configuration it is only RF (see Figure 36). Also,  
providing an additional supply decoupling capacitor  
(0.01µF) between the supply pins (for bipolar  
operation) improves the second-order distortion  
slightly (3dB to 6dB).  
DRIVING CAPACITIVE LOADS  
One of the most demanding, and yet very common,  
load conditions for an op amp is capacitive loading.  
Often, the capacitive load is the input of an ADC,  
including additional external capacitance, which may  
be recommended to improve ADC linearity.  
A
high-speed, high open-loop gain amplifier such as the  
OPA3695 can be very susceptible to decreased  
stability and may give closed-loop response peaking  
when a capacitive load is placed directly on the  
output pin. When the amplifier open-loop output  
resistance is considered, this capacitive load  
introduces an additional pole in the signal path,  
resulting in a feedback path zero that can decrease  
the phase margin. Several external solutions to this  
problem have been suggested. When the primary  
considerations are frequency response flatness,  
pulse response fidelity, and/or distortion, the simplest  
and most effective solution is to isolate the capacitive  
load from the feedback loop by inserting a series  
isolation resistor between the amplifier output and the  
capacitive load. The isolation acts to reduce the  
phase lag from the capacitive load pole, thus  
increasing the phase margin and improving stability.  
The OPA3695 has very low third-order harmonic  
distortion—especially with high gains. This feature  
also produces  
a
high two-tone, third-order  
intermodulation intercept. Two graphs for this  
intercept are given in the in the Typical  
Characteristics; one for ±5V and one for +5V. The  
curves shown in each graph is defined at the 50Ω  
load when driven through a 50matching resistor, to  
allow direct comparisons to RF MMIC devices.  
The intercept is used to predict the intermodulation  
spurious levels for two closely-spaced frequencies. If  
the two test frequencies (f1 and f2) are specified in  
terms of average and delta frequency, fO = (f1 + f2)/2  
and Δf = |f2 – f1|/2, then the two, 3rd-order, close-in  
spurious tones appear at fO ±3 × Δf. The difference  
between two equal test tone power levels and these  
intermodulation spurious power levels is given by  
ΔdBc = 2 × (IM3 – PO), where IM3 is the intercept  
taken from the Typical Characteristics and PO is the  
power level in dBm at the 50load for one of the two  
closely-spaced test frequencies. For instance, at  
40MHz, the OPA3695 at a gain of +8V/V has an  
intercept of 35dBm at a matched 50load. If the full  
envelope of the two frequencies must be 2VPP at this  
load, this requires each tone to be 4dBm (1VPP). The  
third-order intermodulation spurious tones is then 2 ×  
(35 – 4) = 62dBc below the test tone power level  
(–79dBm).  
The Typical Characteristics show a Recommended  
RS vs Capacitive Load curve (Figure 33) to help the  
designer pick a value to give < 0.5dB peaking to the  
load. The resulting frequency response curves show  
a
0.5dB peaked response for several selected  
capacitive loads and recommended RS combinations.  
Parasitic capacitive loads greater than 2pF can begin  
to degrade the performance of the OPA3695. Long  
PCB traces, unmatched cables, and connections to  
other amplifier inputs can easily exceed this value.  
Always consider this effect carefully and add the  
recommended series resistor as close as possible to  
the OPA3695 output pin (see the Board Layout  
Guidelines section).  
The criterion for setting this RS resistor is a maximum  
bandwidth, flat frequency response at the load  
(< 0.5dB peaking). For the OPA3695 operating at a  
gain of +2V/V, the frequency response at the output  
pin is flat to begin with, allowing relatively small  
values of RS to be used for low capacitive loads.  
18  
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
NOISE PERFORMANCE  
DC ACCURACY AND OFFSET CONTROL  
The OPA3695 offers an excellent balance between  
voltage and current noise terms to achieve a low  
output noise under a variety of operating conditions.  
The input noise voltage (1.8nV/Hz) is very low for a  
unity-gain stable amplifier. This low input voltage  
noise was achieved at the price of higher  
noninverting input current noise (18pA/Hz). As long  
as the ac source impedance looking out of the  
noninverting input is less than 100, this current  
noise does not contribute significantly to the total  
output noise. The op amp input voltage noise and the  
two input current noise terms combine to give low  
output noise using the OPA3695. Figure 43 shows  
the op amp noise analysis model with all of the noise  
terms included. In this model, all noise terms are  
taken to be noise voltage or current density terms in  
either nV/Hz or pA/Hz.  
A current-feedback op amp such as the OPA3695  
provides exceptional bandwidth and slew rate, giving  
fast pulse settling but only moderate dc accuracy.  
The Electrical Characteristics show an input offset  
voltage comparable to high-speed voltage-feedback  
amplifiers. However, the two input bias currents are  
somewhat higher and are unmatched. Whereas bias  
current cancellation techniques are very effective with  
most voltage-feedback op amps, they do not  
generally reduce the output dc offset for wideband  
current-feedback op amps. Because the two input  
bias currents are unrelated in both magnitude and  
polarity, matching the source impedance looking out  
of each input to reduce the error contributions to the  
output is ineffective. Evaluating the configuration of  
Figure 35 using a gain of +2V/V, using worst-case  
+25°C input offset voltage, and the two input bias  
currents, gives a worst-case output offset range equal  
to:  
ENI  
VOS = ±(NG ´ VOS) ± (IBN ´ RS/2 ´ NG) ± (IBI ´ RF)  
1/3  
= ±(2 ´ 3.5mV) ± (30mA ´ 25W ´ 2) ± (60mA ´ 604W)  
= ±7mV ± 1.5mV ± 36.2mV  
EO  
OPA3695  
RS  
IBN  
= ±44.7mV  
ERS  
where NG = noninverting signal gain.  
RF  
4kTRS  
Minimizing the resistance seen by the noninverting  
input also minimizes the output dc error. For  
4kTRF  
IBI  
RG  
improved dc precision in  
a wideband low-gain  
4kT  
RG  
4kT = 1.6E -20J  
at 290°K  
amplifier, consider the OPA842 where a bipolar input  
is acceptable (low source resistance) or the OPA656  
where a JFET input is required.  
Figure 43. Op Amp Noise Model  
DISABLE OPERATION  
The total output spot noise voltage can be computed  
as the square root of the sum of all squared output  
noise voltage contributors. Equation 1 shows the  
general form for the output noise voltage using the  
terms shown in Figure 43.  
The OPA3695 provides an optional disable feature  
that can be used to reduce system power. If the VDIS  
control pin is left unconnected, the OPA3695  
operates normally. This shutdown is intended only as  
a power-savings feature. Forward path isolation when  
disabled is very good for small signals when  
configured for low gains. However, large-signal  
isolation is not ensured because of the ±1.2V  
limitation between the inverting node and the  
noninverting node. Failure to properly account for this  
voltage may cause undesirable responses in the  
output signal when multiplexed. Configuring the  
amplifier for high gains helps minimize this impact,  
but it is not ensured; proper analysis should be done  
by the designer.  
EO  
=
ENI2 + (IBNRS)2 + 4kTRS NG2 + (IBIRF)2 + 4kTRFNG  
(1)  
Dividing this expression through by noise gain (NG =  
1 + RF/RG) gives the equivalent input-referred spot  
noise voltage at the noninverting input, as shown in  
Equation 2.  
2
IBIRF  
NG  
4kTRF  
NG  
EN =  
ENI2 + (IBNRS)2 + 4kTRS +  
+
(2)  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
19  
Product Folder Link(s): OPA3695  
 
 
 
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
Turn-on time is very quick from the shutdown  
condition (typically < 25ns). Turn-off time strongly  
depends on the selected gain configuration and load,  
but is typically 1µs for the circuit of Figure 35. To shut  
down, the control pin must be asserted low. This logic  
control is referenced to the positive supply, as the  
simplified circuit of Figure 44 shows.  
THERMAL ANALYSIS  
The OPA3695 does not require heatsinking or airflow  
in most applications. Maximum desired junction  
temperature sets the maximum allowed internal  
power dissipation as described here. In no case  
should the maximum junction temperature be allowed  
to exceed +150°C.  
+VS  
Operating junction temperature (TJ) is given by TA  
+
PD × θJA. The total internal power dissipation (PD) is  
the sum of quiescent power (PDQ) and additional  
power dissipated in the output stage (PDL) to deliver  
load power. Quiescent power is simply the specified  
no-load supply current times the total supply voltage  
across the part. PDL depends on the required output  
signal and load but would, for a grounded resistive  
load, be at a maximum when the output is fixed at a  
voltage equal to 1/2 either supply voltage (for equal  
bipolar supplies). Under this worst-case condition,  
15kW  
Q1  
2
PDL = VS /(4 × RL) where RL includes feedback  
110kW  
network loading. This value is the absolute highest  
power that can be dissipated for a given RL. All actual  
applications dissipate less power in the output stage.  
25kW  
-VS  
IS  
VDIS  
Control  
Note that it is the power in the output stage and not  
into the load that determines internal power  
dissipation.  
Figure 44. Simplified Disable Control Circuit  
In normal operation, base current to Q1 is provided  
through the 110kresistor while the emitter current  
through the 15kresistor sets up a voltage drop that  
is inadequate to turn on the two diodes in the Q1  
emitter. As VDIS is pulled low, additional current is  
pulled through the 15kresistor, eventually turning  
on these two diodes (80µA). At this point, any  
further current pulled out of VDIS goes through those  
diodes, holding the emitter-base voltage of Q1 at  
approximately 0V. This sequence shuts off the  
collector current out of Q1, turning the amplifier off.  
The supply current in the shutdown mode is only that  
required to operate the circuit of Figure 44.  
As a worst-case example, compute the maximum TJ  
using an OPA3695IDBQ (SSOP-16 package) in the  
circuit of Figure 35 operating at the maximum  
specified ambient temperature of +85°C and driving a  
grounded 100load at VS/2. Maximum internal  
power is:  
PD = 10V ´ 42.6mA + 3 ´ 52/(4 ´ (100W || 1.2kW)) = 629mW  
Maximum TJ = +85°C + (0.629W ´ 80°C/W) = 135°C  
Actual applications operate at  
a lower junction  
temperature than the +135°C computed above. This  
condition is because the RMS voltage of the output  
signals vary, along with the fact that part of the  
quiescent current is steered to the output, thus  
reducing the 10V × 42.6mA dominant term. Compute  
the actual output stage power to get an accurate  
estimate of maximum junction temperature, or use  
the results shown here as an absolute worst case  
maximum scenario.  
The shutdown feature for the OPA3695 is  
a
positive-supply-referenced, current-controlled  
interface. Open-collector (or drain) interfaces are  
most effective, as long as the controlling logic can  
sustain the resulting voltage (in the open mode) that  
appears at the VDIS pin. That voltage is one diode  
below the positive supply voltage applied to the  
OPA3695. For voltage output logic interfaces, the  
on/off voltage levels described in the Electrical  
Characteristics apply only for a +5V positive supply  
on the OPA3695. An open-drain interface is  
recommended for shutdown operation using a higher  
positive supply for the OPA3695 and/or logic families  
with inadequate high-level voltage swings.  
20  
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
 
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
BOARD LAYOUT GUIDELINES  
feedback resistor, rather than a direct short, is  
required for the unity-gain follower application. A  
Achieving  
optimum  
performance  
with  
a
current-feedback op amp requires  
resistor—even in the unity-gain  
a
feedback  
follower  
high-frequency amplifier such as the OPA3695  
requires careful attention to PCB layout parasitics and  
external component types. Recommendations that  
optimize OPA3695 performance include:  
configuration—to control stability. Good axial metal  
film or surface-mount resistors have approximately  
0.2pF in shunt with the resistor. For resistor values  
greater than 2.0k, this parasitic capacitance can  
add a pole and/or zero below 400MHz that can affect  
circuit operation. Keep resistor values as low as  
possible consistent with load driving considerations.  
a) Minimize parasitic capacitance to any ac ground  
for all of the signal I/O pins. Parasitic capacitance on  
the output can cause instability; on the noninverting  
input, it can react with the source impedance to  
cause unintentional bandlimiting. To reduce  
unwanted capacitance, create a window around the  
signal I/O pins in all of the ground and power planes  
around those pins. Otherwise, ground and power  
planes should be unbroken elsewhere on the board.  
d) Connections to other wideband devices on the  
PCB may be made with short direct traces or through  
onboard transmission lines. For short connections,  
consider the trace and the input to the next device as  
a lumped capacitive load. Relatively wide traces  
(50mils to 100mils, or 1,27mm to 2,54mm) should be  
used, preferably with ground and power planes  
opened up around them. Estimate the total capacitive  
load and set RS from the plot of Recommended RS vs  
Capacitive Load (Figure 33). Low parasitic capacitive  
loads (< 4pF) may not need an RS because the  
OPA3695 is nominally compensated to operate with a  
2pF parasitic load. If a long trace is required, and the  
6dB signal loss intrinsic to a doubly-terminated  
transmission line is acceptable, implement a matched  
impedance transmission line using microstrip or  
stripline techniques (consult an ECL design handbook  
for microstrip and stripline layout techniques). A 50Ω  
environment is normally not necessary on board, and  
in fact, a higher impedance environment improves  
distortion, as shown in the distortion versus load  
plots. With a characteristic board trace impedance  
defined based on board material and trace  
dimensions, a matching series resistor into the trace  
from the output of the OPA3695 is used, as well as a  
terminating shunt resistor at the input of the  
destination device. Remember also that the  
terminating impedance is the parallel combination of  
the shunt resistor and the input impedance of the  
destination device; this total effective impedance  
should be set to match the trace impedance. If the  
6dB attenuation of a doubly-terminated transmission  
b) Minimize the distance (< 0.25” or 6,35mm) from  
the power-supply pins to high-frequency 0.1µF  
decoupling capacitors. At the device pins, the ground  
and power-plane layout should not be in close  
proximity to the signal I/O pins. Avoid narrow power  
and ground traces to minimize inductance between  
the pins and the decoupling capacitors. The  
power-supply connections should always be  
decoupled with these capacitors. Larger (2.2µF to  
6.8µF) decoupling capacitors, effective at lower  
frequency, should also be used on the supply pins.  
These capacitors may be placed somewhat farther  
from the device and may be shared among several  
devices in the same area of the PCB.  
c) Careful selection and placement of external  
components  
performance of the OPA3695. Use resistors that  
have low reactance at high frequencies.  
preserve  
the  
high-frequency  
Surface-mount resistors work best and allow a tighter  
overall layout. Metal film and carbon composition  
axially-leaded resistors can also provide good  
high-frequency performance. Again, keep the leads  
and PCB trace length as short as possible. Never use  
wirewound type resistors in  
a
high-frequency  
application. The output pin and inverting input pin are  
the most sensitive to parasitic capacitance; therefore,  
always position the series output resistor, if any, as  
close as possible to the output pin. Other network  
components, such as noninverting input termination  
resistors, should also be placed close to the package.  
Where double-side component mounting is allowed,  
place the feedback resistor directly under the  
package on the other side of the board between the  
output and inverting input pins. The frequency  
response is primarily determined by the feedback  
resistor value, as described previously. Increasing its  
value reduces the bandwidth, while decreasing it  
gives a more peaked frequency response. The 604Ω  
feedback resistor (used in the typical performance  
specifications at a gain of +2V/V on ±5V supplies) is  
a good starting point for design. Note that a 909Ω  
line is unacceptable,  
a
long trace can be  
series-terminated at the source end only. Treat the  
trace as a capacitive load in this case and set the  
series resistor value as illustrated in the plot of  
Figure 33. This configuration does not preserve signal  
integrity as well as a doubly-terminated line. If the  
input impedance of the destination device is low,  
there will be some signal attenuation as a result of  
the voltage divider formed by the series output into  
the terminating impedance.  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
21  
Product Folder Link(s): OPA3695  
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
e) Socketing a high-speed part such as the  
+VCC  
OPA3695 is not recommended. The additional lead  
length and pin-to-pin capacitance introduced by the  
socket can create an extremely troublesome parasitic  
network, which can make it almost impossible to  
achieve a smooth, stable frequency response. Best  
results are obtained by soldering the OPA3695  
directly onto the board.  
External  
Pin  
Internal  
Circuitry  
-VCC  
Figure 45. Internal ESD Protection  
INPUT AND ESD PROTECTION  
The OPA3695 is built using a very high-speed  
complementary bipolar process. The internal junction  
breakdown voltages are relatively low for these very  
small geometry devices. These breakdowns are  
reflected in the Absolute Maximum Ratings table. All  
device pins are protected with internal ESD protection  
diodes to the power supplies, as shown in Figure 45.  
These diodes provide moderate protection to input  
overdrive voltages above the supplies as well. The  
protection diodes can typically support 30mA  
continuous current. Where higher currents are  
possible (for example, in systems with ±15V supply  
parts driving into the OPA3695), current limiting  
series resistors may be added on the noninverting  
input. Keep this resistor value as low as possible;  
high values degrade both noise performance and  
frequency response.  
22  
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
 
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
EVALUATION MODULE  
impedance, but it is not required. Attention to the  
To evaluate the OPA3695, an evaluation module  
voltage appearing at each disable pin is required to  
(EVM) is available. This EVM allows for testing the  
ensure proper operation of this feature. The voltage  
OPA3695 in many different systems. Inputs and  
at the disable pin is shown in the Electrical  
outputs include SMA connectors commonly found in  
Characteristics section of this data sheet.  
high-frequency systems along with 50characteristic  
impedance traces. Because the traces are very short,  
changing the input and output terminations resistors  
from 49.9to 75has essentially no impact when  
evaluating video signals. Several unpopulated  
component pads are found on the EVM to allow for  
different input and output configurations as dictated  
by the user.  
This EVM is designed to be primarily used with split  
supplies from ±2.5V up to ±6V. This EVM can be  
used with a 5V single-supply up to 12V, but care  
must be taken to account for the input termination  
resistor connections to ground. Adiitionally, the 100uF  
bypass capcitors C1 and C2 are rate at 10V. If single  
supply is used with more than 10V applied, these  
capacitors should be changed to accomodate the  
increased supply voltage. The OPA3695 allowable  
input range is defined in the Electrical Characteristics  
section of this datasheet and must be adhered to for  
proper operation. Also note that the gain setting  
resistors are also connected to ground. Thus, any dc  
offset is increased proportionally by the gain. As  
By default, all channels of the EVM are configured for  
a noninverting gain of +2V/V. If inverting configuration  
or differential input configuration is desired, then  
simply replacing R1, R4, and R7 with desired  
resistors allows these configurations to be set up  
quite easily. Also, the feedback and gain resistors  
can be easily replaced to allow for any gain desired.  
such, using the EVM as  
a
split supply is  
recommended even if the final use is single-supply.  
Example: if the final usage is to be 12V single-supply,  
then using ±6V supplies simplifies the dc reference  
Note that even though the default gain of the  
OPA3695 is +2V/V, or 6dB, the output 49.9source  
termination resistors (R13, R14, and R15) and the  
voltage to mid-rail—or an equivalent 6V for  
single-supply configuration.  
a
user-applied  
50Ω  
end-termination  
resistance  
commonly found in test systems makes the overall  
system gain appear as 0dB.  
Figure 46 shows the OPA3695EVM schematic.  
Figure 47 to Figure 50 illustrate the four layers of the  
EVM PCB, incorporating standard high-speed layout  
practices. Table 3 lists the Bill of Materials for the  
EVM as supplied from Texas Instruments.  
Each channel's disable control is independently  
configured. By default, the use of jumpers JP1, JP2,  
and JP3 allows for a quick and easy method to  
evaluate the disable function of the OPA3695.  
However, if this control must be externally controlled,  
then using the SMA connectors J10, J11, and J12 is  
recommended. The termination resistors R19, R20,  
and R21 should to be changed to match the source  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
23  
Product Folder Link(s): OPA3695  
 
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
+
+
Figure 46. OPA3695D EVM Schematic  
24  
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
Figure 47. OPA3695D EVM PCB: Top Layer  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
25  
Product Folder Link(s): OPA3695  
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
Figure 48. OPA3695D EVM PCB: Layer 2  
26  
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
Figure 49. OPA3695D EVM PCB: Layer 3  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
27  
Product Folder Link(s): OPA3695  
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
Figure 50. OPA3695D EVM PCB: Bottom Layer  
28  
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
OPA3695EVM Bill of Materials  
Table 3. OPA3695D EVM  
MANUFACTURER  
PART NUMBER  
DISTRIBUTOR  
PART NUMBER  
ITEM  
REF DES  
QTY  
DESCRIPTION  
Bead, Ferrite, 3A, 80  
SMD SIZE  
1
FB1, FB2  
2
1206  
(Steward) HI1206N800R-00  
(AVX) TPSC107K010R0100  
(Digi-Key) 240-1010-1-ND  
(Digi-Key) 478-1765-1-ND  
Capacitor, 100µF, Tantalum, 10V, 10%,  
Low-ESR  
2
C1, C2  
2
C
3
4
C6, C10  
2
6
Open  
0603  
0603  
C3–C5, C7–C9  
Capacitor, 0.1µF, Ceramic, 16V, X7R  
(AVX) 0603YC104KAT2A  
(KOA) RK73H1ETTP6040F  
(Digi-Key) 478-1239-1-ND  
(Garrett)  
RK73H1ETTP6040F  
5
6
7
R10–R12  
R16–R18  
R1, R4, R7  
3
3
3
Resistor, 604, 1/16W, 1%  
Open  
0402  
0603  
0603  
(Digi-Key)  
RHM0.0GCT-ND  
Resistor, 0, 1/10W  
(ROHM) MCR03EZPJ000  
(ROHM) MCR03EZPFX49R9  
(ROHM) MCR03EZPFX1000  
(ROHM) MCR03EZPFX6040  
(ROHM) MCR03EZPFX1001  
(ROHM) MCR03EZPFX4991  
R2, R5, R8,  
R13–R15  
(Digi-Key)  
RHM49.9HCT-ND  
8
6
3
3
3
3
Resistor, 49.9, 1/10W, 1%  
Resistor, 100, 1/10W, 1%  
Resistor, 604, 1/10W, 1%  
Resistor, 1k, 1/10W, 1%  
Resistor, 4.99k, 1/10W, 1%  
0603  
0603  
0603  
0603  
0603  
(Digi-Key)  
RHM100HCT-ND  
9
R25–R27  
R3, R6, R9  
R22–R24  
R19–R21  
(Digi-Key)  
RHM604HCT-ND  
10  
11  
12  
(Digi-Key)  
RHM1.00KHCT-ND  
(Digi-Key)  
RHM4.99KHCT-ND  
13  
14  
15  
16  
17  
18  
19  
20  
J13–J15  
J1–J12  
3
12  
3
Jack, Banana Receptance, 0.25" dia. hole  
Connector, edge, SMA PCB Jack  
Header, 0.1" CTRS, 0.025" square pins  
Shunts  
(SPC) 813  
(Newark) 39N867  
(Johnson) 142-0701-801  
(Newark) 90F2624  
JP1–JP3  
JP1–JP3  
2 possible (Sullins) PCB36SAAN  
(Sullins) SSC02SYAN  
(Keystone) 1808  
(Digi-Key) S1011E-36-ND  
(Digi-Key) S9002-ND  
(Digi-Key) 1808K-ND  
(Digi-Key) H343-ND  
3
4
Standoff, 4-40 hex, 0.625" length  
Screw, Phillips, 4-40, .250"  
IC, OPA3695DBQ  
4
(BF) PMS 440 0031 PH  
(TI) OPA3695DBQ  
U1  
1
1
Printed circuit board  
(TI) Edge# 6499960 Rev. A  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
29  
Product Folder Link(s): OPA3695  
OPA3695  
SBOS355AAPRIL 2008REVISED SEPTEMBER 2008 ............................................................................................................................................... www.ti.com  
Revision History  
Changes from Original (April 2008) to Revision A .......................................................................................................... Page  
Changed storage temperature range rating in Absolute Maximum Ratings table from –40°C to +125°C to –65°C to  
+125°C................................................................................................................................................................................... 2  
Added Evaluation Module section ....................................................................................................................................... 23  
30  
Submit Documentation Feedback  
Copyright © 2008, Texas Instruments Incorporated  
Product Folder Link(s): OPA3695  
OPA3695  
www.ti.com ............................................................................................................................................... SBOS355AAPRIL 2008REVISED SEPTEMBER 2008  
EVALUATION BOARD/KIT IMPORTANT NOTICE  
Texas Instruments (TI) provides the enclosed product(s) under the following conditions:  
This evaluation board/kit is intended for use for ENGINEERING DEVELOPMENT, DEMONSTRATION, OR EVALUATION PURPOSES  
ONLY and is not considered by TI to be a finished end-product fit for general consumer use. Persons handling the product(s) must have  
electronics training and observe good engineering practice standards. As such, the goods being provided are not intended to be complete  
in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including product safety and environmental  
measures typically found in end products that incorporate such semiconductor components or circuit boards. This evaluation board/kit does  
not fall within the scope of the European Union directives regarding electromagnetic compatibility, restricted substances (RoHS), recycling  
(WEEE), FCC, CE or UL, and therefore may not meet the technical requirements of these directives or other related directives.  
Should this evaluation board/kit not meet the specifications indicated in the User’s Guide, the board/kit may be returned within 30 days from  
the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER  
AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF  
MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE.  
The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims  
arising from the handling or use of the goods. Due to the open construction of the product, it is the user’s responsibility to take any and all  
appropriate precautions with regard to electrostatic discharge.  
EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY  
INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.  
TI currently deals with a variety of customers for products, and therefore our arrangement with the user is not exclusive.  
TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or  
services described herein.  
Please read the User’s Guide and, specifically, the Warnings and Restrictions notice in the User’s Guide prior to handling the product. This  
notice contains important safety information about temperatures and voltages. For additional information on TI’s environmental and/or  
safety programs, please contact the TI application engineer or visit www.ti.com/esh.  
No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or  
combination in which such TI products or services might be or are used.  
FCC Warning  
This evaluation board/kit is intended for use for ENGINEERING DEVELOPMENT, DEMONSTRATION, OR EVALUATION PURPOSES  
ONLY and is not considered by TI to be a finished end-product fit for general consumer use. It generates, uses, and can radiate radio  
frequency energy and has not been tested for compliance with the limits of computing devices pursuant to part 15 of FCC rules, which are  
designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may  
cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may  
be required to correct this interference.  
EVM WARNINGS AND RESTRICTIONS  
It is important to operate this EVM within the input voltage range of ±1.7V to ±6.5V dual supply and the output voltage range of 0V to ±6.5V.  
Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions  
concerning the input range, please contact a TI field representative prior to connecting the input power.  
Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM.  
Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification,  
please contact a TI field representative.  
During normal operation, some circuit components may have case temperatures greater than +85°C. The EVM is designed to operate  
properly with certain components above +85°C as long as the input and output ranges are maintained. These components include but are  
not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified  
using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during operation,  
please be aware that these devices may be very warm to the touch.  
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2008, Texas Instruments Incorporated  
Copyright © 2008, Texas Instruments Incorporated  
Submit Documentation Feedback  
31  
Product Folder Link(s): OPA3695  
PACKAGE OPTION ADDENDUM  
www.ti.com  
6-Aug-2021  
PACKAGING INFORMATION  
Orderable Device  
Status Package Type Package Pins Package  
Eco Plan  
Lead finish/  
Ball material  
MSL Peak Temp  
Op Temp (°C)  
Device Marking  
Samples  
Drawing  
Qty  
(1)  
(2)  
(3)  
(4/5)  
(6)  
OPA3695IDBQ  
ACTIVE  
SSOP  
DBQ  
16  
75  
RoHS & Green  
NIPDAU  
Level-2-260C-1 YEAR  
-40 to 85  
OP3695  
(1) The marketing status values are defined as follows:  
ACTIVE: Product device recommended for new designs.  
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.  
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.  
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.  
OBSOLETE: TI has discontinued the production of the device.  
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance  
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may  
reference these types of products as "Pb-Free".  
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.  
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based  
flame retardants must also meet the <=1000ppm threshold requirement.  
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.  
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.  
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation  
of the previous line and the two combined represent the entire Device Marking for that device.  
(6)  
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two  
lines if the finish value exceeds the maximum column width.  
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information  
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and  
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.  
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.  
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.  
Addendum-Page 1  
PACKAGE MATERIALS INFORMATION  
www.ti.com  
5-Jan-2022  
TUBE  
*All dimensions are nominal  
Device  
Package Name Package Type  
DBQ SSOP  
Pins  
SPQ  
L (mm)  
W (mm)  
T (µm)  
B (mm)  
OPA3695IDBQ  
16  
75  
506.6  
8
3940  
4.32  
Pack Materials-Page 1  
PACKAGE OUTLINE  
DBQ0016A  
SSOP - 1.75 mm max height  
SCALE 2.800  
SHRINK SMALL-OUTLINE PACKAGE  
C
SEATING PLANE  
.228-.244 TYP  
[5.80-6.19]  
.004 [0.1] C  
A
PIN 1 ID AREA  
14X .0250  
[0.635]  
16  
1
2X  
.189-.197  
[4.81-5.00]  
NOTE 3  
.175  
[4.45]  
8
9
16X .008-.012  
[0.21-0.30]  
B
.150-.157  
[3.81-3.98]  
NOTE 4  
.069 MAX  
[1.75]  
.007 [0.17]  
C A  
B
.005-.010 TYP  
[0.13-0.25]  
SEE DETAIL A  
.010  
[0.25]  
GAGE PLANE  
.004-.010  
[0.11-0.25]  
0 - 8  
.016-.035  
[0.41-0.88]  
DETAIL A  
TYPICAL  
(.041 )  
[1.04]  
4214846/A 03/2014  
NOTES:  
1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches.  
Dimensioning and tolerancing per ASME Y14.5M.  
2. This drawing is subject to change without notice.  
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not  
exceed .006 inch, per side.  
4. This dimension does not include interlead flash.  
5. Reference JEDEC registration MO-137, variation AB.  
www.ti.com  
EXAMPLE BOARD LAYOUT  
DBQ0016A  
SSOP - 1.75 mm max height  
SHRINK SMALL-OUTLINE PACKAGE  
16X (.063)  
[1.6]  
SEE  
DETAILS  
SYMM  
1
16  
16X (.016 )  
[0.41]  
14X (.0250 )  
[0.635]  
8
9
(.213)  
[5.4]  
LAND PATTERN EXAMPLE  
SCALE:8X  
SOLDER MASK  
OPENING  
SOLDER MASK  
OPENING  
METAL  
METAL  
.002 MAX  
[0.05]  
ALL AROUND  
.002 MIN  
[0.05]  
ALL AROUND  
SOLDER MASK  
DEFINED  
NON SOLDER MASK  
DEFINED  
SOLDER MASK DETAILS  
4214846/A 03/2014  
NOTES: (continued)  
6. Publication IPC-7351 may have alternate designs.  
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.  
www.ti.com  
EXAMPLE STENCIL DESIGN  
DBQ0016A  
SSOP - 1.75 mm max height  
SHRINK SMALL-OUTLINE PACKAGE  
16X (.063)  
[1.6]  
SYMM  
1
16  
16X (.016 )  
[0.41]  
SYMM  
14X (.0250 )  
[0.635]  
9
8
(.213)  
[5.4]  
SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.127 MM] THICK STENCIL  
SCALE:8X  
4214846/A 03/2014  
NOTES: (continued)  
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate  
design recommendations.  
9. Board assembly site may have different recommendations for stencil design.  
www.ti.com  
IMPORTANT NOTICE AND DISCLAIMER  
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE  
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”  
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY  
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD  
PARTY INTELLECTUAL PROPERTY RIGHTS.  
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate  
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable  
standards, and any other safety, security, regulatory or other requirements.  
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an  
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license  
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you  
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these  
resources.  
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with  
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for  
TI products.  
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE  
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2022, Texas Instruments Incorporated  

相关型号:

OPA3695IDBQ

具有禁用功能的超宽带电流反馈运算放大器 | DBQ | 16 | -40 to 85
TI

OPA3695IDBQG4

1 CHANNEL, VIDEO AMPLIFIER, PDSO16, GREEN, PLASTIC, SSOP-16
TI

OPA3695IDBQRG4

1 CHANNEL, VIDEO AMPLIFIER, PDSO16, GREEN, PLASTIC, SSOP-16
TI

OPA369AIDCKR

1.8V, 1レA max, Zer┆-Crossover RAIL-TO-RAIL I/O OPERATIONAL AMPLIFIER
BB

OPA369AIDCKR

1.8V, 700nA, Zerø-Crossover RAIL-TO-RAIL I/O OPERATIONAL AMPLIFIER
TI

OPA369AIDCKT

1.8V, 1レA max, Zer┆-Crossover RAIL-TO-RAIL I/O OPERATIONAL AMPLIFIER
BB

OPA369AIDCKT

1.8V, 700nA, Zerø-Crossover RAIL-TO-RAIL I/O OPERATIONAL AMPLIFIER
TI

OPA369_1

1.8V, 700nA, Zer?-Crossover RAIL-TO-RAIL I/O OPERATIONAL AMPLIFIER
TI

OPA37

Ultra-Low Noise Precision OPERATIONAL AMPLIFIERS
BB

OPA37

Ultra-Low Noise, Precision OPERATIONAL AMPLIFIERS
TI

OPA373

6.5MHz, 585UA, Rail-to-Rail I/O CMOS Operational Amplifier
BB

OPA373

CMOS Operational Amplifier
TI