SN54ABT162841WD [TI]

20-BIT BUS-INTERFACE D-TYPE LATCHES WITH 3-STATE OUTPUTS; 20位总线接口D类锁存器具有三态输出
SN54ABT162841WD
型号: SN54ABT162841WD
厂家: TEXAS INSTRUMENTS    TEXAS INSTRUMENTS
描述:

20-BIT BUS-INTERFACE D-TYPE LATCHES WITH 3-STATE OUTPUTS
20位总线接口D类锁存器具有三态输出

锁存器 输出元件
文件: 总8页 (文件大小:133K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
SN54ABT162841, SN74ABT162841  
20-BIT BUS-INTERFACE D-TYPE LATCHES  
WITH 3-STATE OUTPUTS  
SCBS665B – JUNE 1996 – REVISED MAY 1997  
SN54ABT162841 . . . WD PACKAGE  
SN74ABT162841 . . . DGG OR DL PACKAGE  
(TOP VIEW)  
Members of the Texas Instruments  
Widebus Family  
Output Ports Have Equivalent 25-Series  
Resistors, So No External Resistors Are  
Required  
1
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
1OE  
1Q1  
1Q2  
GND  
1Q3  
1Q4  
1LE  
1D1  
1D2  
GND  
1D3  
1D4  
2
3
State-of-the-Art EPIC-ΙΙB BiCMOS Design  
Significantly Reduces Power Dissipation  
4
5
Latch-Up Performance Exceeds 500 mA Per  
JEDEC Standard JESD-17  
6
7
V
V
CC  
CC  
Typical V  
< 0.8 V at V  
(Output Ground Bounce)  
OLP  
8
1Q5  
1Q6  
1Q7  
GND  
1Q8  
1Q9  
1Q10  
2Q1  
2Q2  
2Q3  
GND  
2Q4  
2Q5  
2Q6  
1D5  
1D6  
1D7  
GND  
1D8  
1D9  
1D10  
2D1  
2D2  
2D3  
GND  
2D4  
2D5  
2D6  
= 5 V, T = 25°C  
CC  
A
9
High-Impedance State During Power Up  
and Power Down  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
Distributed V  
Minimizes High-Speed Switching Noise  
and GND Pin Configuration  
CC  
Flow-Through Architecture Optimizes PCB  
Layout  
Package Options Include Plastic 300-mil  
Shrink Small-Outline (DL), Thin Shrink  
Small-Outline (DGG) Packages and 380-mil  
Fine-Pitch Ceramic Flat (WD) Package  
Using 25-mil Center-to-Center Spacings  
V
V
description  
CC  
CC  
2Q7  
2Q8  
GND  
2Q9  
2Q10  
2OE  
2D7  
2D8  
GND  
2D9  
2D10  
2LE  
These 20-bit transparent D-type latches feature  
noninverting 3-state outputs designed specifically  
for driving highly capacitive or relatively  
low-impedance loads. They are particularly  
suitable for implementing buffer registers, I/O  
ports, bidirectional bus drivers, and working  
registers.  
The ’ABT162841 can be used as two 10-bit latches or one 20-bit latch. While the latch-enable (1LE or 2LE) input  
is high, the Q outputs of the corresponding 10-bit latch follow the data (D) inputs. When LE is taken low, the  
Q outputs are latched at the levels set up at the D inputs.  
A buffered output-enable (1OE or 2OE) input can be used to place the outputs of the corresponding 10-bit latch  
in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state,  
the outputs neither load nor drive the bus lines significantly.  
The outputs, which are designed to sink up to 12 mA, include equivalent 25-series resistors to reduce  
overshoot and undershoot.  
OE does not affect the internal operation of the latches. Old data can be retained or new data can be entered  
while the outputs are in the high-impedance state.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Widebus and EPIC-ΙΙB are trademarks of Texas Instruments Incorporated.  
Copyright 1997, Texas Instruments Incorporated  
UNLESS OTHERWISE NOTED this document contains PRODUCTION  
DATA information current as of publication date. Products conform to  
specifications per the terms of Texas Instruments standard warranty.  
Production processing does not necessarily include testing of all  
parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN54ABT162841, SN74ABT162841  
20-BIT BUS-INTERFACE D-TYPE LATCHES  
WITH 3-STATE OUTPUTS  
SCBS665B – JUNE 1996 – REVISED MAY 1997  
description (continued)  
When V  
is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down.  
CC  
However, to ensure the high-impedance state above 2.1 V, OE should be tied to V  
the minimum value of the resistor is determined by the current-sinking capability of the driver.  
through a pullup resistor;  
CC  
The SN54ABT162841 is characterized for operation over the full military temperature range of –55°C to 125°C.  
The SN74ABT162841 is characterized for operation from –40°C to 85°C.  
FUNCTION TABLE  
(each 10-bit latch)  
INPUTS  
OUTPUT  
Q
OE  
L
LE  
H
H
L
D
H
L
H
L
L
L
X
X
Q
0
H
X
Z
2
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN54ABT162841, SN74ABT162841  
20-BIT BUS-INTERFACE D-TYPE LATCHES  
WITH 3-STATE OUTPUTS  
SCBS665B – JUNE 1996 – REVISED MAY 1997  
logic symbol  
1
EN2  
C1  
1OE  
1LE  
56  
28  
29  
EN4  
C3  
2OE  
2LE  
55  
54  
52  
51  
49  
48  
47  
45  
44  
43  
42  
41  
40  
38  
37  
36  
34  
33  
31  
30  
2
1D1  
1D2  
1D3  
1D4  
1D5  
1D6  
1D7  
1D8  
1D9  
1D10  
2D1  
2D2  
2D3  
2D4  
2D5  
2D6  
2D7  
2D8  
2D9  
2D10  
1D  
1Q1  
1Q2  
1Q3  
1Q4  
1Q5  
1Q6  
1Q7  
1Q8  
1Q9  
1Q10  
2Q1  
2Q2  
2Q3  
2Q4  
2Q5  
2Q6  
2Q7  
2Q8  
2Q9  
2Q10  
2
3
5
6
8
9
10  
12  
13  
14  
15  
16  
17  
19  
20  
21  
23  
24  
26  
27  
4
3D  
ThissymbolisinaccordancewithANSI/IEEEStd91-1984andIECPublication617-12.  
logic diagram (positive logic)  
1
28  
29  
1OE  
2OE  
2LE  
56  
1LE  
C1  
C1  
2
15  
1Q1  
2Q1  
55  
42  
1D  
1D  
1D1  
2D1  
To Nine Other Channels  
To Nine Other Channels  
3
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN54ABT162841, SN74ABT162841  
20-BIT BUS-INTERFACE D-TYPE LATCHES  
WITH 3-STATE OUTPUTS  
SCBS665B – JUNE 1996 – REVISED MAY 1997  
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)  
Supply voltage range, V  
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to 7 V  
CC  
Input voltage range, V (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to 7 V  
I
Voltage range applied to any output in the high or power-off state, V  
. . . . . . . . . . . . . . . . . . . –0.5 V to 5.5 V  
O
Current into any output in the low state, I  
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 mA  
O
Input clamp current, I (V < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –18 mA  
IK  
I
Output clamp current, I  
(V < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –50 mA  
OK  
O
Package thermal impedance, θ (see Note 2): DGG package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86°C/W  
JA  
DL package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74°C/W  
Storage temperature range, T  
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –65°C to 150°C  
stg  
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and  
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not  
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.  
NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.  
2. The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51.  
recommended operating conditions (see Note 3)  
SN54ABT162841 SN74ABT162841  
UNIT  
MIN  
4.5  
2
MAX  
MIN  
4.5  
2
MAX  
V
V
V
V
Supply voltage  
5.5  
5.5  
V
V
CC  
High-level input voltage  
Low-level input voltage  
Input voltage  
IH  
0.8  
0.8  
V
IL  
0
V
0
V
CC  
V
I
CC  
I
I
High-level output current  
Low-level output current  
Input transition rise or fall rate  
Power-up ramp rate  
–12  
12  
–12  
12  
mA  
mA  
ns/V  
µs/V  
°C  
OH  
OL  
t/v  
t/V  
Outputs enabled  
10  
10  
200  
–55  
200  
–40  
CC  
T
Operating free-air temperature  
125  
85  
A
NOTE 3: Unused inputs must be held high or low to prevent them from floating.  
PRODUCT PREVIEW information concerns products in the formative or  
design phase of development. Characteristic data and other  
specifications are design goals. Texas Instruments reserves the right to  
change or discontinue these products without notice.  
4
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN54ABT162841, SN74ABT162841  
20-BIT BUS-INTERFACE D-TYPE LATCHES  
WITH 3-STATE OUTPUTS  
SCBS665B – JUNE 1996 – REVISED MAY 1997  
electrical characteristics over recommended operating free-air temperature range (unless  
otherwise noted)  
T
= 25°C  
SN54ABT162841 SN74ABT162841  
A
PARAMETER  
TEST CONDITIONS  
UNIT  
MIN TYP  
MAX  
MIN  
MAX  
MIN  
MAX  
V
V
V
V
V
= 4.5 V,  
= 4.5 V,  
= 5 V,  
I = –18 mA  
–1.2  
–1.2  
–1.2  
V
IK  
CC  
CC  
CC  
I
I
I
I
I
I
I
= –1 mA  
= –1 mA  
= –3 mA  
= –12 mA  
= 8 mA  
2.5  
3
2.5  
3
2.5  
3
OH  
OH  
OH  
OH  
OL  
OL  
V
V
OH  
2.4  
2*  
2.4  
2.4  
2
V
= 4.5 V  
= 4.5 V  
CC  
CC  
0.4  
0.8  
0.8  
0.65  
0.8  
V
V
V
OL  
= 12 mA  
0.55*  
100  
mV  
hys  
V
= 0 to 5.5 V,  
CC  
I
±1  
±50  
±50  
10  
±1  
±50  
±50  
10  
±1  
±50  
±50  
10  
µA  
I
V = V  
I
or GND  
CC  
V
V
= 0 to 2.1 V,  
= 0.5 V to 2.7 V, OE = X  
CC  
O
µA  
µA  
µA  
µA  
I
I
I
I
OZPU  
OZPD  
OZH  
V
V
= 2.1 V to 0,  
= 0.5 V to 2.7 V, OE = X  
CC  
O
V
V
= 2.1 V to 5.5 V,  
= 2.7 V, OE 2 V  
CC  
O
V
V
= 2.1 V to 5.5 V,  
= 0.5 V, OE 2 V  
CC  
O
–10  
–10  
–10  
OZL  
I
I
I
V
V
V
= 0,  
V or V 4.5 V  
±100  
50  
±100  
50  
µA  
µA  
off  
CC  
CC  
CC  
I
O
Outputs high  
= 5.5 V,  
= 5.5 V,  
V
= 5.5 V  
50  
–100  
0.5  
CEX  
O
O
§
V
= 2.5 V  
–25  
–75  
–100  
0.5  
–25  
–25  
–100  
0.5  
mA  
O
Outputs high  
Outputs low  
V
= 5.5 V, I = 0,  
O
or GND  
CC  
CC  
I
89  
89  
89  
mA  
CC  
V = V  
I
Outputs disabled  
0.5  
0.5  
0.5  
V
= 5.5 V, One input at 3.4 V,  
CC  
Other inputs at V  
1.5  
1.5  
1.5  
mA  
I  
CC  
or GND  
CC  
V = 2.5 V or 0.5 V  
C
C
3.5  
9
pF  
pF  
i
I
V
O
= 2.5 V or 0.5 V  
o
* On products compliant to MIL-PRF-38535, this parameter does not apply.  
§
All typical values are at V  
= 5 V.  
CC  
This parameter is characterized, but not production tested.  
Not more than one output should be tested at a time, and the duration of the test should not exceed one second.  
This is the increase in supply current for each input that is at the specified TTL voltage level rather than V or GND.  
CC  
timing requirements over recommended ranges of supply voltage and operating free-air  
temperature (unless otherwise noted) (see Figure 1)  
V
T
= 5 V,  
= 25°C  
CC  
A
SN54ABT162841 SN74ABT162841  
UNIT  
MIN  
4
MAX  
MIN  
4
MAX  
MIN  
4
MAX  
t
w
t
su  
t
h
Pulse duration, LE high or low  
Setup time, data before LE↓  
Hold time, data after LE↓  
ns  
ns  
ns  
0.8  
1.8  
0.8  
1.8  
0.8  
1.8  
PRODUCT PREVIEW information concerns products in the formative or  
design phase of development. Characteristic data and other  
specifications are design goals. Texas Instruments reserves the right to  
change or discontinue these products without notice.  
5
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN54ABT162841, SN74ABT162841  
20-BIT BUS-INTERFACE D-TYPE LATCHES  
WITH 3-STATE OUTPUTS  
SCBS665B – JUNE 1996 – REVISED MAY 1997  
switching characteristics over recommended ranges of supply voltage and operating free-air  
temperature, C = 50 pF (unless otherwise noted) (see Figure 1)  
L
V
T
= 5 V,  
= 25°C  
CC  
A
SN54ABT162841 SN74ABT162841  
FROM  
(INPUT)  
TO  
(OUTPUT)  
PARAMETER  
UNIT  
MIN  
2.1  
3
TYP  
3.5  
4.3  
3.5  
4.1  
3.6  
4.6  
4.3  
3.6  
MAX  
4.5  
5.3  
4.5  
5.1  
4.7  
5.7  
5.7  
5.8  
MIN  
2.1  
3
MAX  
5.7  
6.2  
5.6  
6.1  
5.8  
6.7  
6.6  
8.4  
MIN  
2.1  
3
MAX  
5.2  
6
t
t
t
t
t
t
t
t
PLH  
PHL  
PLH  
PHL  
PZH  
PZL  
PHZ  
PLZ  
D
Q
Q
Q
Q
ns  
ns  
ns  
ns  
2.1  
2.8  
2
2.1  
2.8  
2
2.1  
2.8  
2
5.4  
5.8  
5.7  
6.5  
6.5  
7.1  
LE  
OE  
OE  
3
3
3
2.6  
2.2  
2.6  
2.2  
2.6  
2.2  
6
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN54ABT162841, SN74ABT162841  
20-BIT BUS-INTERFACE D-TYPE LATCHES  
WITH 3-STATE OUTPUTS  
SCBS665B – JUNE 1996 – REVISED MAY 1997  
PARAMETER MEASUREMENT INFORMATION  
7 V  
Open  
TEST  
/t  
S1  
S1  
500 Ω  
From Output  
Under Test  
t
Open  
7 V  
PLH PHL  
GND  
t
/t  
PLZ PZL  
C
= 50 pF  
t
/t  
Open  
L
PHZ PZH  
500 Ω  
(see Note A)  
3 V  
0 V  
LOAD CIRCUIT  
Timing Input  
Data Input  
1.5 V  
t
w
t
t
h
su  
3 V  
0 V  
3 V  
0 V  
Input  
1.5 V  
1.5 V  
1.5 V  
1.5 V  
VOLTAGE WAVEFORMS  
PULSE DURATION  
VOLTAGE WAVEFORMS  
SETUP AND HOLD TIMES  
3 V  
0 V  
3 V  
0 V  
Output  
Control  
1.5 V  
1.5 V  
1.5 V  
1.5 V  
Input  
t
PZL  
t
t
t
PHL  
PLH  
PHL  
t
PLZ  
Output  
Waveform 1  
S1 at 7 V  
3.5 V  
V
V
OH  
1.5 V  
1.5 V  
1.5 V  
1.5 V  
Output  
V
V
+ 0.3 V  
OL  
V
OL  
OL  
(see Note B)  
t
PHZ  
t
PLH  
t
PZH  
Output  
Waveform 2  
S1 at Open  
(see Note B)  
V
OH  
V
V
OH  
– 0.3 V  
OH  
1.5 V  
1.5 V  
Output  
0 V  
OL  
VOLTAGE WAVEFORMS  
PROPAGATION DELAY TIMES  
INVERTING AND NONINVERTING OUTPUTS  
VOLTAGE WAVEFORMS  
ENABLE AND DISABLE TIMES  
LOW- AND HIGH-LEVEL ENABLING  
NOTES: A. includes probe and jig capacitance.  
C
L
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.  
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.  
C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, Z = 50 , t 2.5 ns, t 2.5 ns.  
O
r
f
D. The outputs are measured one at a time with one transition per measurement.  
Figure 1. Load Circuit and Voltage Waveforms  
7
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
IMPORTANT NOTICE  
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue  
any product or service without notice, and advise customers to obtain the latest version of relevant information  
to verify, before placing orders, that information being relied on is current and complete. All products are sold  
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those  
pertaining to warranty, patent infringement, and limitation of liability.  
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in  
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent  
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily  
performed, except those mandated by government requirements.  
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF  
DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL  
APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR  
WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER  
CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO  
BE FULLY AT THE CUSTOMER’S RISK.  
In order to minimize risks associated with the customer’s applications, adequate design and operating  
safeguards must be provided by the customer to minimize inherent or procedural hazards.  
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent  
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other  
intellectual property right of TI covering or relating to any combination, machine, or process in which such  
semiconductor products or services might be or are used. TI’s publication of information regarding any third  
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.  
Copyright 1998, Texas Instruments Incorporated  

相关型号:

SN54ABT16373

16-BIT TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
TI

SN54ABT16373A

16-BIT TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
TI

SN54ABT16373AWD

16-BIT TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
TI

SN54ABT16373A_07

16-BIT TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
TI

SN54ABT16373A_08

16-BIT TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
TI

SN54ABT16373WD

ABT SERIES, DUAL 8-BIT DRIVER, TRUE OUTPUT, CDFP48, 0.380 INCH, CERAMIC, FINE PITCH, DFP-48
TI

SN54ABT16373WDR

ABT SERIES, DUAL 8-BIT DRIVER, TRUE OUTPUT, CDFP48
TI

SN54ABT16374A

16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS
TI

SN54ABT16374AWD

16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS
TI

SN54ABT16374A_07

16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS
TI

SN54ABT16374A_08

16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS
TI

SN54ABT16374WD

ABT SERIES, DUAL 8-BIT DRIVER, TRUE OUTPUT, CDFP48, 0.380 INCH, CERAMIC, FP-48
TI