SN74AVC16373DGVR [TI]

具有三态输出的 16 位透明 D 型锁存器 | DGV | 48 | -40 to 85;
SN74AVC16373DGVR
型号: SN74AVC16373DGVR
厂家: TEXAS INSTRUMENTS    TEXAS INSTRUMENTS
描述:

具有三态输出的 16 位透明 D 型锁存器 | DGV | 48 | -40 to 85

驱动 光电二极管 逻辑集成电路 锁存器 总线驱动器 总线收发器
文件: 总11页 (文件大小:169K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
SN74AVC16373  
16-BIT TRANSPARENT D-TYPE LATCH  
WITH 3-STATE OUTPUTS  
SCES156F – DECEMBER 1998 – REVISED FEBRUARY 2000  
Member of the Texas Instruments  
Widebus Family  
I
Supports Partial-Power-Down Mode  
off  
Operation  
EPIC (Enhanced-Performance Implanted  
CMOS) Submicron Process  
ESD Protection Exceeds JESD 22  
– 2000-V Human-Body Model (A114-A)  
– 200-V Machine Model (A115-A)  
DOC (Dynamic Output Control) Circuit  
Dynamically Changes Output Impedance,  
Resulting in Noise Reduction Without  
Speed Degradation  
Latch-Up Performance Exceeds 100 mA Per  
JESD 78, Class II  
Package Options Include Plastic Thin  
Shrink Small-Outline (DGG) and Thin Very  
Small-Outline (DGV) Packages  
Dynamic Drive Capability Is Equivalent to  
Standard Outputs With I  
and I  
of  
OH  
OL  
±24 mA at 2.5-V V  
CC  
Overvoltage-Tolerant Inputs/Outputs Allow  
Mixed-Voltage-Mode Data Communications  
description  
A Dynamic Output Control (DOC) circuit is implemented, which, during the transition, initially lowers the output  
impedance to effectively drive the load and, subsequently, raises the impedance to reduce noise. Figure 1  
shows typical V vs I and V  
vs I  
curves to illustrate the output impedance and drive capability of the  
OL  
OL  
OH  
OH  
circuit. At the beginning of the signal transition, the DOC circuit provides a maximum dynamic drive that is  
equivalent to a high-drive standard-output device. For more information, refer to the TI application reports, AVC  
Logic Family Technology and Applications, literature number SCEA006, and Dynamic Output Control (DOC )  
Circuitry Technology and Applications, literature number SCEA009.  
3.2  
T
= 25°C  
T
= 25°C  
A
A
Process = Nominal  
Process = Nominal  
2.8  
2.4  
2.0  
2.8  
2.4  
2.0  
V
= 3.3 V  
CC  
1.6  
1.2  
0.8  
0.4  
1.6  
1.2  
0.8  
0.4  
V
= 2.5 V  
CC  
V
= 1.8 V  
CC  
V
= 3.3 V  
V
= 2.5 V  
CC  
CC  
V
= 1.8 V  
CC  
–160 –144 –128 –112 –96 –80 –64 –48 –32 –16  
– Output Current – mA  
0
17  
34  
51  
68  
85 102 119 136 153 170  
0
I
– Output Current – mA  
I
OH  
OL  
Figure 1. Output Voltage vs Output Current  
This 16-bit transparent D-type latch is operational at 1.2-V to 3.6-V V , but is designed specifically for 1.65-V  
CC  
to 3.6-V V  
operation.  
CC  
The SN74AVC16373 is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus  
drivers, and working registers. This device can be used as two 8-bit latches or one 16-bit latch. When the  
latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs  
are latched at the levels set up at the D inputs.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
DOC, EPIC, and Widebus are trademarks of Texas Instruments Incorporated.  
Copyright 2000, Texas Instruments Incorporated  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN74AVC16373  
16-BIT TRANSPARENT D-TYPE LATCH  
WITH 3-STATE OUTPUTS  
SCES156F – DECEMBER 1998 – REVISED FEBRUARY 2000  
description (continued)  
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high  
or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive  
the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus  
lines without need for interface or pullup components. OE does not affect internal operations of the latch. Old  
data can be retained or new data can be entered while the outputs are in the high-impedance state.  
To ensure the high-impedance state during power up or power down, OE should be tied to V through a pullup  
CC  
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.  
This device is fully specified for partial-power-down applications using I . The I circuitry disables the outputs,  
off  
off  
preventing damaging current backflow through the device when it is powered down.  
The SN74AVC16373 is characterized for operation from –40°C to 85°C.  
terminal assignments  
DGG OR DGV PACKAGE  
(TOP VIEW)  
1OE  
1Q1  
1Q2  
GND  
1Q3  
1Q4  
1LE  
1D1  
1D2  
GND  
1D3  
1D4  
1
2
3
4
5
6
7
8
9
48  
47  
46  
45  
44  
43  
42  
41  
40  
V
V
CC  
CC  
1Q5  
1Q6  
1D5  
1D6  
GND 10  
39 GND  
1Q7  
1Q8  
1D7  
1D8  
11  
12  
38  
37  
2Q1 13  
2Q2 14  
GND 15  
2Q3 16  
2Q4 17  
36 2D1  
35 2D2  
34 GND  
33 2D3  
32 2D4  
V
18  
31  
V
CC  
CC  
2Q5 19  
2Q6 20  
GND 21  
2Q7 22  
2Q8 23  
2OE 24  
30 2D5  
29 2D6  
28 GND  
27 2D7  
26 2D8  
25 2LE  
2
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN74AVC16373  
16-BIT TRANSPARENT D-TYPE LATCH  
WITH 3-STATE OUTPUTS  
SCES156F – DECEMBER 1998 – REVISED FEBRUARY 2000  
FUNCTION TABLE  
(each 8-bit latch)  
INPUTS  
OUTPUT  
Q
LE  
H
H
L
D
H
L
OE  
L
H
L
L
L
X
X
Q
0
H
X
Z
logic symbol  
1
1OE  
1LE  
2OE  
2LE  
1EN  
C3  
48  
24  
25  
2EN  
C4  
47  
46  
44  
43  
41  
40  
38  
37  
36  
35  
33  
32  
30  
29  
27  
26  
2
3
1D1  
1D2  
1D3  
1D4  
1D5  
1D6  
1D7  
1D8  
2D1  
2D2  
2D3  
2D4  
2D5  
2D6  
2D7  
2D8  
3D  
1
1Q1  
1Q2  
1Q3  
1Q4  
1Q5  
1Q6  
1Q7  
1Q8  
2Q1  
2Q2  
2Q3  
2Q4  
2Q5  
2Q6  
2Q7  
2Q8  
5
6
8
9
11  
12  
13  
14  
16  
17  
19  
20  
22  
23  
4D  
2
This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.  
logic diagram (positive logic)  
1
24  
25  
2OE  
2LE  
1OE  
48  
1LE  
C1  
1D  
C1  
2
13  
2Q1  
1Q1  
47  
36  
2D1  
1D1  
1D  
To Seven Other Channels  
To Seven Other Channels  
3
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN74AVC16373  
16-BIT TRANSPARENT D-TYPE LATCH  
WITH 3-STATE OUTPUTS  
SCES156F – DECEMBER 1998 – REVISED FEBRUARY 2000  
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)  
Supply voltage range, V  
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to 4.6 V  
CC  
Input voltage range, V (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to 4.6 V  
I
Voltage range applied to any output in the high-impedance or power-off state, V  
O
(see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to 4.6 V  
Voltage range applied to any output in the high or low state, V  
O
(see Notes 1 and 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to V  
+ 0.5 V  
CC  
Input clamp current, I (V < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –50 mA  
(V < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –50 mA  
Continuous output current, I . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±50 mA  
or GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±100 mA  
Package thermal impedance, θ (see Note 3): DGG package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70°C/W  
IK  
I
Output clamp current, I  
OK  
O
O
Continuous current through each V  
CC  
JA  
DGV package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58°C/W  
Storage temperature range, T  
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –65°C to 150°C  
stg  
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and  
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not  
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.  
NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.  
2. The output positive-voltage rating may be exceeded up to 4.6 V maximum if the output current rating is observed.  
3. The package thermal impedance is calculated in accordance with JESD 51.  
4
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN74AVC16373  
16-BIT TRANSPARENT D-TYPE LATCH  
WITH 3-STATE OUTPUTS  
SCES156F – DECEMBER 1998 – REVISED FEBRUARY 2000  
recommended operating conditions (see Note 4)  
MIN  
1.4  
MAX  
UNIT  
Operating  
3.6  
V
Supply voltage  
V
CC  
IH  
Data retention only  
1.2  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
= 1.2 V  
V
CC  
= 1.4 V to 1.6 V  
= 1.65 V to 1.95 V  
= 2.3 V to 2.7 V  
= 3 V to 3.6 V  
= 1.2 V  
0.65 × V  
CC  
V
High-level input voltage  
0.65 × V  
V
V
CC  
1.7  
2
GND  
0.35 × V  
0.35 × V  
0.7  
= 1.4 V to 1.6 V  
= 1.65 V to 1.95 V  
= 2.3 V to 2.7 V  
= 3 V to 3.6 V  
CC  
CC  
V
IL  
Low-level input voltage  
0.8  
V
V
Input voltage  
0
0
0
3.6  
V
V
I
Active state  
3-state  
V
CC  
3.6  
Output voltage  
O
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
= 1.4 V to 1.6 V  
= 1.65 V to 1.95 V  
= 2.3 V to 2.7 V  
= 3 V to 3.6 V  
–2  
–4  
–8  
I
Static high-level output current  
mA  
mA  
OHS  
OLS  
–12  
2
= 1.4 V to 1.6 V  
= 1.65 V to 1.95 V  
= 2.3 V to 2.7 V  
= 3 V to 3.6 V  
4
I
Static low-level output current  
8
12  
5
t/v  
Input transition rise or fall rate  
Operating free-air temperature  
= 1.4 V to 3.6 V  
ns/V  
T
–40  
85  
°C  
A
DynamicdrivecapabilityisequivalenttostandardoutputswithI  
OH  
andI of±24mAat2.5-VV .SeeFigure1forV vsI andV vs I  
OL CC OL OL OH OH  
characteristics. Refer to the TI application reports, AVC Logic Family Technology and Applications, literature number SCEA006, and  
Dynamic Output Control (DOC ) Circuitry Technology and Applications, literature number SCEA009.  
NOTE 4: All unused inputs of the device must be held at V  
or GND to ensure proper device operation. Refer to the TI application report,  
CC  
Implications of Slow or Floating CMOS Inputs, literature number SCBA004.  
5
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN74AVC16373  
16-BIT TRANSPARENT D-TYPE LATCH  
WITH 3-STATE OUTPUTS  
SCES156F – DECEMBER 1998 – REVISED FEBRUARY 2000  
electrical characteristics over recommended operating free-air temperature range (unless  
otherwise noted)  
PARAMETER  
TEST CONDITIONS  
= –100 µA  
MIN TYP  
V –0.2  
CC  
MAX  
UNIT  
V
CC  
I
I
I
I
I
I
I
I
I
I
1.4 V to 3.6 V  
1.4 V  
OHS  
OHS  
OHS  
OHS  
OHS  
OLS  
OLS  
OLS  
OLS  
OLS  
= –2 mA,  
= –4 mA,  
= –8 mA,  
= –12 mA,  
= 100 µA  
= 2 mA,  
V
V
V
V
= 0.91 V  
= 1.07 V  
= 1.7 V  
= 2 V  
1.05  
1.2  
IH  
IH  
IH  
IH  
V
1.65 V  
2.3 V  
V
OH  
OL  
1.75  
2.3  
3 V  
1.4 V to 3.6 V  
1.4 V  
0.2  
0.4  
V
IL  
V
IL  
V
IL  
V
IL  
= 0.49 V  
= 0.57 V  
= 0.7 V  
= 0.8 V  
V
= 4 mA,  
1.65 V  
2.3 V  
0.45  
0.55  
0.7  
V
= 8 mA,  
= 12 mA,  
3 V  
I
I
I
I
Control inputs  
V = V or GND  
CC  
3.6 V  
±2.5  
±10  
±10  
40  
µA  
µA  
µA  
µA  
I
I
V or V = 3.6 V  
0
off  
I
O
V
O
= V or GND  
CC  
3.6 V  
OZ  
CC  
V = V  
I
or GND,  
I = 0  
O
3.6 V  
CC  
2.5 V  
3
3
Control inputs  
Data inputs  
Outputs  
V = V  
I
or GND  
CC  
3.3 V  
C
C
pF  
pF  
i
2.5 V  
2.5  
2.5  
6.5  
6.5  
V = V  
or GND  
I
CC  
3.3 V  
2.5 V  
V
O
= V  
or GND  
o
CC  
3.3 V  
Typical values are measured at V  
= 2.5 V and 3.3 V, T = 25°C.  
CC  
A
timing requirements over recommended operating free-air temperature range (unless otherwise  
noted) (see Figures 2 through 5)  
V
= 1.5 V  
V
= 1.8 V  
V
= 2.5 V  
V
= 3.3 V  
CC  
± 0.1 V  
CC  
± 0.15 V  
CC  
± 0.2 V  
CC  
± 0.3 V  
V
= 1.2 V  
MAX  
CC  
UNIT  
MIN  
MIN  
MAX  
MIN  
2.2  
1.1  
1.1  
MAX  
MIN  
2
MAX  
MIN  
1.8  
0.8  
1
MAX  
t
w
t
su  
t
h
Pulse duration, LE high  
Setup time, data before LE↓  
Hold time, data after LE↓  
ns  
ns  
ns  
1.7  
2
1.2  
1.1  
0.9  
1.1  
switching characteristics over recommended operating free-air temperature range (unless  
otherwise noted) (see Figures 2 through 5)  
V
= 1.5 V  
V
= 1.8 V  
V
= 2.5 V  
V
= 3.3 V  
CC  
± 0.1 V  
CC  
± 0.15 V  
CC  
± 0.2 V  
CC  
± 0.3 V  
V
CC  
= 1.2 V  
FROM  
(INPUT)  
TO  
(OUTPUT)  
PARAMETER  
UNIT  
TYP  
MIN  
1.2  
1.4  
1.6  
2.5  
MAX  
6.8  
MIN  
1
MAX  
5.7  
MIN  
0.8  
0.8  
1.4  
1.3  
MAX  
3.3  
4
MIN  
0.7  
0.7  
0.7  
1.2  
MAX  
2.8  
D
5.8  
7.2  
7.4  
8.4  
t
pd  
Q
ns  
LE  
OE  
OE  
8.3  
1.1  
1.6  
2.3  
6.6  
3.2  
t
t
Q
Q
8.8  
6.7  
4.3  
4.2  
3.4  
ns  
ns  
en  
9.4  
7.8  
3.9  
dis  
6
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN74AVC16373  
16-BIT TRANSPARENT D-TYPE LATCH  
WITH 3-STATE OUTPUTS  
SCES156F – DECEMBER 1998 – REVISED FEBRUARY 2000  
operating characteristics, T = 25°C  
A
V
= 1.8 V  
CC  
TYP  
V
= 2.5 V  
CC  
TYP  
V
= 3.3 V  
CC  
TYP  
PARAMETER  
TEST CONDITIONS  
UNIT  
Outputs enabled  
Outputs disabled  
40  
20  
43  
22  
47  
24  
Power dissipation  
capacitance  
C
C
= 0,  
L
f = 10 MHz  
pF  
pd  
PARAMETER MEASUREMENT INFORMATION  
V
= 1.2 V AND 1.5 V ± 0.1 V  
CC  
2 × V  
CC  
Open  
S1  
2 kΩ  
From Output  
Under Test  
TEST  
S1  
Open  
2 × V  
GND  
t
pd  
/t  
C
= 15 pF  
t
L
PLZ PZL  
CC  
GND  
2 kΩ  
(see Note A)  
t
/t  
PHZ PZH  
LOAD CIRCUIT  
t
w
V
CC  
V
CC  
V
CC  
/2  
V
CC  
/2  
Input  
Timing  
Input  
V
/2  
CC  
0 V  
0 V  
VOLTAGE WAVEFORMS  
PULSE DURATION  
t
t
h
su  
V
CC  
Output  
Control  
(low-level  
enabling)  
Data  
Input  
V
CC  
V
/2  
V
CC  
/2  
CC  
V
CC  
/2  
V
CC  
/2  
0 V  
0 V  
VOLTAGE WAVEFORMS  
SETUP AND HOLD TIMES  
t
t
PZL  
PLZ  
Output  
Waveform 1  
V
CC  
V
CC  
V
CC  
/2  
Input  
V
CC  
/2  
V
CC  
/2  
S1 at 2 × V  
(see Note B)  
V
+ 0.1 V  
OL  
CC  
V
0 V  
OL  
t
t
PZH  
PHZ  
– 0.1 V  
t
t
PLH  
PHL  
Output  
Waveform 2  
S1 at GND  
V
OH  
V
V
OH  
V
OH  
V
CC  
/2  
Output  
V
CC  
/2  
V
/2  
CC  
0 V  
OL  
(see Note B)  
VOLTAGE WAVEFORMS  
PROPAGATION DELAY TIMES  
VOLTAGE WAVEFORMS  
ENABLE AND DISABLE TIMES  
NOTES: A.  
C
includes probe and jig capacitance.  
L
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.  
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.  
C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, Z = 50 , t 2 ns, t 2 ns.  
O
r
f
D. The outputs are measured one at a time with one transition per measurement.  
E.  
F.  
G.  
t
t
t
and t  
and t  
and t  
are the same as t  
are the same as t  
are the same as t  
.
dis  
en  
.
pd  
PLZ  
PZL  
PLH  
PHZ  
PZH  
PHL  
.
Figure 2. Load Circuit and Voltage Waveforms  
7
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN74AVC16373  
16-BIT TRANSPARENT D-TYPE LATCH  
WITH 3-STATE OUTPUTS  
SCES156F – DECEMBER 1998 – REVISED FEBRUARY 2000  
PARAMETER MEASUREMENT INFORMATION  
= 1.8 V ± 0.15 V  
V
CC  
2 × V  
CC  
Open  
S1  
1 kΩ  
From Output  
Under Test  
TEST  
S1  
GND  
t
Open  
pd  
/t  
C
= 30 pF  
t
2 × V  
CC  
GND  
L
PLZ PZL  
1 kΩ  
(see Note A)  
t
/t  
PHZ PZH  
LOAD CIRCUIT  
t
w
V
CC  
V
CC  
V
CC  
/2  
V
CC  
/2  
Input  
Timing  
Input  
V
/2  
CC  
0 V  
0 V  
VOLTAGE WAVEFORMS  
PULSE DURATION  
t
t
h
su  
V
CC  
Output  
Control  
(low-level  
enabling)  
Data  
Input  
V
CC  
V
/2  
V
CC  
/2  
CC  
V
CC  
/2  
V
CC  
/2  
0 V  
0 V  
VOLTAGE WAVEFORMS  
SETUP AND HOLD TIMES  
t
t
PZL  
PLZ  
Output  
Waveform 1  
V
CC  
V
CC  
V
/2  
CC  
Input  
V
CC  
/2  
V
CC  
/2  
S1 at 2 × V  
(see Note B)  
V
V
+ 0.15 V  
V
CC  
OL  
0 V  
OL  
t
t
PZH  
PHZ  
t
t
PLH  
PHL  
Output  
Waveform 2  
S1 at GND  
V
OH  
V
V
OH  
– 0.15 V  
OH  
V
/2  
CC  
Output  
V
CC  
/2  
V
CC  
/2  
0 V  
OL  
(see Note B)  
VOLTAGE WAVEFORMS  
PROPAGATION DELAY TIMES  
VOLTAGE WAVEFORMS  
ENABLE AND DISABLE TIMES  
NOTES: A.  
C
includes probe and jig capacitance.  
L
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.  
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.  
C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, Z = 50 , t 2 ns, t 2 ns.  
O
r
f
D. The outputs are measured one at a time with one transition per measurement.  
E.  
F.  
G.  
t
t
t
and t  
and t  
and t  
are the same as t  
are the same as t  
are the same as t  
.
dis  
en  
.
pd  
PLZ  
PZL  
PLH  
PHZ  
PZH  
PHL  
.
Figure 3. Load Circuit and Voltage Waveforms  
8
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN74AVC16373  
16-BIT TRANSPARENT D-TYPE LATCH  
WITH 3-STATE OUTPUTS  
SCES156F – DECEMBER 1998 – REVISED FEBRUARY 2000  
PARAMETER MEASUREMENT INFORMATION  
V
= 2.5 V ± 0.2 V  
CC  
2 × V  
CC  
Open  
GND  
S1  
500 Ω  
From Output  
Under Test  
TEST  
S1  
t
Open  
pd  
/t  
C
= 30 pF  
t
2 × V  
CC  
GND  
L
PLZ PZL  
500 Ω  
(see Note A)  
t
/t  
PHZ PZH  
LOAD CIRCUIT  
t
w
V
CC  
V
CC  
V
CC  
/2  
V
CC  
/2  
Input  
Timing  
Input  
V
/2  
CC  
0 V  
0 V  
VOLTAGE WAVEFORMS  
PULSE DURATION  
t
t
h
su  
V
CC  
Output  
Control  
(low-level  
enabling)  
Data  
Input  
V
CC  
V
/2  
V
CC  
/2  
CC  
V
CC  
/2  
V
CC  
/2  
0 V  
0 V  
VOLTAGE WAVEFORMS  
SETUP AND HOLD TIMES  
t
t
PZL  
PLZ  
Output  
Waveform 1  
V
CC  
V
CC  
V
/2  
CC  
Input  
V
CC  
/2  
V
CC  
/2  
S1 at 2 × V  
(see Note B)  
V
V
+ 0.15 V  
V
CC  
OL  
0 V  
OL  
t
t
PZH  
PHZ  
t
t
PLH  
PHL  
Output  
Waveform 2  
S1 at GND  
V
OH  
V
V
OH  
– 0.15 V  
OH  
V
/2  
CC  
Output  
V
CC  
/2  
V
CC  
/2  
0 V  
OL  
(see Note B)  
VOLTAGE WAVEFORMS  
PROPAGATION DELAY TIMES  
VOLTAGE WAVEFORMS  
ENABLE AND DISABLE TIMES  
NOTES: A.  
C includes probe and jig capacitance.  
L
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.  
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.  
C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, Z = 50 , t 2 ns, t 2 ns.  
O
r
f
D. The outputs are measured one at a time with one transition per measurement.  
E.  
F.  
G.  
t
t
t
and t  
and t  
and t  
are the same as t  
are the same as t  
are the same as t  
.
.
.
PLZ  
PZL  
PLH  
PHZ  
PZH  
PHL  
dis  
en  
pd  
Figure 4. Load Circuit and Voltage Waveforms  
9
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SN74AVC16373  
16-BIT TRANSPARENT D-TYPE LATCH  
WITH 3-STATE OUTPUTS  
SCES156F – DECEMBER 1998 – REVISED FEBRUARY 2000  
PARAMETER MEASUREMENT INFORMATION  
V
= 3.3 V ± 0.3 V  
CC  
2 × V  
CC  
TEST  
S1  
S1  
500 Ω  
Open  
From Output  
Under Test  
t
Open  
pd  
GND  
t
/t  
2 × V  
CC  
GND  
PLZ PZL  
/t  
t
C
= 30 pF  
PHZ PZH  
L
500 Ω  
(see Note A)  
t
LOAD CIRCUIT  
w
V
CC  
V
CC  
/2  
V
CC  
/2  
Input  
V
CC  
Timing  
Input  
0 V  
V
/2  
CC  
0 V  
VOLTAGE WAVEFORMS  
PULSE DURATION  
t
t
h
su  
V
CC  
Data  
Input  
Output  
V
CC  
V
CC  
/2  
V
CC  
/2  
Control  
(low-level  
enabling)  
0 V  
V
CC  
/2  
V
CC  
/2  
t
VOLTAGE WAVEFORMS  
SETUP AND HOLD TIMES  
0 V  
t
PZL  
PLZ  
Output  
Waveform 1  
V
CC  
V
CC  
V
CC  
/2  
Input  
V
OL  
+ 0.3 V  
S1 at 2 × V  
(see Note B)  
V
CC  
/2  
V
CC  
/2  
CC  
V
OL  
0 V  
t
t
PZH  
PHZ  
t
t
PLH  
PHL  
/2  
Output  
Waveform 2  
S1 at GND  
V
OH  
V
V
OH  
– 0.3 V  
OH  
V
CC  
/2  
V
Output  
V
CC  
/2  
CC  
0 V  
(see Note B)  
V
OL  
VOLTAGE WAVEFORMS  
PROPAGATION DELAY TIMES  
VOLTAGE WAVEFORMS  
ENABLE AND DISABLE TIMES  
NOTES: A.  
C includes probe and jig capacitance.  
L
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.  
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.  
C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, Z = 50 , t 2 ns, t 2 ns.  
O
r
f
D. The outputs are measured one at a time with one transition per measurement.  
E.  
F.  
G.  
t
t
t
and t  
and t  
and t  
are the same as t  
are the same as t  
are the same as t  
.
dis  
en  
.
pd  
PLZ  
PZL  
PLH  
PHZ  
PZH  
PHL  
.
Figure 5. Load Circuit and Voltage Waveforms  
10  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
IMPORTANT NOTICE  
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue  
any product or service without notice, and advise customers to obtain the latest version of relevant information  
to verify, before placing orders, that information being relied on is current and complete. All products are sold  
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those  
pertaining to warranty, patent infringement, and limitation of liability.  
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in  
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent  
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily  
performed, except those mandated by government requirements.  
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF  
DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL  
APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR  
WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER  
CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO  
BE FULLY AT THE CUSTOMER’S RISK.  
In order to minimize risks associated with the customer’s applications, adequate design and operating  
safeguards must be provided by the customer to minimize inherent or procedural hazards.  
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent  
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other  
intellectual property right of TI covering or relating to any combination, machine, or process in which such  
semiconductor products or services might be or are used. TI’s publication of information regarding any third  
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.  
Copyright 2000, Texas Instruments Incorporated  

相关型号:

SN74AVC16374

16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS
TI

SN74AVC16374DGG

16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS
TI

SN74AVC16374DGGE4

IC AVC SERIES, DUAL 8-BIT DRIVER, TRUE OUTPUT, PDSO48, PLASTIC, TSSOP-48, Bus Driver/Transceiver
TI

SN74AVC16374DGGR

16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS
TI

SN74AVC16374DGV

16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS
TI

SN74AVC16374DGVR

16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS
TI

SN74AVC16374GQLR

16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS
TI

SN74AVC16374ZQLR

16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS
TI

SN74AVC16374_06

16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS
TI

SN74AVC16501DGG

AVC SERIES, 18-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO56, PLASTIC, TSSOP-56
TI

SN74AVC16601DGG

AVC SERIES, 18-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO56
TI

SN74AVC16601DGGR

AVC SERIES, 18-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO56, PLASTIC, TSSOP-56
TI