SN74HC374DWRG4 [TI]

具有三态输出的八路边沿触发式 D 型触发器 | DW | 20 | -40 to 85;
SN74HC374DWRG4
型号: SN74HC374DWRG4
厂家: TEXAS INSTRUMENTS    TEXAS INSTRUMENTS
描述:

具有三态输出的八路边沿触发式 D 型触发器 | DW | 20 | -40 to 85

驱动 光电二极管 逻辑集成电路 触发器 锁存器
文件: 总15页 (文件大小:305K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
ꢉ ꢅꢊꢋꢌ ꢍꢎ ꢏꢍ ꢐꢊꢑ ꢒꢏ ꢏꢍ ꢑꢍꢎ ꢎꢐꢊ ꢓꢔ ꢍ ꢕ ꢌꢒ ꢔ ꢐꢕ ꢌꢉ ꢔ  
SCLS141D – DECEMBER 1982 – REVISED DECEMBER 2002  
D
D
Wide Operating Voltage Range of 2 V to 6 V  
D
D
D
D
Low Power Consumption, 80-µA Max I  
CC  
High-Current 3-State True Outputs Can  
Drive Up To 15 LSTTL Loads  
Typical t = 14 ns  
pd  
±6-mA Output Drive at 5 V  
D
Eight D-Type Flip-Flops in a Single Package  
Full Parallel Access for Loading  
Low Input Current of 1 µA Max  
D
SN54HC374 . . . FK PACKAGE  
(TOP VIEW)  
SN54HC374 . . . J OR W PACKAGE  
SN74HC374 . . . DB, DW, N, NS, OR PW PACKAGE  
(TOP VIEW)  
OE  
1Q  
1D  
2D  
2Q  
3Q  
3D  
4D  
4Q  
V
CC  
8Q  
8D  
1
2
3
4
5
6
7
8
9
20  
19  
18  
3
2
1
20 19  
18  
8D  
7D  
7Q  
2D  
2Q  
3Q  
3D  
4D  
4
5
6
7
8
17  
16  
17 7D  
16 7Q  
15 6Q  
14 6D  
13 5D  
12 5Q  
11 CLK  
15 6Q  
14  
9 10 11 12 13  
6D  
GND 10  
description/ordering information  
These 8-bit flip-flops feature 3-state outputs designed specifically for driving highly capacitive or relatively  
low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional  
bus drivers, and working registers.  
The eight flip-flops of the ’HC374 devices are edge-triggered D-type flip-flops. On the positive transition of the  
clock (CLK) input, the Q outputs are set to the logic levels that were set up at the data (D) inputs.  
An output-enable (OE) input places the eight outputs in either a normal logic state (high or low logic levels) or  
the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines  
significantly. The high-impedance state and increased drive provide the capability to drive bus lines without  
interface or pullup components.  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
PACKAGE  
T
A
PDIP – N  
Tube  
SN74HC374N  
SN74HC374N  
Tube  
SN74HC374DW  
SN74HC374DWR  
SN74HC374NSR  
SN74HC374DBR  
SN74HC374PWR  
SNJ54HC374J  
SOIC – DW  
HC374  
Tape and reel  
Tape and reel  
Tape and reel  
Tape and reel  
Tube  
–40°C to 85°C  
–55°C to 125°C  
SOP – NS  
SSOP – DB  
TSSOP – PW  
CDIP – J  
HC374  
HC374  
HC374  
SNJ54HC374J  
SNJ54HC374W  
SNJ54HC374FK  
CFP – W  
Tube  
SNJ54HC374W  
SNJ54HC374FK  
LCCC – FK  
Tube  
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are  
available at www.ti.com/sc/package.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 2002, Texas Instruments Incorporated  
ꢉ ꢙ ꢤ ꢜ ꢛꢧ ꢢꢡ ꢟꢠ ꢡꢛ ꢝꢤ ꢦꢘ ꢞꢙ ꢟ ꢟꢛ ꢮꢒ ꢌꢐ ꢔꢑ ꢕ ꢐꢆꢯꢂ ꢆꢂꢈ ꢞꢦꢦ ꢤꢞ ꢜ ꢞ ꢝꢣ ꢟꢣꢜ ꢠ ꢞ ꢜ ꢣ ꢟꢣ ꢠꢟꢣ ꢧ  
ꢢ ꢙꢦ ꢣꢠꢠ ꢛ ꢟꢩꢣ ꢜ ꢫꢘ ꢠꢣ ꢙ ꢛꢟꢣ ꢧꢨ ꢉ ꢙ ꢞꢦ ꢦ ꢛ ꢟꢩꢣ ꢜ ꢤꢜ ꢛ ꢧꢢꢡ ꢟꢠ ꢈ ꢤꢜ ꢛ ꢧꢢꢡ ꢟꢘꢛ ꢙ  
ꢤ ꢜ ꢛꢡꢣ ꢠꢠꢘ ꢙꢭ ꢧ ꢛꢣꢠ ꢙ ꢛꢟ ꢙ ꢣꢡꢣꢠ ꢠꢞꢜ ꢘ ꢦꢬ ꢘ ꢙꢡꢦ ꢢ ꢧꢣ ꢟꢣꢠ ꢟꢘꢙ ꢭ ꢛꢚ ꢞ ꢦꢦ ꢤꢞ ꢜ ꢞ ꢝꢣ ꢟꢣꢜ ꢠ ꢨ  
ꢔꢜ ꢛ ꢧꢢꢡ ꢟ ꢠ ꢡ ꢛꢙ ꢚꢛ ꢜ ꢝ ꢟ ꢛ ꢠ ꢤꢣ ꢡ ꢘꢚ ꢘꢡꢞ ꢟꢘ ꢛꢙꢠ ꢤꢣ ꢜ ꢟꢩ ꢣ ꢟꢣ ꢜ ꢝꢠ ꢛꢚ ꢊꢣꢪ ꢞꢠ ꢒꢙꢠ ꢟꢜ ꢢꢝ ꢣꢙꢟ ꢠ  
ꢠ ꢟ ꢞ ꢙꢧ ꢞ ꢜꢧ ꢫ ꢞ ꢜꢜ ꢞ ꢙ ꢟꢬꢨ ꢔꢜ ꢛ ꢧꢢꢡ ꢟꢘꢛꢙ ꢤꢜ ꢛꢡ ꢣꢠ ꢠꢘ ꢙꢭ ꢧꢛꢣ ꢠ ꢙꢛꢟ ꢙꢣ ꢡꢣ ꢠꢠ ꢞꢜ ꢘꢦ ꢬ ꢘꢙꢡ ꢦꢢꢧ ꢣ  
ꢟ ꢣ ꢠ ꢟꢘ ꢙꢭ ꢛꢚ ꢞ ꢦꢦ ꢤꢞ ꢜ ꢞ ꢝ ꢣ ꢟ ꢣ ꢜ ꢠ ꢨ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢀ ꢁꢂ ꢃꢄ ꢅ ꢆꢇ ꢃꢈ ꢀꢁ ꢇ ꢃ ꢄꢅꢆ ꢇ ꢃ  
ꢉꢅ ꢊꢋ ꢌ ꢍꢎ ꢏꢍꢐꢊ ꢑꢒ ꢏꢏ ꢍꢑ ꢍꢎ ꢎꢐꢊ ꢓꢔ ꢍ ꢕꢌ ꢒꢔ ꢐꢕ ꢌꢉ ꢔꢀ  
ꢖꢒ ꢊ ꢄ ꢆ ꢐꢀꢊꢋꢊ ꢍ ꢉꢗꢊ ꢔꢗ ꢊꢀ  
SCLS141D DECEMBER 1982 REVISED DECEMBER 2002  
description/ordering information (continued)  
OE does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered  
while the outputs are in the high-impedance state.  
To ensure the high-impedance state during power up or power down, OE should be tied to V  
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.  
through a pullup  
CC  
FUNCTION TABLE  
(each flip-flop)  
INPUTS  
OUTPUT  
Q
OE  
L
CLK  
D
H
L
H
L
L
L
H or L  
X
X
X
Q
0
H
Z
logic diagram (positive logic)  
1
OE  
11  
CLK  
C1  
1D  
2
1Q  
3
1D  
To Seven Other Channels  
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)  
Supply voltage range, V  
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.5 V to 7 V  
CC  
I
Input clamp current, I (V < 0 or V > V ) (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±20 mA  
IK  
I
CC  
Output clamp current, I  
(V < 0 or V > V ) (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±20 mA  
OK  
O O CC  
Continuous output current, I (V = 0 to V ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±35 mA  
Continuous current through V  
Package thermal impedance, θ (see Note 2): DB package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70°C/W  
O
O
CC  
CC  
or GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±70 mA  
JA  
DW package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58°C/W  
N package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69°C/W  
NS package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60°C/W  
PW package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83°C/W  
Storage temperature range, T  
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65°C to 150°C  
stg  
Stresses beyond those listed under absolute maximum ratingsmay cause permanent damage to the device. These are stress ratings only, and  
functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditionsis not  
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.  
NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.  
2. The package thermal impedance is calculated in accordance with JESD 51-7.  
2
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢉ ꢅꢊꢋꢌ ꢍꢎ ꢏꢍ ꢐꢊꢑ ꢒꢏ ꢏꢍ ꢑꢍꢎ ꢎꢐꢊ ꢓꢔ ꢍ ꢕ ꢌꢒ ꢔ ꢐꢕ ꢌꢉ ꢔ  
ꢖ ꢒꢊ ꢄ ꢆ ꢐꢀꢊꢋꢊ ꢍ ꢉ ꢗꢊ ꢔꢗ ꢊ  
SCLS141D DECEMBER 1982 REVISED DECEMBER 2002  
recommended operating conditions (see Note 3)  
SN54HC374  
MIN NOM  
SN74HC374  
MIN NOM  
UNIT  
MAX  
MAX  
V
V
Supply voltage  
2
1.5  
5
6
2
1.5  
5
6
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
V
CC  
= 2 V  
= 4.5 V  
= 6 V  
3.15  
4.2  
3.15  
4.2  
High-level input voltage  
V
V
IH  
= 2 V  
0.5  
1.35  
1.8  
0.5  
1.35  
1.8  
= 4.5 V  
= 6 V  
V
IL  
Low-level input voltage  
V
V
Input voltage  
0
0
V
V
0
0
V
V
V
V
I
CC  
CC  
Output voltage  
O
CC  
CC  
V
CC  
V
CC  
V
CC  
= 2 V  
1000  
500  
400  
125  
1000  
500  
400  
85  
= 4.5 V  
= 6 V  
t/v  
Input transition rise/fall time  
ns  
T
A
Operating free-air temperature  
55  
40  
°C  
NOTE 3: All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report,  
Implications of Slow or Floating CMOS Inputs, literature number SCBA004.  
electrical characteristics over recommended operating free-air temperature range (unless  
otherwise noted)  
T
= 25°C  
SN54HC374  
SN74HC374  
A
PARAMETER  
TEST CONDITIONS  
V
UNIT  
CC  
MIN  
TYP  
MAX  
MIN  
1.9  
4.4  
5.9  
3.7  
5.2  
MAX  
MIN  
1.9  
MAX  
2 V  
4.5 V  
6 V  
1.9 1.998  
4.4 4.499  
5.9 5.999  
4.4  
I
= 20 µA  
OH  
5.9  
V
V = V or V  
IH  
V
OH  
OL  
I
IL  
IL  
I
I
= 6 mA  
4.5 V  
6 V  
3.98  
5.48  
4.3  
5.8  
3.84  
5.34  
OH  
= 7.8 mA  
OH  
2 V  
0.002  
0.001  
0.001  
0.17  
0.1  
0.1  
0.1  
0.1  
0.1  
0.1  
4.5 V  
6 V  
I
= 20 µA  
OL  
0.1  
0.1  
0.1  
V
V = V or V  
V
I
IH  
I
I
= 6 mA  
4.5 V  
6 V  
0.26  
0.26  
±100  
±0.5  
8
0.4  
0.33  
0.33  
±1000  
±5  
OL  
= 7.8 mA  
0.15  
0.4  
OL  
I
I
I
V = V  
I
or 0  
6 V  
±0.1  
±1000  
±10  
160  
10  
nA  
µA  
µA  
pF  
I
CC  
V
O
= V  
or 0  
6 V  
±0.01  
OZ  
CC  
CC  
V = V  
I
or 0,  
I
O
= 0  
6 V  
80  
CC  
C
2 V to 6 V  
3
10  
10  
i
3
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢀ ꢁꢂ ꢃꢄ ꢅ ꢆꢇ ꢃꢈ ꢀꢁ ꢇ ꢃ ꢄꢅꢆ ꢇ ꢃ  
ꢉꢅ ꢊꢋ ꢌ ꢍꢎ ꢏꢍꢐꢊ ꢑꢒ ꢏꢏ ꢍꢑ ꢍꢎ ꢎꢐꢊ ꢓꢔ ꢍ ꢕꢌ ꢒꢔ ꢐꢕ ꢌꢉ ꢔꢀ  
ꢖꢒ ꢊ ꢄ ꢆ ꢐꢀꢊꢋꢊ ꢍ ꢉꢗꢊ ꢔꢗ ꢊꢀ  
SCLS141D DECEMBER 1982 REVISED DECEMBER 2002  
timing requirements over recommended operating free-air temperature range (unless otherwise  
noted)  
T
= 25°C  
SN54HC374  
SN74HC374  
A
V
UNIT  
CC  
MIN  
MAX  
6
MIN  
MAX  
4
MIN  
MAX  
5
2 V  
4.5 V  
6 V  
30  
20  
24  
f
t
t
t
Clock frequency  
MHz  
clock  
35  
24  
28  
2 V  
80  
16  
14  
100  
20  
17  
10  
5
120  
24  
20  
150  
30  
25  
13  
5
100  
20  
17  
125  
25  
21  
12  
5
4.5 V  
6 V  
Pulse duration, CLK high or low  
Setup time, data before CLK↑  
Hold time, data after CLK↑  
ns  
ns  
ns  
w
2 V  
4.5 V  
6 V  
su  
h
2 V  
4.5 V  
6 V  
5
5
5
switching characteristics over recommended operating free-air temperature range, C = 50 pF  
L
(unless otherwise noted) (see Figure 1)  
T
A
= 25°C  
TYP  
12  
60  
70  
63  
17  
15  
60  
16  
14  
36  
17  
16  
28  
8
SN54HC374  
SN74HC374  
FROM  
(INPUT)  
TO  
(OUTPUT)  
PARAMETER  
V
UNIT  
CC  
MIN  
6
MAX  
MIN  
4
MAX  
MIN  
5
MAX  
2 V  
4.5 V  
6 V  
30  
35  
20  
24  
24  
28  
f
t
t
t
t
MHz  
max  
pd  
en  
dis  
t
2 V  
180  
36  
270  
54  
225  
45  
4.5 V  
6 V  
CLK  
OE  
Any Q  
Any Q  
Any Q  
Any Q  
ns  
ns  
ns  
ns  
31  
46  
38  
2 V  
150  
30  
225  
45  
190  
38  
4.5 V  
6 V  
26  
38  
32  
2 V  
150  
30  
225  
45  
190  
38  
4.5 V  
6 V  
OE  
26  
38  
32  
2 V  
60  
90  
75  
4.5 V  
6 V  
12  
18  
15  
6
10  
15  
13  
4
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢉ ꢅꢊꢋꢌ ꢍꢎ ꢏꢍ ꢐꢊꢑ ꢒꢏ ꢏꢍ ꢑꢍꢎ ꢎꢐꢊ ꢓꢔ ꢍ ꢕ ꢌꢒ ꢔ ꢐꢕ ꢌꢉ ꢔ  
ꢖ ꢒꢊ ꢄ ꢆ ꢐꢀꢊꢋꢊ ꢍ ꢉ ꢗꢊ ꢔꢗ ꢊ  
SCLS141D DECEMBER 1982 REVISED DECEMBER 2002  
switching characteristics over recommended operating free-air temperature range, C = 150 pF  
L
(unless otherwise noted) (see Figure 1)  
T
A
= 25°C  
TYP  
12  
SN54HC374  
SN74HC374  
FROM  
(INPUT)  
TO  
(OUTPUT)  
PARAMETER  
V
UNIT  
CC  
MIN  
6
MAX  
MIN  
MAX  
MIN  
5
MAX  
2 V  
4.5 V  
6 V  
30  
35  
60  
24  
28  
f
t
t
t
MHz  
max  
pd  
en  
t
70  
2 V  
80  
230  
46  
345  
69  
290  
58  
4.5 V  
6 V  
22  
CLK  
OE  
Any Q  
Any Q  
Any Q  
ns  
ns  
ns  
19  
39  
58  
49  
2 V  
70  
200  
40  
300  
60  
250  
50  
4.5 V  
6 V  
25  
22  
34  
51  
43  
2 V  
45  
210  
42  
315  
63  
265  
53  
4.5 V  
6 V  
17  
13  
36  
53  
45  
operating characteristics, T = 25°C  
A
PARAMETER  
Power dissipation capacitance per flip-flop  
TEST CONDITIONS  
TYP  
UNIT  
C
No load  
100  
pF  
pd  
5
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢀ ꢁꢂ ꢃꢄ ꢅ ꢆꢇ ꢃꢈ ꢀꢁ ꢇ ꢃ ꢄꢅꢆ ꢇ ꢃ  
ꢉꢅ ꢊꢋ ꢌ ꢍꢎ ꢏꢍꢐꢊ ꢑꢒ ꢏꢏ ꢍꢑ ꢍꢎ ꢎꢐꢊ ꢓꢔ ꢍ ꢕꢌ ꢒꢔ ꢐꢕ ꢌꢉ ꢔꢀ  
ꢖꢒ ꢊ ꢄ ꢆ ꢐꢀꢊꢋꢊ ꢍ ꢉꢗꢊ ꢔꢗ ꢊꢀ  
SCLS141D DECEMBER 1982 REVISED DECEMBER 2002  
PARAMETER MEASUREMENT INFORMATION  
V
CC  
PARAMETER  
R
C
L
S1  
S2  
L
50 pF  
or  
150 pF  
t
Open  
Closed  
Closed  
Open  
PZH  
S1  
S2  
Test  
Point  
t
t
1 kΩ  
1 kΩ  
en  
t
t
t
R
PZL  
PHZ  
PLZ  
L
From Output  
Under Test  
Open  
Closed  
Open  
50 pF  
C
dis  
L
Closed  
(see Note A)  
50 pF  
or  
150 pF  
t
or t  
––  
Open  
Open  
pd  
t
LOAD CIRCUIT  
V
CC  
Reference  
Input  
50%  
V
CC  
0 V  
High-Level  
Pulse  
50%  
50%  
t
t
h
su  
0 V  
V
CC  
t
Data  
Input  
w
90%  
90%  
50%  
10%  
50%  
10%  
V
CC  
Low-Level  
Pulse  
0 V  
50%  
50%  
t
t
f
r
0 V  
VOLTAGE WAVEFORMS  
SETUP AND HOLD AND INPUT RISE AND FALL TIMES  
VOLTAGE WAVEFORMS  
PULSE DURATIONS  
Output  
V
CC  
V
CC  
Control  
(Low-Level  
Enabling)  
Input  
50%  
50%  
50%  
50%  
0 V  
0 V  
t
t
PLH  
PHL  
90%  
t
t
PLZ  
PZL  
V
V
OH  
V  
CC  
50%  
V  
CC  
Output  
Waveform 1  
(See Note B)  
In-Phase  
Output  
90%  
t
50%  
10%  
50%  
10%  
10%  
t
OL  
V
OL  
t
r
f
f
t
t
t
PZH  
PHZ  
PHL  
90%  
PLH  
V
V
OH  
V
Output  
Waveform 2  
(See Note B)  
OH  
90%  
t
90%  
Out-of-  
Phase  
Output  
50%  
10%  
50%  
10%  
50%  
0 V  
OL  
t
r
VOLTAGE WAVEFORMS  
ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS  
VOLTAGE WAVEFORMS  
PROPAGATION DELAY AND OUTPUT TRANSITION TIMES  
NOTES: A.  
C includes probe and test-fixture capacitance.  
L
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.  
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.  
C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following  
characteristics: PRR 1 MHz, Z = 50 , t = 6 ns, t = 6 ns.  
O
r
f
D. For clock inputs, f  
is measured when the input duty cycle is 50%.  
E. The outputs are measured one at a time with one input transition per measurement.  
max  
F.  
G.  
H.  
t
t
t
and t  
and t  
and t  
are the same as t  
.
.
PLZ  
PZL  
PLH  
PHZ  
PZH  
PHL  
dis  
are the same as t  
en  
are the same as t .  
pd  
Figure 1. Load Circuit and Voltage Waveforms  
6
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
MECHANICAL DATA  
MCER002C – JANUARY 1995 – REVISED JUNE 1999  
J (R-GDIP-T**)  
CERAMIC DUAL-IN-LINE  
14 LEADS SHOWN  
PINS **  
14  
16  
20  
DIM  
0.310  
(7,87)  
0.310  
(7,87)  
0.310  
(7,87)  
A MAX  
B
0.290  
(7,37)  
0.290  
(7,37)  
0.290  
(7,37)  
A MIN  
B MAX  
B MIN  
C MAX  
C MIN  
14  
8
0.785  
0.785  
0.975  
(19,94) (19,94) (24,77)  
C
0.755  
0.755  
0.930  
(19,18) (19,18) (23,62)  
0.300  
(7,62)  
0.300  
(7,62)  
0.300  
(7,62)  
1
7
0.065 (1,65)  
0.045 (1,14)  
0.245  
(6,22)  
0.245  
(6,22)  
0.245  
(6,22)  
0.100 (2,54)  
0.070 (1,78)  
0.020 (0,51) MIN  
A
0.200 (5,08) MAX  
Seating Plane  
0.130 (3,30) MIN  
0.023 (0,58)  
0.015 (0,38)  
0°–15°  
0.014 (0,36)  
0.008 (0,20)  
0.100 (2,54)  
4040083/E 03/99  
NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package is hermetically sealed with a ceramic lid using glass frit.  
D. Index point is provided on cap for terminal identification.  
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, and GDIP1-T20  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
MECHANICAL DATA  
MCFP006A– JANUARY 1995 – REVISED FEBRUARY 2002  
W (R-GDFP-F20)  
CERAMIC DUAL FLATPACK  
Base and Seating Plane  
0.300 (7,62)  
0.245 (6,22)  
0.045 (1,14)  
0.026 (0,66)  
0.006 (0,15)  
0.004 (0,10)  
0.100 (2,54)  
0.045 (1,14)  
0.320 (8,13) MAX  
0.019 (0,48)  
0.015 (0,38)  
1
20  
0.050 (1,27)  
0.540 (13,72)  
0.490 (12,45)  
0.005 (0,13) MIN  
4 Places  
10  
11  
0.260 (6,60)  
0.200 (5,08)  
0.260 (6,60)  
0.200 (5,08)  
4040180-4/C 02/02  
NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package can be hermetically sealed with a ceramic lid using glass frit.  
D. Index point is provided on cap for terminal identification only.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
MECHANICAL DATA  
MLCC006B – OCTOBER 1996  
FK (S-CQCC-N**)  
LEADLESS CERAMIC CHIP CARRIER  
28 TERMINAL SHOWN  
A
B
NO. OF  
TERMINALS  
**  
18 17 16 15 14 13 12  
MIN  
MAX  
MIN  
MAX  
0.342  
(8,69)  
0.358  
(9,09)  
0.307  
(7,80)  
0.358  
(9,09)  
19  
20  
11  
10  
9
20  
28  
44  
52  
68  
84  
0.442  
(11,23)  
0.458  
(11,63)  
0.406  
(10,31)  
0.458  
(11,63)  
21  
B SQ  
22  
0.640  
(16,26)  
0.660  
(16,76)  
0.495  
(12,58)  
0.560  
(14,22)  
8
A SQ  
23  
0.739  
(18,78)  
0.761  
(19,32)  
0.495  
(12,58)  
0.560  
(14,22)  
7
24  
25  
6
0.938  
(23,83)  
0.962  
(24,43)  
0.850  
(21,6)  
0.858  
(21,8)  
5
1.141  
(28,99)  
1.165  
(29,59)  
1.047  
(26,6)  
1.063  
(27,0)  
26 27 28  
1
2
3
4
0.080 (2,03)  
0.064 (1,63)  
0.020 (0,51)  
0.010 (0,25)  
0.020 (0,51)  
0.010 (0,25)  
0.055 (1,40)  
0.045 (1,14)  
0.045 (1,14)  
0.035 (0,89)  
0.045 (1,14)  
0.035 (0,89)  
0.028 (0,71)  
0.022 (0,54)  
0.050 (1,27)  
4040140/D 10/96  
NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package can be hermetically sealed with a metal lid.  
D. The terminals are gold plated.  
E. Falls within JEDEC MS-004  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
MECHANICAL  
MPDI002C – JANUARY 1995 – REVISED DECEMBER 20002  
N (R-PDIP-T**)  
PLASTIC DUAL-IN-LINE PACKAGE  
16 PINS SHOWN  
PINS **  
14  
16  
18  
20  
DIM  
0.775  
0.775  
0.920  
1.060  
A MAX  
A
(19,69) (19,69) (23,37) (26,92)  
16  
9
0.745  
0.745  
0.850  
0.940  
A MIN  
(18,92) (18,92) (21,59) (23,88)  
MS-100  
VARIATION  
0.260 (6,60)  
0.240 (6,10)  
AA  
BB  
AC  
AD  
C
1
8
0.070 (1,78)  
0.045 (1,14)  
D
0.045 (1,14)  
0.325 (8,26)  
0.300 (7,62)  
0.020 (0,51) MIN  
D
0.030 (0,76)  
0.015 (0,38)  
Gauge Plane  
0.200 (5,08) MAX  
Seating Plane  
0.010 (0,25) NOM  
0.125 (3,18) MIN  
0.100 (2,54)  
0.430 (10,92) MAX  
0.021 (0,53)  
0.015 (0,38)  
0.010 (0,25)  
M
14/18 PIN ONLY  
20 pin vendor option  
D
4040049/E 12/2002  
NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. Falls within JEDEC MS-001, except 18 and 20 pin minimum body lrngth (Dim A).  
D. The 20 pin end lead shoulder width is a vendor option, either half or full width.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
MECHANICAL DATA  
MSOI003E – JANUARY 1995 – REVISED SEPTEMBER 2001  
DW (R-PDSO-G**)  
PLASTIC SMALL-OUTLINE PACKAGE  
16 PINS SHOWN  
0.020 (0,51)  
0.014 (0,35)  
9
0.050 (1,27)  
16  
0.010 (0,25)  
0.419 (10,65)  
0.400 (10,15)  
0.010 (0,25) NOM  
0.299 (7,59)  
0.291 (7,39)  
Gage Plane  
0.010 (0,25)  
1
8
0°– 8°  
0.050 (1,27)  
0.016 (0,40)  
A
Seating Plane  
0.012 (0,30)  
0.004 (0,10)  
0.004 (0,10)  
0.104 (2,65) MAX  
PINS **  
16  
18  
20  
24  
0.610  
28  
DIM  
0.410  
0.462  
0.510  
0.710  
(18,03)  
A MAX  
(10,41) (11,73) (12,95) (15,49)  
0.400  
0.453  
0.500  
0.600  
0.700  
(17,78)  
A MIN  
(10,16) (11,51) (12,70) (15,24)  
4040000/E 08/01  
NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).  
D. Falls within JEDEC MS-013  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
MECHANICAL DATA  
MSSO002E – JANUARY 1995 – REVISED DECEMBER 2001  
DB (R-PDSO-G**)  
PLASTIC SMALL-OUTLINE  
28 PINS SHOWN  
0,38  
0,22  
0,65  
28  
M
0,15  
15  
0,25  
0,09  
5,60  
5,00  
8,20  
7,40  
Gage Plane  
1
14  
0,25  
A
0°ā8°  
0,95  
0,55  
Seating Plane  
0,10  
2,00 MAX  
0,05 MIN  
PINS **  
14  
16  
20  
24  
28  
30  
38  
DIM  
6,50  
5,90  
6,50  
5,90  
7,50  
8,50  
7,90  
10,50  
9,90  
10,50 12,90  
A MAX  
A MIN  
6,90  
9,90  
12,30  
4040065 /E 12/01  
NOTES: A. All linear dimensions are in millimeters.  
B. This drawing is subject to change without notice.  
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.  
D. Falls within JEDEC MO-150  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
MECHANICAL DATA  
MTSS001C – JANUARY 1995 – REVISED FEBRUARY 1999  
PW (R-PDSO-G**)  
PLASTIC SMALL-OUTLINE PACKAGE  
14 PINS SHOWN  
0,30  
0,19  
M
0,10  
0,65  
14  
8
0,15 NOM  
4,50  
4,30  
6,60  
6,20  
Gage Plane  
0,25  
1
7
0°8°  
A
0,75  
0,50  
Seating Plane  
0,10  
0,15  
0,05  
1,20 MAX  
PINS **  
8
14  
16  
20  
24  
28  
DIM  
3,10  
2,90  
5,10  
4,90  
5,10  
4,90  
6,60  
6,40  
7,90  
9,80  
9,60  
A MAX  
A MIN  
7,70  
4040064/F 01/97  
NOTES: A. All linear dimensions are in millimeters.  
B. This drawing is subject to change without notice.  
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.  
D. Falls within JEDEC MO-153  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
IMPORTANT NOTICE  
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications,  
enhancements, improvements, and other changes to its products and services at any time and to discontinue  
any product or service without notice. Customers should obtain the latest relevant information before placing  
orders and should verify that such information is current and complete. All products are sold subject to TI’s terms  
and conditions of sale supplied at the time of order acknowledgment.  
TI warrants performance of its hardware products to the specifications applicable at the time of sale in  
accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI  
deems necessary to support this warranty. Except where mandated by government requirements, testing of all  
parameters of each product is not necessarily performed.  
TI assumes no liability for applications assistance or customer product design. Customers are responsible for  
their products and applications using TI components. To minimize the risks associated with customer products  
and applications, customers should provide adequate design and operating safeguards.  
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right,  
copyright, maskworkright, orotherTIintellectualpropertyrightrelatingtoanycombination, machine, orprocess  
in which TI products or services are used. Information published by TI regarding third–party products or services  
does not constitute a license from TI to use such products or services or a warranty or endorsement thereof.  
Use of such information may require a license from a third party under the patents or other intellectual property  
of the third party, or a license from TI under the patents or other intellectual property of TI.  
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without  
alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction  
of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for  
such altered documentation.  
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that  
product or service voids all express and any implied warranties for the associated TI product or service and  
is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.  
Mailing Address:  
Texas Instruments  
Post Office Box 655303  
Dallas, Texas 75265  
Copyright 2003, Texas Instruments Incorporated  

相关型号:

SN74HC374N

OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS
TI

SN74HC374N-00

HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDIP20
TI

SN74HC374N-10

HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDIP20
TI

SN74HC374N1

IC,FLIP-FLOP,OCTAL,D TYPE,HC-CMOS,DIP,20PIN,PLASTIC
TI

SN74HC374NE4

具有三态输出的八路边沿触发式 D 型触发器 | N | 20 | -40 to 85
TI

SN74HC374NP3

IC IC,FLIP-FLOP,OCTAL,D TYPE,HC-CMOS,DIP,20PIN,PLASTIC, FF/Latch
TI

SN74HC374NSR

OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS
TI

SN74HC374NSRG4

HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDSO20, GREEN, PLASTIC, SOP-20
TI

SN74HC374PW

OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS
TI

SN74HC374PWLE

Octal Edge-Triggered D-Type Flip-Flops With 3-State Outputs 20-TSSOP -40 to 85
TI

SN74HC374PWR

OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS
TI

SN74HC374PWRG4

Octal Edge-Triggered D-Type Flip-Flops With 3-State Outputs 20-TSSOP -40 to 85
TI