SN74HCS574WRKS-Q1 [TI]
SN74HCS574-Q1 Automotive Octal D-Type Flip-Flops with Schmitt-Trigger Inputs, 3-State Outputs, and Flow-Through Pinout;型号: | SN74HCS574WRKS-Q1 |
厂家: | TEXAS INSTRUMENTS |
描述: | SN74HCS574-Q1 Automotive Octal D-Type Flip-Flops with Schmitt-Trigger Inputs, 3-State Outputs, and Flow-Through Pinout |
文件: | 总30页 (文件大小:1520K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
SN74HCS574-Q1 Automotive Octal D-Type Flip-Flops with Schmitt-Trigger Inputs,
3-State Outputs, and Flow-Through Pinout
1 Features
3 Description
•
AEC-Q100 qualified for automotive applications:
– Device temperature grade 1:
–40°C to +125°C, TA
– Device HBM ESD Classification Level 2
– Device CDM ESD Classifcation Level C6
Available in wettable flank QFN (WRKS) package
Wide operating voltage range: 2 V to 6 V
Schmitt-trigger inputs allow for slow or noisy input
signals
The SN74HCS574-Q1 contains eight D-type flip-flops.
All inputs include Schmitt-trigger architecture. All
channels share a rising edge triggered clock (CLK)
input and active low output enable (OE) input. This
device has a flow-through pinout which allows for
easier bus routing.
•
•
•
Device Information
PART NUMBER
PACKAGE(1)
BODY SIZE (NOM)
6.50 mm × 4.40 mm
4.50 mm × 2.50 mm
•
Low power consumption
– Typical ICC of 100 nA
SN74HCS574PW-Q1
TSSOP (20)
SN74HCS574WRKS-Q1 VQFN (20)
– Typical input leakage current of ±100 nA
±7.8-mA output drive at 6 V
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
•
2 Applications
•
•
•
•
Parallel data synchronization
Parallel data storage
Shift register
Pattern generators
Supports Slow Inputs
Low Power
Noise Rejection
Input Voltage
Waveforms
Time
Input Voltage
Time
Standard
CMOS Input
Response
Waveforms
Time
Time
Input Voltage
Schmitt-trigger
CMOS Input
Response
Waveforms
Time
Time
Input Voltage
Benefits of Schmitt-trigger inputs
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. ADVANCE INFORMATION for preproduction products; subject to change
without notice.
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
Table of Contents
1 Features............................................................................1
2 Applications.....................................................................1
3 Description.......................................................................1
4 Revision History.............................................................. 2
5 Pin Configuration and Functions...................................3
6 Specifications.................................................................. 4
6.1 Absolute Maximum Ratings........................................ 4
6.2 ESD Ratings............................................................... 4
6.3 Recommended Operating Conditions.........................4
6.4 Thermal Information....................................................4
6.5 Electrical Characteristics.............................................5
6.6 Timing Characteristics.................................................5
6.7 Switching Characteristics............................................5
6.8 Operating Characteristics........................................... 6
6.9 Typical Characteristics................................................7
7 Parameter Measurement Information............................8
8 Detailed Description........................................................9
8.1 Overview.....................................................................9
8.2 Functional Block Diagram...........................................9
8.3 Feature Description.....................................................9
8.4 Device Functional Modes..........................................11
9 Application and Implementation..................................12
9.1 Application Information............................................. 12
9.2 Typical Application.................................................... 12
10 Power Supply Recommendations..............................15
11 Layout...........................................................................15
11.1 Layout Guidelines................................................... 15
11.2 Layout Example...................................................... 15
12 Device and Documentation Support..........................16
12.1 Documentation Support.......................................... 16
12.2 Receiving Notification of Documentation Updates..16
12.3 Support Resources................................................. 16
12.4 Trademarks.............................................................16
12.5 Electrostatic Discharge Caution..............................16
12.6 Glossary..................................................................16
13 Mechanical, Packaging, and Orderable
Information.................................................................... 17
13.1 Tape and Reel Information......................................17
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
DATE
REVISION
NOTES
November 2021
*
Initial Release
Copyright © 2021 Texas Instruments Incorporated
2
Submit Document Feedback
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
5 Pin Configuration and Functions
OE
VCC
OE
1
20
VCC
1
20
1D
2D
3D
4D
5D
6D
7D
8D
2
3
4
5
6
7
8
9
19
18
1Q
2Q
1D
2D
2
3
19
18
1Q
2Q
3D
4D
5D
6D
4
5
6
7
17
16
3Q
4Q
5Q
17 3Q
16
15
4Q
5Q
15
14
PAD
6Q
14 6Q
7Q
12 8Q
13
12
11
7D
8D
8
9
7Q
8Q
13
GND
10
CLK
10 11
GND
CLK
PW Package
20-Pin TSSOP
Top View
WRKS package
20-Pin VQFN
Top View
Pin Functions
PIN
I/O
DESCRIPTION
NAME
OE
1D
NO.
1
Input
Input
Input
Input
Input
Input
Input
Input
Input
—
Output enable for all channels, active low
Input for channel 1
2
2D
3
Input for channel 2
3D
4
Input for channel 3
4D
5
Input for channel 4
5D
6
Input for channel 5
6D
7
Input for channel 6
7D
8
Input for channel 7
8D
9
Input for channel 8
GND
CLK
8Q
10
11
12
13
14
15
16
17
18
19
20
Ground
Input
Output
Output
Output
Output
Output
Output
Output
Output
—
Clock input for all channels, rising edge triggered
Output for channel 8
Output for channel 7
Output for channel 6
Output for channel 5
Output for channel 4
Output for channel 3
Output for channel 2
Output for channel 1
Postive supply
7Q
6Q
5Q
4Q
3Q
2Q
1Q
VCC
The thermal pad can be connect to GND or left floating. Do not connect to any other signal
or supply.
Thermal Pad(1)
—
(1) WRKS package only.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
3
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
6 Specifications
6.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted)(1)
MIN
MAX UNIT
VCC
IIK
Supply voltage
–0.5
7
±20
±20
±35
±70
150
150
V
Input clamp current(2)
VI < -0.5 V or VI > VCC + 0.5 V
VO < -0.5 V or VO > VCC + 0.5 V
VO = 0 to VCC
mA
mA
mA
mA
°C
IOK
IO
Output clamp current(2)
Continuous output current
Continuous current through VCC or GND
Junction temperature
ICC
TJ
Tstg
Storage temperature
–65
°C
(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply
functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions.
If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not
sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality,
performance, and shorten the device lifetime.
(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
6.2 ESD Ratings
VALUE
UNIT
Human body model (HBM), per AEC Q100-002(1)
HBM ESD Classification Level 2
±4000
V(ESD)
Electrostatic discharge
V
Charged device model (CDM), per AEC Q100-011
CDM ESD Classification Level C4B
±1500
(1) AEC Q100-002 indicate that HBM stressing shall be in accordrance with the ANSI/ESDA/JEDEC JS-001 specification.
6.3 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)
MIN
2
NOM
MAX
6
UNIT
V
VCC
VI
Supply voltage
Input voltage
0
VCC
VCC
125
V
VO
TA
Output voltage
Ambient temperature
0
V
–40
°C
6.4 Thermal Information
SN74HCS574-Q1
THERMAL METRIC(1)
PW (TSSOP)
20 PINS
151.7
79.4
WRKS (VQFN)
20 PINS
83.2
UNIT
RθJA
Junction-to-ambient thermal resistance
Junction-to-case (top) thermal resistance
Junction-to-board thermal resistance
°C/W
°C/W
°C/W
°C/W
°C/W
°C/W
RθJC(top)
RθJB
82.6
94.7
57.4
ΨJT
Junction-to-top characterization parameter
Junction-to-board characterization parameter
Junction-to-case (bottom) thermal resistance
25.2
14.5
ΨJB
94.1
56.4
RθJC(bot)
N/A
40.0
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report.
Copyright © 2021 Texas Instruments Incorporated
4
Submit Document Feedback
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
6.5 Electrical Characteristics
over operating free-air temperature range; typical values measured at TA = 25°C (unless otherwise noted).
PARAMETER
TEST CONDITIONS
VCC
MIN
0.7
1.7
2.1
0.3
0.9
1.2
0.2
0.4
0.6
TYP
MAX UNIT
2 V
1.5
VT+
Positive switching threshold
4.5 V
6 V
3.15
4.2
1
V
V
V
V
V
2 V
VT-
Negative switching threshold
Hysteresis (VT+ - VT-)
4.5 V
6 V
2.2
3
2 V
1
ΔVT
VOH
VOL
4.5 V
6 V
1.4
1.6
IOH = -20 µA
VI = VIH or VIL IOH = -6 mA
IOH = -7.8 mA
2 V to 6 V
4.5 V
6 V
VCC – 0.1 VCC – 0.002
High-level output voltage
Low-level output voltage
4
4.3
5.75
0.002
0.18
0.22
±100
0.1
5.4
IOL = 20 µA
2 V to 6 V
4.5 V
6 V
0.1
0.3
VI = VIH or VIL IOL = 6 mA
IOL = 7.8 mA
0.33
II
Input leakage current
Supply current
VI = VCC or 0
6 V
±1000 nA
ICC
Ci
VI = VCC or 0, IO = 0
6 V
2
5
µA
pF
Input capacitance
2 V to 6 V
6.6 Timing Characteristics
over operating free-air temperature range (unless otherwise noted), CL = 50 pF
PARAMETER
CONDITION
VCC
MIN
MAX
49
UNIT
2 V
fclock
Clock Frequency
4.5 V
6 V
120
135
MHz
ns
2 V
12
6
tw
Pulse duration
CLK high or low
4.5 V
6 V
6
2 V
18
6
tsu
Setup time
Data before CLK↑
4.5 V
6 V
ns
6
2 V
0
th
Hold time, data after CLK↑
4.5 V
6 V
0
ns
0
6.7 Switching Characteristics
over operating free-air temperature range; typical values measured at TA = 25°C (unless otherwise noted). See Parameter
Measurement Information. CL = 50 pF.
PARAMETER
FROM (INPUT)
TO (OUTPUT)
VCC
2 V
MIN
49
TYP
MAX UNIT
fmax
Max switching frequency
4.5 V
6 V
120
135
MHz
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
5
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
over operating free-air temperature range; typical values measured at TA = 25°C (unless otherwise noted). See Parameter
Measurement Information. CL = 50 pF.
PARAMETER
FROM (INPUT)
TO (OUTPUT)
VCC
MIN
TYP
MAX UNIT
2 V
26
40
tpd
ten
tdis
tt
Propogation delay
CLK
Any Q
4.5 V
6 V
12.2
10.3
22.16
10.94
9.23
11.08
7.65
7.01
14.6
7.7
14
11
ns
ns
ns
ns
2 V
28.8
14.2
12.0
14.4
9.9
Enable time
Disable time
Transition-time
OE
OE
Any Q
Any Q
Any Q
4.5 V
6 V
2 V
4.5 V
6 V
9.1
2 V
19.4
9.6
4.5 V
6 V
7.4
10.4
6.8 Operating Characteristics
over operating free-air temperature range; typical values measured at TA = 25°C (unless otherwise noted).
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
Cpd
Power dissipation capacitance per gate
No load
20
pF
Copyright © 2021 Texas Instruments Incorporated
6
Submit Document Feedback
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
6.9 Typical Characteristics
TA = 25°C
46
44
42
40
38
36
34
32
30
28
26
70
65
60
55
50
45
40
35
30
VCC = 2 V
VCC = 3.3 V
VCC = 4.5 V
VCC = 6 V
VCC = 2 V
VCC = 3.3 V
VCC = 4.5 V
VCC = 6 V
0
2.5
5
7.5 10 12.5 15 17.5 20 22.5 25
Output Sink Current (mA)
0
2.5
5
7.5 10 12.5 15 17.5 20 22.5 25
Output Source Current (mA)
Figure 6-1. Output Driver Resistance in LOW State Figure 6-2. Output Driver Resistance in HIGH State
0.2
0.18
0.16
0.14
0.12
0.1
0.65
0.6
VCC = 2 V
VCC = 4.5 V
VCC = 5 V
VCC = 6 V
0.55
0.5
VCC = 2.5 V
VCC = 3.3 V
0.45
0.4
0.35
0.3
0.08
0.06
0.04
0.02
0
0.25
0.2
0.15
0.1
0.05
0
0
0.5
1
1.5
2
2.5
3
3.5
0
0.5
1
1.5
2
2.5
3
3.5
4
4.5
5
5.5
6
VI œ Input Voltage (V)
VI œ Input Voltage (V)
Figure 6-3. Supply Current Across Input Voltage,
2-, 2.5-, and 3.3-V Supply
Figure 6-4. Supply Current Across Input Voltage,
4.5-, 5-, and 6-V Supply
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
7
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
7 Parameter Measurement Information
Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators
having the following characteristics: PRR ≤ 1 MHz, ZO = 50 Ω, tt < 2.5 ns.
For clock inputs, fmax is measured when the input duty cycle is 50%.
The outputs are measured one at a time with one input transition per measurement.
tw
VCC
Test
Point
VCC
0 V
S1
S2
Input
50%
50%
RL
From Output
Under Test
Figure 7-2. Voltage Waveforms, Pulse Duration
(1)
CL
(1) CL includes probe and test-fixture capacitance.
Figure 7-1. Load Circuit for 3-State Outputs
VCC
VCC
Clock
Input
50%
Input
Output
Output
50%
50%
0 V
0 V
VOH
VOL
VOH
VOL
(1)
(1)
tPLH
tPHL
tsu
th
VCC
Data
Input
50%
50%
50%
50%
0 V
(1)
(1)
Figure 7-3. Voltage Waveforms, Setup and Hold
Times
tPHL
tPLH
50%
50%
(1) The greater between tPLH and tPHL is the same as tpd
.
Figure 7-4. Voltage Waveforms Propagation Delays
VCC
VCC
90%
10%
90%
Output
Control
50%
50%
Input
10%
tf(1)
0 V
0 V
VOH
VOL
tr(1)
(3)
(4)
tPZL
tPLZ
≈ VCC
90%
10%
90%
Output
Waveform 1
(1)
S1 at VLOAD
50%
Output
10%
10%
tf(1)
VOL
tr(1)
(3)
(4)
tPZH
tPHZ
(1) The greater between tr and tf is the same as tt.
VOH
Figure 7-6. Voltage Waveforms, Input and Output
Transition Times
Output
Waveform 2
S1 at GND(2)
90%
50%
≈ 0 V
Figure 7-5. Voltage Waveforms Propagation Delays
Copyright © 2021 Texas Instruments Incorporated
8
Submit Document Feedback
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
8 Detailed Description
8.1 Overview
The SN74HCS574-Q1 contains eight D-type flip-flops. All inputs include Schmitt-trigger architecture. All
channels share a clock (CLK) and output enable (OE) input.
Data is stored in the flip-flop on the rising edge of the clock.
The output state of all channels is unknown at startup until valid data is clocked into the flip-flops.
When the outputs are enabled (OE is low), the outputs are actively driving low or high.
When the outputs are disabled (OE is high), the outputs are set into the high-impedance state.
The active low output enable (OE) does not have any impact on the stored state in the flip-flops.
8.2 Functional Block Diagram
8.3 Feature Description
8.3.1 Balanced CMOS 3-State Outputs
This device includes balanced CMOS 3-State outputs. The three states that these outputs can be in are driving
high, driving low, and high impedance. The term "balanced" indicates that the device can sink and source similar
currents. The drive capability of this device may create fast edges into light loads so routing and load conditions
should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger
currents than the device can sustain without being damaged. It is important for the output power of the device
to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the Absolute
Maximum Ratings must be followed at all times.
When placed into the high-impedance mode, the output will neither source nor sink current, with the exception of
minor leakage current as defined in the Electrical Characteristics table. In the high-impedance state, the output
voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected
to the node, then this is known as a floating node and the voltage is unknown. A pull-up or pull-down resistor
can be connected to the output to provide a known voltage at the output while it is in the high-impedance state.
The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption
limitations. Typically, a 10 kΩ resistor can be used to meet these requirements.
Unused 3-state CMOS outputs should be left disconnected.
8.3.2 CMOS Schmitt-Trigger Inputs
This device includes inputs with the Schmitt-trigger architecture. These inputs are high impedance and are
typically modeled as a resistor in parallel with the input capacitance given in the Electrical Characteristics table
from the input to ground. The worst case resistance is calculated with the maximum input voltage, given in the
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
9
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
Absolute Maximum Ratings table, and the maximum input leakage current, given in the Electrical Characteristics
table, using Ohm's law (R = V ÷ I).
The Schmitt-trigger input architecture provides hysteresis as defined by ΔVT in the Electrical Characteristics
table, which makes this device extremely tolerant to slow or noisy inputs. While the inputs can be driven much
slower than standard CMOS inputs, it is still recommended to properly terminate unused inputs. Driving the
inputs with slow transitioning signals will increase dynamic current consumption of the device. For additional
information regarding Schmitt-trigger inputs, please see Understanding Schmitt Triggers.
8.3.3 Clamp Diode Structure
The inputs and outputs to this device have both positive and negative clamping diodes as depicted in Electrical
Placement of Clamping Diodes for Each Input and Output.
CAUTION
Voltages beyond the values specified in the Absolute Maximum Ratings table can cause damage
to the device. The input and output voltage ratings may be exceeded if the input and output clamp-
current ratings are observed.
VCC
Device
+IIK
+IOK
Input
Output
Logic
GND
-IIK
-IOK
Figure 8-1. Electrical Placement of Clamping Diodes for Each Input and Output
Copyright © 2021 Texas Instruments Incorporated
10
Submit Document Feedback
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
8.3.4 Wettable Flanks
This device includes wettable flanks for at least one package. See the Features section on the front page of the
data sheet for which packages include this feature.
Package
Package
Solder
Standard Lead
We able Flank Lead
Pad
PCB
Figure 8-2. Simplified Cutaway View of Wettable-Flank QFN Package and Standard QFN Package After
Soldering
Wettable flanks help improve side wetting after soldering which makes QFN packages easier to inspect with
automatic optical inspection (AOI). A wettable flank can be dimpled or step-cut to provide additional surface
area for solder adhesion which assists in reliably creating a side fillet as shown in Figure 8-2. Please see the
mechanical drawing for additional details.
8.4 Device Functional Modes
Table 8-1. Function Table
INPUTS(1)
OUTPUT(2)
OE
L
CLK
D
L
Q
L
↑
L
↑
L, H, ↓
X
H
X
X
H
(3)
L
Q0
H
Z
(1) L = input low, H = input high, ↑ = input transitioning from low to
high, ↓ = input transitioning from high to low, X = don't care
(2) L = output low, H = output high, Q0 = previous state, Z = high
impedance
(3) At startup, Q0 is unknown
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
11
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
9 Application and Implementation
Note
Information in the following applications sections is not part of the TI component specification,
and TI does not warrant its accuracy or completeness. TI’s customers are responsible for
determining suitability of components for their purposes, as well as validating and testing their design
implementation to confirm system functionality.
9.1 Application Information
In this application, the SN74HCS574-Q1 is used to control an 8-bit data bus.
All outputs change with the rising edge of the CLK input, which can be used to synchronize signals.
The outputs can set to the high-impedance state using the OE to allow other devices to transmit on the data bus.
9.2 Typical Application
1D
2D
3D
4D
5D
6D
7D
8D
1Q
2Q
3Q
4Q
5Q
6Q
7Q
8Q
Input Data Bus
Bus Controller
Output Data Bus
CLK
OE
Figure 9-1.
9.2.1 Design Requirements
9.2.1.1 Power Considerations
Ensure the desired supply voltage is within the range specified in the Recommended Operating Conditions. The
supply voltage sets the device's electrical characteristics as described in the Electrical Characteristics.
The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all
outputs of the SN74HCS574-Q1 plus the maximum static supply current, ICC, listed in Electrical Characteristics
and any transient current required for switching. The logic device can only source as much current as is provided
by the positive supply source. Be sure not to exceed the maximum total current through VCC listed in the
Absolute Maximum Ratings.
The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the
SN74HCS574-Q1 plus the maximum supply current, ICC, listed in Electrical Characteristics, and any transient
current required for switching. The logic device can only sink as much current as can be sunk into its ground
connection. Be sure not to exceed the maximum total current through GND listed in the Absolute Maximum
Ratings.
The SN74HCS574-Q1 can drive a load with a total capacitance less than or equal to 50 pF while still meeting
all of the datasheet specifications. Larger capacitive loads can be applied, however it is not recommended to
exceed 50 pF.
The SN74HCS574-Q1 can drive a load with total resistance described by RL ≥ VO / IO, with the output voltage
and current defined in the Electrical Characteristics table with VOH and VOL. When outputting in the high state,
Copyright © 2021 Texas Instruments Incorporated
12
Submit Document Feedback
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
the output voltage in the equation is defined as the difference between the measured output voltage and the
supply voltage at the VCC pin.
Total power consumption can be calculated using the information provided in CMOS Power Consumption and
Cpd Calculation.
Thermal increase can be calculated using the information provided in Thermal Characteristics of Standard Linear
and Logic (SLL) Packages and Devices.
CAUTION
The maximum junction temperature, TJ(max) listed in the Absolute Maximum Ratings, is an additional
limitation to prevent damage to the device. Do not violate any values listed in the Absolute Maximum
Ratings. These limits are provided to prevent damage to the device.
9.2.1.2 Input Considerations
Input signals must cross Vt-(min) to be considered a logic LOW, and Vt+(max) to be considered a logic HIGH. Do
not exceed the maximum input voltage range found in the Absolute Maximum Ratings.
Unused inputs must be terminated to either VCC or ground. These can be directly terminated if the input is
completely unused, or they can be connected with a pull-up or pull-down resistor if the input is to be used
sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used
for a default state of LOW. The resistor size is limited by drive current of the controller, leakage current into the
SN74HCS574-Q1, as specified in the Electrical Characteristics, and the desired input transition rate. A 10-kΩ
resistor value is often used due to these factors.
The SN74HCS574-Q1 has no input signal transition rate requirements because it has Schmitt-trigger inputs.
Another benefit to having Schmitt-trigger inputs is the ability to reject noise. Noise with a large enough amplitude
can still cause issues. To know how much noise is too much, please refer to the ΔVT(min) in the Electrical
Characteristics. This hysteresis value will provide the peak-to-peak limit.
Unlike what happens with standard CMOS inputs, Schmitt-trigger inputs can be held at any valid value without
causing huge increases in power consumption. The typical additional current caused by holding an input at a
value other than VCC or ground is plotted in the Typical Characteristics.
Refer to the Feature Description section for additional information regarding the inputs for this device.
9.2.1.3 Output Considerations
The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will
decrease the output voltage as specified by the VOH specification in the Electrical Characteristics. The ground
voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output
voltage as specified by the VOL specification in the Electrical Characteristics.
Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected
directly together. This can cause excessive current and damage to the device.
Two channels within the same device with the same input signals can be connected in parallel for additional
output drive strength.
Unused outputs can be left floating. Do not connect outputs directly to VCC or ground.
Refer to Feature Description section for additional information regarding the outputs for this device.
9.2.2 Detailed Design Procedure
1. Add a decoupling capacitor from VCC to GND. The capacitor needs to be placed physically close to the
device and electrically close to both the VCC and GND pins. An example layout is shown in the Layout
section.
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
13
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit, however it will ensure
optimal performance. This can be accomplished by providing short, appropriately sized traces from the
SN74HCS574-Q1 to the receiving device(s).
3. Ensure the resistive load at the output is larger than (VCC / IO(max)) Ω. This will ensure that the maximum
output current from the Absolute Maximum Ratings is not violated. Most CMOS inputs have a resistive load
measured in megaohms; much larger than the minimum calculated above.
4. Thermal issues are rarely a concern for logic gates, however the power consumption and thermal increase
can be calculated using the steps provided in the application report, CMOS Power Consumption and Cpd
Calculation.
9.2.3 Application Curves
CLK
D1
Q1
Figure 9-2. Example timing diagram for one channel
Copyright © 2021 Texas Instruments Incorporated
14
Submit Document Feedback
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
10 Power Supply Recommendations
The power supply can be any voltage between the minimum and maximum supply voltage rating located in the
Recommended Operating Conditions. Each VCC terminal should have a good bypass capacitor to prevent power
disturbance. A 0.1-μF capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps
to reject different frequencies of noise. The 0.1-μF and 1-μF capacitors are commonly used in parallel. The
bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in
given example layout image.
11 Layout
11.1 Layout Guidelines
When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many
cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a
triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left
unconnected because the undefined voltages at the outside connections result in undefined operational states.
All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the
input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular
unused input depends on the function of the device. Generally, the inputs are tied to GND or VCC, whichever
makes more sense for the logic function or is more convenient.
11.2 Layout Example
VCC
GND
Recommend GND flood fill for
improved signal isolation, noise
reduction, and thermal dissipation
Bypass capacitor
placed close to the
device
0.1 ꢀF
OE
VCC
1
20
19
1D
2D
3D
4D
5D
6D
7D
8D
2
3
4
5
6
7
8
9
1Q
2Q
3Q
4Q
5Q
6Q
7Q
18
17
16
15
14
13
Unused input
tied to GND
Unused output
left floating
GND
12
11
8Q
10
Avoid 90°
corners for
signal lines
GND
CLK
Figure 11-1. Example layout for the SN74HCS574-Q1 in the WRKS Package
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
15
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
12 Device and Documentation Support
TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device,
generate code, and develop solutions are listed below.
12.1 Documentation Support
12.1.1 Related Documentation
For related documentation see the following:
•
•
•
Texas Instruments, HCMOS Design Considerations application report (SCLA007)
Texas Instruments, CMOS Power Consumption and Cpd Calculation application report (SDYA009)
Texas Instruments, Designing With Logic application report
12.2 Receiving Notification of Documentation Updates
To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on
Subscribe to updates to register and receive a weekly digest of any product information that has changed. For
change details, review the revision history included in any revised document.
12.3 Support Resources
TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight
from the experts. Search existing answers or ask your own question to get the quick design help you need.
Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do
not necessarily reflect TI's views; see TI's Terms of Use.
12.4 Trademarks
TI E2E™ is a trademark of Texas Instruments.
All trademarks are the property of their respective owners.
12.5 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled
with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may
be more susceptible to damage because very small parametric changes could cause the device not to meet its published
specifications.
12.6 Glossary
TI Glossary
This glossary lists and explains terms, acronyms, and definitions.
Copyright © 2021 Texas Instruments Incorporated
16
Submit Document Feedback
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
13 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
13.1 Tape and Reel Information
REEL DIMENSIONS
TAPE DIMENSIONS
K0
P1
W
B0
Reel
Diameter
Cavity
A0
A0 Dimension designed to accommodate the component width
B0 Dimension designed to accommodate the component length
K0 Dimension designed to accommodate the component thickness
Overall width of the carrier tape
W
P1 Pitch between successive cavity centers
Reel Width (W1)
QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE
Sprocket Holes
Q1 Q2
Q3 Q4
Q1 Q2
Q3 Q4
User Direction of Feed
Pocket Quadrants
Reel
Diameter
(mm)
Reel
Width W1
(mm)
Package Package
A0
(mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
(mm)
Pin1
Quadrant
Device
Pins
SPQ
Type
Drawing
SN74HCS574WRKS-Q1
SN74HCS574PW-Q1
VQFN
RKS
PW
20
20
3000
2000
180.0
330.0
12.4
16.4
2.8
4.8
1.2
4.0
8.0
12.0
16.0
Q1
Q1
TSSOP
6.95
7.00
1.40
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
17
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
TAPE AND REEL BOX DIMENSIONS
Width (mm)
H
W
L
Device
Package Type
VQFN
Package Drawing Pins
SPQ
3000
2000
Length (mm) Width (mm)
Height (mm)
35.0
SN74HCS574WRKS-Q1
SN74HCS574PW-Q1
RKS
PW
20
20
210.0
367.0
185.0
449.0
TSSOP
35.0
Copyright © 2021 Texas Instruments Incorporated
18
Submit Document Feedback
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
PACKAGE OUTLINE
PW0020A
TSSOP - 1.2 mm max height
S
C
A
L
E
2
.
5
0
0
SMALL OUTLINE PACKAGE
SEATING
PLANE
C
6.6
6.2
TYP
A
0.1 C
PIN 1 INDEX AREA
18X 0.65
20
1
2X
5.85
6.6
6.4
NOTE 3
10
11
0.30
20X
4.5
4.3
NOTE 4
0.19
1.2 MAX
B
0.1
C A B
(0.15) TYP
SEE DETAIL A
0.25
GAGE PLANE
0.15
0.05
0.75
0.50
A
20
0 -8
DETAIL A
TYPICAL
4220206/A 02/2017
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.
www.ti.com
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
19
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
EXAMPLE BOARD LAYOUT
PW0020A
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
SYMM
20X (1.5)
(R0.05) TYP
20
1
20X (0.45)
SYMM
18X (0.65)
11
10
(5.8)
LAND PATTERN EXAMPLE
EXPOSED METAL SHOWN
SCALE: 10X
METAL UNDER
SOLDER MASK
SOLDER MASK
OPENING
SOLDER MASK
OPENING
METAL
EXPOSED METAL
EXPOSED METAL
0.05 MAX
ALL AROUND
0.05 MIN
ALL AROUND
NON-SOLDER MASK
DEFINED
(PREFERRED)
SOLDER MASK
DEFINED
15.000
SOLDER MASK DETAILS
4220206/A 02/2017
NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
www.ti.com
Copyright © 2021 Texas Instruments Incorporated
20
Submit Document Feedback
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
EXAMPLE STENCIL DESIGN
PW0020A
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
20X (1.5)
SYMM
(R0.05) TYP
20
1
20X (0.45)
SYMM
18X (0.65)
10
11
(5.8)
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE: 10X
4220206/A 02/2017
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
21
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
PACKAGE OUTLINE
RKS0020B
VQFN - 1 mm max height
S
C
A
L
E
3
.
3
0
0
PLASTIC QUAD FLATPACK - NO LEAD
2.6
2.4
B
A
PIN 1 INDEX AREA
4.6
4.4
(0.1) MIN
(0.13)
SECTION A-A
TYPICAL
1.0
0.8
C
SEATING PLANE
0.08 C
0.05
0.00
1.05
0.95
2X 0.5
(0.2) TYP
EXPOSED
THERMAL PAD
10
9
14X 0.5
8
11
A
A
2X
3.05
2.95
3.5
1
18
0.3
20X
20 19
0.45
0.35
0.2
PIN 1 ID
(OPTIONAL)
0.1
C A B
20X
0.05
4226762/A 06/2021
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
www.ti.com
Copyright © 2021 Texas Instruments Incorporated
22
Submit Document Feedback
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
EXAMPLE BOARD LAYOUT
RKS0020B
VQFN - 1 mm max height
PLASTIC QUAD FLATPACK - NO LEAD
(1)
2X (0.5)
1
20
20X (0.6)
2
19
20X (0.25)
(1.25)
(3)
SYMM
2X (3.5)
(4.3)
16X (0.5)
(R0.05) TYP
9
12
(
0.2) VIA
TYP
10
11
SYMM
(2.3)
LAND PATTERN EXAMPLE
SCALE:20X
0.07 MAX
ALL AROUND
0.07 MIN
ALL AROUND
SOLDER MASK
OPENING
METAL
SOLDER MASK
OPENING
METAL UNDER
SOLDER MASK
NON SOLDER MASK
DEFINED
(PREFERRED)
SOLDER MASK
DEFINED
SOLDER MASK DETAILS
4226762/A 06/2021
NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.
www.ti.com
Copyright © 2021 Texas Instruments Incorporated
Submit Document Feedback
23
Product Folder Links: SN74HCS574-Q1
SN74HCS574-Q1
SCLS860 – NOVEMBER 2021
www.ti.com
EXAMPLE STENCIL DESIGN
RKS0020B
VQFN - 1 mm max height
PLASTIC QUAD FLATPACK - NO LEAD
2X (0.95)
2X (0.5)
1
20
20X (0.6)
2
19
20X (0.25)
2X (1.31)
16X (0.5)
SYMM
2X (3.5) (4.3)
(0.76)
METAL
TYP
9
12
(R0.05) TYP
10
11
SYMM
(2.3)
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
EXPOSED PAD
83% PRINTED SOLDER COVERAGE BY AREA
SCALE:25X
4226762/A 06/2021
NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
www.ti.com
Copyright © 2021 Texas Instruments Incorporated
24
Submit Document Feedback
Product Folder Links: SN74HCS574-Q1
PACKAGE OPTION ADDENDUM
www.ti.com
9-Jan-2022
PACKAGING INFORMATION
Orderable Device
Status Package Type Package Pins Package
Eco Plan
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
Samples
Drawing
Qty
(1)
(2)
(3)
(4/5)
(6)
PSN74HCS574QPWRQ1
ACTIVE
TSSOP
PW
20
2000
TBD
Call TI
Call TI
-40 to 125
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF SN74HCS574-Q1 :
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
9-Jan-2022
Catalog : SN74HCS574
•
NOTE: Qualified Version Definitions:
Catalog - TI's standard catalog product
•
Addendum-Page 2
PACKAGE OUTLINE
PW0020A
TSSOP - 1.2 mm max height
S
C
A
L
E
2
.
5
0
0
SMALL OUTLINE PACKAGE
SEATING
PLANE
C
6.6
6.2
TYP
A
0.1 C
PIN 1 INDEX AREA
18X 0.65
20
1
2X
5.85
6.6
6.4
NOTE 3
10
B
11
0.30
20X
4.5
4.3
NOTE 4
0.19
1.2 MAX
0.1
C A B
(0.15) TYP
SEE DETAIL A
0.25
GAGE PLANE
0.15
0.05
0.75
0.50
A
20
0 -8
DETAIL A
TYPICAL
4220206/A 02/2017
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.
www.ti.com
EXAMPLE BOARD LAYOUT
PW0020A
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
SYMM
20X (1.5)
(R0.05) TYP
20
1
20X (0.45)
SYMM
18X (0.65)
11
10
(5.8)
LAND PATTERN EXAMPLE
EXPOSED METAL SHOWN
SCALE: 10X
METAL UNDER
SOLDER MASK
SOLDER MASK
OPENING
SOLDER MASK
OPENING
METAL
EXPOSED METAL
EXPOSED METAL
0.05 MAX
ALL AROUND
0.05 MIN
ALL AROUND
NON-SOLDER MASK
DEFINED
SOLDER MASK
DEFINED
15.000
(PREFERRED)
SOLDER MASK DETAILS
4220206/A 02/2017
NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
www.ti.com
EXAMPLE STENCIL DESIGN
PW0020A
TSSOP - 1.2 mm max height
SMALL OUTLINE PACKAGE
20X (1.5)
SYMM
(R0.05) TYP
20
1
20X (0.45)
SYMM
18X (0.65)
10
11
(5.8)
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE: 10X
4220206/A 02/2017
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated
相关型号:
SN74HCS594
SN74HCS594-Q1 Automotive 8-Bit Shift Register With Schmitt-Trigger Inputs and Output Registers
TI
SN74HCS594-Q1
SN74HCS594-Q1 Automotive 8-Bit Shift Register With Schmitt-Trigger Inputs and Output Registers
TI
SN74HCS594-Q1_V01
SN74HCS594-Q1 Automotive 8-Bit Shift Register With Schmitt-Trigger Inputs and Output Registers
TI
SN74HCS594-Q1_V02
SN74HCS594-Q1 Automotive 8-Bit Shift Register With Schmitt-Trigger Inputs and Output Registers
TI
SN74HCS594-Q1_V03
SN74HCS594-Q1 Automotive 8-Bit Shift Register With Schmitt-Trigger Inputs and Output Registers
TI
SN74HCS594BQB-Q1
SN74HCS594-Q1 Automotive 8-Bit Shift Register With Schmitt-Trigger Inputs and Output Registers
TI
SN74HCS594D-Q1
SN74HCS594-Q1 Automotive 8-Bit Shift Register With Schmitt-Trigger Inputs and Output Registers
TI
©2020 ICPDF网 联系我们和版权申明