EDI88512LPAXKC 概述
512Kx8 Monolithic SRAM, SMD 5962-95600 512Kx8单片SRAM , SMD 5962-95600
EDI88512LPAXKC 数据手册
通过下载EDI88512LPAXKC数据手册来全面了解它。这个PDF文档包含了所有必要的细节,如产品概述、功能特性、引脚定义、引脚排列图等信息。
PDF下载EDI88512CA
White Electronic Designs
512Kx8 Monolithic SRAM, SMD 5962-95600
FEATURES
The EDI88512CA is a 4 megabit Monolithic CMOS
Static RAM.
ꢀ
ꢀ
ꢀ
ꢀ
ꢀ
ꢀ
ꢀ
Access Times of 15, 17, 20, 25, 35, 45, 55ns
Data Retention Function (LPA version)
TTL Compatible Inputs and Outputs
Fully Static, No Clocks
The 32 pin DIPpinout adheres to the JEDEC evolutionary
standard for the four megabit device.All 32 pin packages
are pin for pin upgrades for the single chip enable 128K
x 8, the EDI88128CS. Pins 1 and 30 become the higher
order addresses.
Organized as 512Kx8
The 36 pin revolutionary pinout also adheres to the
JEDEC standard for the four megabit device. The center
pin power and ground pins help to reduce noise in high
performance systems. The 36 pin pinout also allows the
user an upgrade path to the future 2Mx8.
Commercial, Industrial and Military Temperature Ranges
32 lead JEDEC Approved Evolutionary Pinout
• Ceramic Sidebrazed 600 mil DIP (Package 9)
• Ceramic Sidebrazed 400 mil DIP (Package 326)
• Ceramic 32 pin Flatpack (Package 344)
• Ceramic Thin Flatpack (Package 321)
• Ceramic SOJ (Package 140)
ALow Power version with Data Retention (EDI88512LPA)
is also available for battery backed applications. Military
product is available compliant to Appendix A of MIL-
PRF-38535.
ꢀ
ꢀ
36 lead JEDEC Approved Revolutionary Pinout
• Ceramic Flatpack (Package 316)
• Ceramic SOJ (Package 327)
*This product is subject to change without notice.
• Ceramic LCC (Package 502)
Single +5V ( 10ꢀ) Supply Operation
FIG. 1
PIN CONFIGURATION
PIN DESCRIPTION
I/O0-7
Data Inputs/Outputs
Address Inputs
Write Enables
Chip Selects
Output Enable
Power (+5V 10ꢀ%
Ground
36 PIN
32 PIN
A0-18
TOP VIEW
TOP VIEW
WE#
CS#
OE#
VCC
1
2
36 NC
35 A18
34 A17
33 A16
32 A15
31 OE#
30 I/O7
29 I/O6
A0
A1
32 Vcc
31 A15
30 A17
29 WE#
28 A13
27 A8
A18
A16
A14
A12
A7
1
2
3
4
A2
A3
3
4
5
A4
VSS
5
6
7
8
9
10
11
12
13
14
15
16
17
18
CS#
I/O0
I/O1
Vcc
Vss
I/O2
I/O3
WE#
A5
A6
A7
A8
A9
A6
6
NC
Not Connected
26 A9
A5
7
32 pin
Evolutionary
36 pin
Revolutionary
25 A11
24 OE#
23 A10
22 CS#
21 I/O7
20 I/O6
19 I/O5
18 I/O4
17 I/O3
8
Vss
Vcc
27
A4
28
9
A3
BLOCK DIAGRAM
I/O5
26
10
11
12
13
14
A2
I/O4
A14
A13
A12
25
24
23
22
A1
Memory Array
A0
I/O0
I/O1
21 A11
20 A10
NC
I/O2 15
Address
Buffer
Address
Decoder
I/O
Circuits
A
0-18
I/O0-7
Vss
16
19
WE#
CS#
OE#
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
October 2004
Rev. 11
1
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
EDI88512CA
White Electronic Designs
ABSOLUTE MAXIMUM RATINGS
TRUTH TABLE
OE#
X
CS#
H
WE#
X
Mode
Standby
Output
High Z
Power
Icc2, Icc3
Icc1
Parameter
Value
Unit
Voltage on any pin relative to Vss
Operating Temperature TA (Ambient%
Commercial
V
-0.5 ≤ TA ≤ 7.0
H
L
H
Output Deselect
Read
High Z
L
X
L
L
H
L
Data Out
Data In
Icc1
Write
Icc1
°C
°C
°C
°C
W
0 ≤ TA ≤ +70
-40 ≤ TA ≤ +85
-55 ≤ TA ≤ +125
-65 ≤ TA ≤ +150
1.5
Industrial
RECOMMENDED OPERATING CONDITIONS
Parameter
Supply Voltage
Supply Voltage
Input High Voltage
Input Low Voltage
Military
Symbol
Min
4.5
0
2.2
-0.3
Typ
5.0
0
—
—
Max
5.5
0
3.0
+0.8
Unit
VCC
VSS
VIH
VIL
V
V
V
V
Storage Temperature, Plastic
Power Dissipation
Output Current
20
mA
°C
Junction Temperature, TJ
NOTE:
Stress greater than those listed under “Absolute Maximum Ratings” may cause
permanent damage to the device. This is a stress rating only and functional operation
of the device at these or any other conditions greater than those indicated in the
operational sections of this specification is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect reliability.
175
CAPACITANCE
(TA = +25°C%
Parameter
Address Lines
Data Lines
Symbol
Condition
Max Unit
CI
VIN = Vcc or Vss, f = 1.0MHz
12
14
pF
pF
CO
VOUT = Vcc or Vss, f = 1.0MHz
These parameters are sampled, not 100% tested.
DC CHARACTERISTICS
(VCC = 5V, TA = -55°C to +125°C%
Parameter
Symbol
ILI
Conditions
VIN = 0V to VCC
Min
-10
-10
Max
10
Units
Input Leakage Current
Output Leakage Current
Operating Power Supply Current
A
A
ILO
VI/O = 0V to VCC
10
ICC1
WE#, CS# = VIL, II/O = 0mA, Min Cycle
(17ns%
(20 -55ns%
—
—
250
225
mA
mA
Standby (TTL% Power Supply Current
Full Standby Power Supply Current
ICC
—
60
mA
2
CS# ≥ VIH, VIN ≤ VIL, VIN ≥ VIH
ICC
3
CA
LPA
—
—
25
20
mA
mA
CS# ≥ VCC -0.2V
VIN ≥ Vcc -0.2V or VIN ≤ 0.2V
Output Low Voltage
VOL
IOL = 6.0mA
IOH = -4.0mA
—
0.4
—
V
V
Output High Voltage
VOH
2.4
NOTE: DC test conditions: VIL = 0.3V, VIH = Vcc -0.3V
AC TEST CONDITIONS
Input Pulse Levels
VSS to 3.0V
5ns
Figure 1
Figure 2
Vcc
Vcc
Input Rise and Fall Times
Input and Output Timing Levels
Output Load
1.5V
480Ω
480Ω
Figure 1
NOTE: For tEHQZ, tGHQZ and tWLQZ, CL = 5pF Figure 2)
Q
Q
30pF
5pF
255Ω
255Ω
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
October 2004
Rev. 11
2
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
EDI88512CA
White Electronic Designs
AC CHARACTERISTICS – READ CYCLE
(VCC = 5.0V, Vss = 0V, -55°C ≤ TA ≤ +125°C%
15ns 17ns 20ns 25ns
JEDEC Alt. Min Max Min Max Min Max Min Max Min Max Min Max Min Max Units
Symbol
35ns
45ns
55ns
Parameter
Read Cycle Time
tAVAV
tAVQV
tELQV
tELQX
tRC
tAA
15
17
20
25
35
45
55
ns
ns
ns
ns
Address Access Time
Chip Enable Access Time
Chip Enable to Output in Low Z (1%
15
15
17
17
20
20
25
25
35
35
45
45
55
55
tACS
tCLZ
2
3
3
3
3
3
3
Chip Disable to Output in High Z (1%
Output Hold from Address Change
Output Enable to Output Valid
Output Enable to Output in Low Z (1%
Output Disable to Output in High Z(1%
tEHQZ
tAVQX
tGLQV
tGLQX
tGHQZ
tCHZ
tOH
0
0
7
8
7
0
0
7
8
7
0
0
8
10
8
0
0
10
12
10
0
0
15
15
15
0
0
20
25
20
0
0
20
30
20
ns
ns
ns
ns
ns
tOE
tOLZ
tOHZ
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1. This parameter is guaranteed by design but not tested.
AC CHARACTERISTICS – WRITE CYCLE
(VCC = 5.0V, VSS = 0V, -55°C≤ TA ≤ +125°C%
Symbol
15ns
17ns
20ns
25ns
35ns
45ns
55ns
Parameter
JEDEC Alt. Min Max Min Max Min Max Min Max Min Max Min Max Min Max Units
Write Cycle Time
tAVAV
tWC
15
17
20
25
35
45
55
ns
Chip Enable to End of Write
Address Setup Time
Address Valid to End of Write
Write Pulse Width
tELWH
tELEH
tAVWL
tAVEL
tCW
tCW
13
13
0
0
13
13
13
13
14
14
0
0
14
14
14
14
15
15
0
0
15
15
15
15
17
17
0
0
17
17
17
17
25
25
0
0
25
25
25
25
30
30
0
0
30
30
30
30
50
50
0
0
50
50
45
45
ns
ns
ns
ns
ns
ns
ns
ns
tAS
tAS
tAVWH
tAVEH
tAW
tAW
tWLWH
tWLEH
tWP
tWP
Write Recovery Time
Data Hold Time
tWHAX
tWR
tWR
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
ns
ns
ns
ns
tEHAX
tWHDX
tEHDX
tDH
tDH
Write to Output in High Z (1%
Data to Write Time
tWLQZ
tWHZ
0
8
8
8
0
8
8
8
0
10
10
8
0
12
12
10
0
20
20
25
0
25
25
30
0
40
30
30
ns
ns
ns
tDVWH
tDVEH
tDW
tDW
Output Active from End of Write (1%
tWHQX
tWLZ
0
0
0
0
0
0
0
ns
1. This parameter is guaranteed by design but not tested.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
October 2004
Rev. 11
3
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
EDI88512CA
White Electronic Designs
FIG. 2 TIMING WAVEFORM - READ CYCLE
tAVAV
ADDRESS
CS#
tAVQV
tAVAV
tEHQZ
tELQV
tELQX
ADDRESS
DATA I/O
ADDRESS 1
ADDRESS 2
OE#
tAVQV
tAVQX
tGLQV
tGLQX
tGHQZ
DATA
1
DATA 2
DATA OUT
READ CYCLE 1 (WE# HIGH; OE#, CS# LOW)
READ CYCLE 2 (WE# HIGH)
FIG. 3 WRITE CYCLE - WE# CONTROLLED
tAVAV
ADDRESS
tAVWH
tELWH
tWHAX
CS#
tAVWL
tWLWH
WE#
tDVWH
tWHDX
DATA IN
DATA VALID
tWLQZ
tWHQX
HIGH Z
DATA OUT
WRITE CYCLE 1, WE# CONTROLLED
FIG. 4 WRITE CYCLE - CS# CONTROLLED
tAVAV
ADDRESS
tAVEH
tELEH
tEHAX
CS#
tAVEL
tWLEH
WE#
tDVEH
tEHDX
DATA IN
DATA VALID
HIGH Z
DATA OUT
WRITE CYCLE 2, CS# CONTROLLED
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
October 2004
Rev. 11
4
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
EDI88512CA
White Electronic Designs
DATA RETENTION CHARACTERISTICS (EDI88512LPA ONLY)
(-55°C ≤ TA ≤ +125°C%
Characteristic
Low Power Version only
Sym
Conditions
Min
Typ
Max
Units
Data Retention Voltage
Data Retention Quiescent Current
VCC
ICCDR
VCC = 2.0V
CS# ≥ VCC -0.2V
2
–
–
–
–
2
V
mA
Chip Disable to Data Retention Time
Operation Recovery Time
tCDR
TR
0
tAVAV
–
–
–
–
ns
ns
VIN ≥ VCC -0.2V
or VIN ≤ 0.2V
FIG. 5 DATA RETENTION - CS# CONTROLLED
DATA RETENTION MODE
WS32K32-XHX
4.5V
4.5V
VCC
VCC
tCDR
tR
CS#
CS# = VCC -0.2V
DATA RETENTION, CS# CONTROLLED
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
October 2004
Rev. 11
5
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
EDI88512CA
White Electronic Designs
PACKAGE 9: 32 LEAD SIDEBRAZED CERAMIC DIP, SMD 5962-95600XXMXA
1.616
1.584
0.620
0.060
0.040
Pin 1 Indicator
0.600
0.200
0.125
0.155
0.115
0.600
NOM
0.020
0.016
0.100
TYP
0.061
0.017
15 x 0.100 = 1.500
ALL DIMENSIONS ARE IN INCHES
PACKAGE 326: 32 LEAD SIDEBRAZED CERAMIC DIP
1.616
1.584
0.420
Pin 1 Indicator
0.400
1
1
0.200
0.125
0.155
0.115
0.400
NOM
0.020
0.016
0.100
TYP
0.061
0.017
15 x 0.100 = 1.500
ALL DIMENSIONS ARE IN INCHES
PACKAGE 140: 32 LEAD CERAMIC SOJ, SMD 5962-95600XXMUA
0.010
0.006
0.019
0.015
0.840
0.820
0.050
TYP
0.444
0.430
0.379
0.155
0.106
ALL DIMENSIONS ARE IN INCHES
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
October 2004
Rev. 11
6
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
EDI88512CA
White Electronic Designs
PACKAGE 316: 36 PIN CERAMIC FLATPACK, SMD 5962-95600XXMTA
0.920 0.010
0.007
0.003
0.370
0.250
1.00 REF
0.515
0.505
0.395
0.385
0.040
0.030
Pin 1
0.045
0.020
0.019
0.015
0.125
0.100
0.050
TYP
ALL DIMENSIONS ARE IN INCHES
PACKAGE 321: 32 PIN THINPACK™ FLATPACK, SMD 5962-95600XXMYA
0.838
MAX
0.567
0.427
0.429
0.559
0.118
MAX.
0.020
0.030
0.008
0.005
0.050
TYP
0.016 0.008
ALL DIMENSIONS ARE IN INCHES
PACKAGE 344: 32 PIN CERAMIC FLATPACK, SMD 5962-95600XXM9A
+0.002
0.423
0.006 -0.001
0.004
0.024 REF.
0.112 MAX.
0.838 MAX.
0.050 0.002
TYP.
0.016
0.008
0.300
0.010
ALL DIMENSIONS ARE IN INCHES
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
October 2004
Rev. 11
7
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
EDI88512CA
White Electronic Designs
PACKAGE 327: 36 LEAD CERAMIC SOJ, SMD 5962-95600XXMMA
0.010
0.006
0.019
0.015
0.920
0.940
0.050
TYP
0.444
0.379
0.434
0.155
0.106
ALL DIMENSIONS ARE IN INCHES
PACKAGE 502: 36 LEAD CERAMIC LCC, SMD 5962-95600XXMNA (PENDING)
0.135
0.115
0.100
0.080
0.100
TYP
36
1
0.009 TYP
0.028
0.022
0.930
0.910
0.860
0.840
0.050
BSC
0.066
0.054
0.460
0.445
ALL DIMENSIONS ARE IN INCHES
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
October 2004
Rev. 11
8
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
EDI88512CA
White Electronic Designs
ORDERING INFORMATION
EDI
8 8 512 CA X X X
WHITE ELECTRONIC DESIGNS
SRAM
ORGANIZATION, 512Kx8
TECHNOLOGY:
CA = CMOS Standard Power
LPA = Low Power
ACCESS TIME (ns)
PACKAGE TYPE:
C
K
N
T
= 32 lead Sidebrazed DIP, 600 mil (Package 9)
= 36 lead Ceramic LCC (Package 502)
= 32 lead Ceramic SOJ (Package 140)
= 32 lead Sidebrazed DIP, 400 mil (Package 326)
B32 = 32 pin Ceramic Thinpack™ Flatpack (Package 321)
F32 = 32 pin Ceramic Flatpack (Package 344)
F36 = 36 pin Ceramic Flatpack (Package 316)
N36 = 36 lead Ceramic SOJ (Package 327)
DEVICE GRADE:
B
M
I
= MIL-STD-883 Compliant
= Military Screened
= Industrial
-55°C ≤ TA ≤ +125°C
-40°C ≤ TA ≤ +85°C
0°C ≤ TA ≤ +70°C
C
= Commercial
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
October 2004
Rev. 11
9
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
EDI88512LPAXKC 相关器件
型号 | 制造商 | 描述 | 价格 | 文档 |
EDI88512LPAXKI | WEDC | 512Kx8 Monolithic SRAM, SMD 5962-95600 | 获取价格 | |
EDI88512LPAXKM | WEDC | 512Kx8 Monolithic SRAM, SMD 5962-95600 | 获取价格 | |
EDI88512LPAXMB | WEDC | 512Kx8 Plastic Monolithic SRAM CMOS | 获取价格 | |
EDI88512LPAXMC | WEDC | 512Kx8 Plastic Monolithic SRAM CMOS | 获取价格 | |
EDI88512LPAXMI | WEDC | 512Kx8 Plastic Monolithic SRAM CMOS | 获取价格 | |
EDI88512LPAXMM | WEDC | 512Kx8 Plastic Monolithic SRAM CMOS | 获取价格 | |
EDI88512LPAXN36B | WEDC | 512Kx8 Monolithic SRAM, SMD 5962-95600 | 获取价格 | |
EDI88512LPAXN36C | WEDC | 512Kx8 Monolithic SRAM, SMD 5962-95600 | 获取价格 | |
EDI88512LPAXN36I | WEDC | 512Kx8 Monolithic SRAM, SMD 5962-95600 | 获取价格 | |
EDI88512LPAXN36M | WEDC | 512Kx8 Monolithic SRAM, SMD 5962-95600 | 获取价格 |
EDI88512LPAXKC 相关文章
- 2024-09-20
- 6
- 2024-09-20
- 9
- 2024-09-20
- 8
- 2024-09-20
- 6