W3EG7264S403JD3C [WEDC]

DRAM,;
W3EG7264S403JD3C
型号: W3EG7264S403JD3C
厂家: WHITE ELECTRONIC DESIGNS CORPORATION    WHITE ELECTRONIC DESIGNS CORPORATION
描述:

DRAM,

动态存储器
文件: 总11页 (文件大小:173K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
W3EG7264S-JD3-D3  
White Electronic Designs  
PRELIMINARY*  
512MB – 64Mx72 DDR SDRAM UNBUFFERED  
FEATURES  
DESCRIPTION  
The W3EG7264S is a 64Mx72 Double Data Rate  
SDRAM memory module based on 512Mb DDR SDRAM  
components. The module consists of nine 64Mx8 DDR  
SDRAMs in 66 pin TSOP packages mounted on a 184  
pin FR4 substrate.  
Double-data-rate architecture  
DDR200, DDR266, DDR333 and DDR400  
• JEDEC design specifications  
Bi-directional data strobes (DQS)  
Synchronous design allows precise cycle control with the  
use of system clock. Data I/O transactions are possible on  
both edges and Burst Lengths allow the same device to be  
useful for a variety of high bandwidth, high performance  
memory system applications.  
Differential clock inputs (CK & CK#)  
Programmable Read Latency 2,2.5 (clock)  
Programmable Burst Length (2,4,8)  
Programmable Burst type (sequential & interleave)  
Edge aligned data output, center aligned data input.  
Auto and self refresh  
* This product is under development, is not qualified or characterized and is subject to  
change without notice.  
Serial presence detect  
Power supply: DDR333, 266, 200: VCC = VCCQ  
+2.5V 0.2V; DDR400: VCC = VCCQ = +2.6V 0.1V  
=
JEDEC standard 184 pin DIMM package  
PCB Height: 30.48mm (1.20") Max  
NOTE: Consult Factory for availability of:  
* Lead-Free Products  
* Vendor source control options  
* Industrial Temperature option  
OPERATING FREQUENCIES  
DDR400 @CL=3  
DDR333 @CL=2.5  
166MHz  
DDR266 @CL=2  
133MHz  
DDR266 @CL=2.5  
133MHz  
DDR200 @CL=2  
100MHz  
Clock Speed  
CL-tRCD-tRP  
200MHz  
3-3-3  
2.5-3-3  
2-2-2  
2.5-3-3  
2-2-2  
May 2005  
Rev. 5  
1
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
W3EG7264S-JD3-D3  
White Electronic Designs  
PRELIMINARY  
PIN CONFIGURATION  
PIN NAMES  
A0-A12  
Address input (Multiplexed)  
Bank Select Address  
Data Input/Output  
Check bits  
Data Strobe Input/Output  
Clock Input  
PIN SYMBOL PIN SYMBOL PIN SYMBOL PIN SYMBOL  
BA0-BA1  
1
VREF  
DQ0  
VSS  
47  
48  
49  
50  
51  
52  
53  
54  
55  
56  
57  
58  
59  
60  
61  
62  
63  
64  
65  
66  
67  
68  
69  
70  
71  
72  
73  
74  
75  
76  
77  
78  
79  
80  
81  
82  
83  
84  
85  
86  
87  
88  
89  
90  
91  
92  
DQS8  
A0  
93  
94  
VSS  
DQ4  
DQ5  
VCCQ  
DQM0  
DQ6  
DQ7  
VSS  
139  
140  
141  
142  
143  
144  
145  
146  
147  
148  
149  
150  
151  
152  
153  
154  
155  
156  
157  
158  
159  
160  
161  
162  
163  
164  
165  
166  
167  
168  
169  
170  
171  
172  
173  
174  
175  
176  
177  
178  
179  
180  
181  
182  
183  
184  
VSS  
DQM8  
A10  
DQ0-DQ63  
CB0-CB7  
DQS0-DQS8  
CK0, CK1, CK2  
2
3
CB2  
95  
4
DQ1  
DQS0  
DQ2  
VCC  
DQ3  
NC  
VSS  
96  
CB6  
5
CB3  
BA1  
97  
VCCQ  
CB7  
CK0#, CK1#, CK2# Clock Input  
6
98  
CKE0  
CS0#  
RAS#  
CAS#  
WE#  
Clock Enable input  
7
DQ32  
VCCQ  
DQ33  
DQS4  
DQ34  
VSS  
99  
VSS  
Chip Select Input  
Row Address Strobe  
Column Address Strobe  
Write Enable  
8
100  
101  
102  
103  
104  
105  
106  
107  
108  
109  
110  
111  
112  
113  
114  
115  
116  
117  
118  
119  
120  
121  
122  
123  
124  
125  
126  
127  
128  
129  
130  
131  
132  
133  
134  
135  
136  
137  
138  
DQ36  
DQ37  
VCC  
DQM4  
DQ38  
DQ39  
VSS  
DQ44  
RAS#  
DQ45  
VCCQ  
CS0#  
NC  
9
NC  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
29  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
40  
41  
42  
43  
44  
45  
46  
NC  
VSS  
NC  
NC  
DQM0-DQM8  
VCC  
Data-in-mask  
Power Supply  
Power Supply for DQS  
Ground  
DQ8  
DQ9  
DQS1  
VCCQ  
CK1  
CK1#  
VSS  
DQ10  
DQ11  
CKE0  
VCCQ  
DQ16  
DQ17  
DQS2  
VSS  
A9  
DQ18  
A7  
VCCQ  
DQ19  
A5  
DQ24  
VSS  
VCCQ  
DQ12  
DQ13  
DQM1  
VCC  
BA0  
VCCQ  
DQ35  
DQ40  
VCCQ  
WE#  
DQ41  
CAS#  
VSS  
VSS  
VREF  
Power Supply for Reference  
Serial EEPROM Power Supply  
Serial data I/O  
VCCSPD  
SDA  
DQ14  
DQ15  
NC  
VCCQ  
NC  
DQ20  
A12  
VSS  
DQ21  
A11  
DQM2  
VCC  
DQ22  
A8  
SCL  
Serial clock  
SA0-SA2  
VCCID  
NC  
Address in EEPROM  
VCC Indentification Flag  
No Connect  
DQS5  
DQ42  
DQ43  
VCC  
DQM5  
VSS  
DQ46  
DQ47  
NC  
NC  
DQ48  
DQ49  
VSS  
VCCQ  
DQ52  
DQ53  
NC  
CK2#  
CK2  
VCCQ  
DQS6  
DQ50  
DQ51  
VSS  
VCCID  
DQ56  
DQ57  
VCC  
DQS7  
DQ58  
DQ59  
VSS  
NC  
SDA  
SCL  
VCC  
DQ23  
VSS  
DQM6  
DQ54  
DQ55  
VCCQ  
NC  
DQ60  
DQ61  
VSS  
A6  
DQ28  
DQ29  
VCCQ  
DQM3  
A3  
DQ25  
DQS3  
A4  
VCC  
DQ26  
DQ27  
A2  
DQ30  
VSS  
DQM7  
DQ62  
DQ63  
VCCQ  
SA0  
DQ31  
CB4  
CB5  
VCCQ  
CK0  
CK0#  
VSS  
A1  
CB0  
CB1  
VCC  
SA1  
SA2  
VCCSPD  
May 2005  
Rev. 5  
2
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
W3EG7264S-JD3-D3  
White Electronic Designs  
PRELIMINARY  
FUNCTIONAL BLOCK DIAGRAM  
CS0#  
DQS4  
DQM4  
DQS0  
DQM0  
DM  
DM  
CS#  
DQS  
CS#  
DQS  
DQ0  
DQ1  
DQ2  
DQ3  
DQ4  
DQ5  
DQ6  
DQ7  
DQ0  
DQ1  
DQ2  
DQ3  
DQ4  
DQ5  
DQ6  
DQ7  
DQ32  
DQ0  
DQ1  
DQ2  
DQ3  
DQ4  
DQ5  
DQ6  
DQ7  
DQ33  
DQ34  
DQ35  
DQ36  
DQ37  
DQ38  
DQ39  
DQS1  
DQM1  
DQS5  
DQM5  
DM  
DM  
CS#  
DQS  
CS#  
DQS  
DQ8  
DQ9  
DQ0  
DQ1  
DQ2  
DQ3  
DQ4  
DQ5  
DQ6  
DQ7  
DQ40  
DQ0  
DQ1  
DQ2  
DQ3  
DQ4  
DQ5  
DQ6  
DQ7  
DQ41  
DQ42  
DQ43  
DQ44  
DQ45  
DQ46  
DQ47  
DQ10  
DQ11  
DQ12  
DQ13  
DQ14  
DQ15  
DQS6  
DQM6  
DQS2  
DQM2  
DM  
CS#  
DQS  
DM  
CS#  
DQS  
DQ16  
DQ0  
DQ1  
DQ2  
DQ3  
DQ4  
DQ5  
DQ6  
DQ7  
DQ48  
DQ0  
DQ1  
DQ2  
DQ3  
DQ4  
DQ5  
DQ6  
DQ7  
DQ17  
DQ18  
DQ19  
DQ20  
DQ21  
DQ22  
DQ23  
DQ49  
DQ50  
DQ51  
DQ52  
DQ53  
DQ54  
DQ55  
DQS3  
DQM3  
DQS7  
DQM7  
DM  
DM  
CS#  
DQS  
CS#  
DQS  
DQ0  
DQ1  
DQ2  
DQ3  
DQ4  
DQ5  
DQ6  
DQ7  
DQ56  
DQ0  
DQ1  
DQ2  
DQ3  
DQ4  
DQ5  
DQ6  
DQ7  
DQ24  
DQ57  
DQ58  
DQ59  
DQ60  
DQ61  
DQ62  
DQ63  
DQ25  
DQ26  
DQ27  
DQ28  
DQ29  
DQ30  
DQ31  
DQS8  
DQM8  
DM  
DQ0  
DQ1  
DQ2  
DQ3  
DQ4  
DQ5  
DQ6  
DQ7  
CS#  
DQS  
SERIAL PD  
CB0  
CB1  
CB2  
CB3  
CB4  
CB5  
CB6  
CB7  
SDA  
SCL  
WP  
A2  
A0  
SA0  
A1  
SA1  
SA2  
VCCSPD  
VCCQ  
VCC  
SPD  
RAS#  
CAS#  
RAS: DDR SDRAMs  
CAS: DDR SDRAMs  
BA0-BA1: DDR SDRAMs  
WE#: DDR SDRAMs  
A0-A12: DDR SDRAMs  
CKE0: DDR SDRAMs  
DDR SDRAMs  
DDR SDRAMs  
DDR SDRAMs  
DDR SDRAMs  
BA0-BA1  
WE#  
VREF  
VSS  
A0-A12  
CKE0  
CLOCK INPUT  
CK0, CK0#  
3 SDRAMS  
3 SDRAMS  
3 SDRAMS  
CK1, CK1#  
CK2, CK2#  
NOTES: All resistor values are 22 ohms  
unless otherwise specified.  
May 2005  
Rev. 5  
3
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
W3EG7264S-JD3-D3  
White Electronic Designs  
PRELIMINARY  
ABSOLUTE MAXIMUM RATINGS  
Parameter  
Symbol  
Value  
-0.5 to 3.6  
-1.0 to 3.6  
-55 to +150  
9
Units  
V
V
°C  
W
Voltage on any pin relative to VSS  
Voltage on VCC supply relative to VSS  
Storage Temperature  
VIN, VOUT  
VCC, VCCQ  
TSTG  
Power Dissipation  
PD  
Short Circuit Current  
IOS  
50  
mA  
Note:  
Permanent device damage may occur if ‘ABSOLUTE MAXIMUM RATINGS’ are exceeded.  
Functional operation should be restricted to recommended operating condition.  
Exposure to higher than recommended voltage for extended periods of time could affect device reliability  
DC CHARACTERISTICS  
0°C TA 70°C; DDR333, 266, 200: VCC = VCCQ = +2.5V 0.2V; DDR400: VCC = VCCQ = +2.6V 0.1V  
Parameter  
Symbol  
VCC  
Min  
2.3  
Max  
2.7  
Unit  
V
Supply Voltage  
Supply Voltage  
VCCQ  
VREF  
VTT  
2.3  
2.7  
V
Reference Voltage  
Termination Voltage  
Input High Voltage  
Input Low Voltage  
Output High Voltage  
Output Low Voltage  
1.15  
1.35  
V
1.15  
1.35  
V
VIH  
VREF + 0.15  
-0.3  
VCCQ + 0.3  
VREF -0.15  
V
VIL  
V
VOH  
VTT + 0.76  
V
VOL  
VTT-0.76  
V
CAPACITANCE  
TA = 25°C. f = 1MHz; DDR333, 266, 200: VCC = VCCQ = +2.5V 0.2V; DDR400: VCC = VCCQ = +2.6V 0.1V  
Parameter  
Input Capacitance (A0-A12)  
Symbol  
CIN1  
CIN2  
CIN3  
CIN4  
CIN5  
CIN6  
CIN7  
COUT  
COUT  
Max  
32  
32  
32  
32  
32  
8
32  
8
8
Unit  
pF  
pF  
pF  
pF  
pF  
pF  
pF  
pF  
pF  
Input Capacitance (RAS#,CAS#,WE#)  
Input Capacitance (CKE0, CKE1)  
Input Capacitance (CK0#,CK0)  
Input Capacitance (CS0#, CS1#)  
Input Capacitance (DQM0-DQM8)  
Input Capacitance (BA0-BA1)  
Data input/output capacitance (DQ0-DQ63)(DQS)  
Data input/output capacitance (CB0-CB7)  
May 2005  
Rev. 5  
4
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
W3EG7264S-JD3-D3  
White Electronic Designs  
PRELIMINARY  
IDD SPECIFICATIONS AND TEST CONDITIONS  
DDR333, 266, 200: VCC = VCCQ = +2.5V 0.2V; DDR400: VCC = VCCQ = +2.6V 0.1V  
Includes DDR SDRAM component only  
DDR400@  
CL=3  
DDR333@  
CL=2.5  
DDR266@  
CL=2  
DDR266@  
CL=2.5  
DDR200@  
CL=2  
Parameter  
Symbol Conditions  
Max  
Max  
Max  
Max  
Max  
Units  
Operating Current  
IDD0 One device bank; Active - Precharge;  
tRC=tRC (MIN); tCK=tCK (MIN); DQ,DM  
and DQS inputs changing once per  
clock cycle; Address and control  
inputs changing once every two  
cycles.  
1395  
1170  
1170  
1170  
1170  
mA  
Operating Current  
IDD1 One device bank; Active-Read-  
Precharge Burst = 2; tRC=tRC (MIN);  
tCK=tCK (MIN); lOUT = 0mA; Address  
and control inputs changing once per  
clock cycle.  
1665  
45  
1440  
45  
1440  
45  
1440  
45  
1440  
45  
mA  
rnA  
mA  
mA  
Precharge Power-  
IDD2P All device banks idle; Power-down  
mode; tCK=tCK (MIN); CKE=(low)  
Down Standby Current  
Idle Standby Current  
IDD2F CS# = High; All device banks idle;  
tCK=tCK (MIN); CKE = high; Address  
and other control inputs changing  
once per clock cycle. VIN = VREF for  
DQ, DQS and DM.  
495  
405  
405  
315  
405  
315  
405  
315  
405  
315  
Active Power-Down  
Standby Current  
IDD3P One device bank active; Power-  
Down mode; tCK (MIN); CKE=(low)  
Active Standby Current IDD3N CS# = High; CKE = High; One device  
bank; Active-Precharge; tRC=tRAS  
(MAX); tCK=tCK (MIN); DQ, DM and  
540  
1710  
1758  
450  
1485  
1575  
450  
1485  
1575  
450  
1485  
1575  
450  
1485  
1575  
mA  
mA  
rnA  
DQS inputs changing twice per clock  
cycle; Address and other control  
inputs changing once per clock cycle.  
Operating Current  
Operating Current  
IDD4R Burst = 2; Reads; Continuous burst;  
One device bank active; Address  
and control inputs changing once  
per clock cycle; TCK= TCK (MIN); lOUT  
= 0mA.  
IDD4W Burst = 2; Writes; Continuous burst;  
One device bank active; Address  
and control inputs changing once per  
clock cycle; tCK=tCK (MIN); DQ,DM  
and DQS inputs changing once per  
clock cycle.  
Auto Refresh Current  
Self Refresh Current  
Operating Current  
IDD5 tRC = tRC (MIN)  
3105  
45  
2610  
45  
2610  
45  
2610  
45  
2610  
45  
mA  
mA  
IDD6  
CKE 0.2V  
IDD7A Four bank interleaving Reads (BL=4)  
with auto precharge with tRC=tRC  
(MIN); tCK=tCK (MIN); Address and  
control inputs change only during  
Active Read or Write commands.  
4050  
3645  
3645  
3645  
3645  
mA  
May 2005  
Rev. 5  
5
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
W3EG7264S-JD3-D3  
White Electronic Designs  
PRELIMINARY  
DETAILED TEST CONDITIONS FOR DDR SDRAM IDD1 & IDD7A  
IDD1 : OPERATING CURRENT : ONE BANK  
IDD7A : OPERATING CURRENT : FOUR BANKS  
1. Typical Case : DDR333, 266, 200: VCC = VCCQ  
=
1. Typical Case : DDR333, 266, 200: VCC = VCCQ =  
+2.5V 0.2V; DDR400: VCC = VCCQ = +2.6V 0.1V  
+2.5V 0.2V; DDR400: VCC = VCCQ = +2.6V 0.1V  
2. Worst Case : VCC=2.7V, T=10°C  
2. Worst Case : VCC=2.7V, T=10°C  
3. Only one bank is accessed with tRC (min), Burst  
Mode, Address and Control inputs on NOP edge  
are changing once per clock cycle. IOUT = 0mA  
3. Four banks are being interleaved with tRC (min),  
Burst Mode, Address and Control inputs on NOP  
edge are not changing. Iout=0mA  
4. Timing Patterns :  
4. Timing Patterns :  
DDR200 (100 MHz, CL=2) : tCK=10ns, CL2,  
BL=4, tRCD=2*tCK, tRAS=5*tCK  
Read : A0 N R0 N N P0 N A0 N - repeat the  
same timing with random address changing;  
50% of data changing at every burst  
DDR200 (100 MHz, CL=2) : tCK=10ns, CL2,  
BL=4, tRRD=2*tCK, tRCD=3*tCK, Read with  
Autoprecharge  
Read : A0 N A1 R0 A2 R1 A3 R2 A0 R3 A1 R0  
repeat the same timing with random address  
changing; 100% of data changing at every  
burst  
DDR266 (133MHz, CL=2.5) : tCK=7.5ns,  
CL=2.5, BL=4, tRCD=3*tCK, tRC=9*tCK, tRAS=5*tCK  
Read : A0 N N R0 N P0 N N N A0 N - repeat  
the same timing with random address  
DDR266 (133MHz, CL=2.5) : tCK=7.5ns,  
CL=2.5, BL=4, tRRD=3*tCK, tRCD=3*tCK  
Read with Autoprecharge  
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N  
A1 R0 - repeat the same timing with random  
address changing; 100% of data changing at  
every burst  
changing; 50% of data changing at every burst  
DDR266 (133MHz, CL=2) : tCK=7.5ns, CL=2,  
BL=4, tRCD=3*tCK, tRC=9*tCK, tRAS=5*tCK  
Read : A0 N N R0 N P0 N N N A0 N - repeat  
the same timing with random address  
changing; 50% of data changing at every burst  
DDR266 (133MHz, CL=2) : tCK=7.5ns, CL2=2,  
BL=4, tRRD=2*tCK, tRCD=2*tCK  
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N  
A1 R0 - repeat the same timing with random  
address changing; 100% of data changing at  
every burst  
DDR333 (166MHz, CL=2.5) : tCK=6ns, BL=4,  
tRCD=10*tCK, tRAS=7*tCK  
Read : A0 N N R0 N P0 N N N A0 N - repeat  
the same timing with random address  
changing; 50% of data changing at every burst  
DDR333 (166MHz, CL=2.5) : tCK=6ns,  
BL=4, tRRD=3*tCK, tRCD=3*tCK, Read with  
Autoprecharge  
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N  
A1 R0 - repeat the same timing with random  
address changing; 100% of data changing at  
every burst  
DDR400 (200MHz, CL=3) : tCK=5ns, BL=4,  
tRCD=15*tCK, tRAS=7*tCK  
Read : A0 N N R0 N P0 N N N A0 N - repeat  
the same timing with random address  
changing; 50% of data changing at every burst  
DDR400 (200MHz, CL=3) : tCK=5ns,  
BL=4, tRRD=10*tCK, tRCD=15*tCK, Read with  
Autoprecharge  
Legend:  
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N  
A1 R0 - repeat the same timing with random  
address changing; 100% of data changing at  
every burst  
A = Activate, R = Read, W = Write, P = Precharge, N = NOP  
A (0-3) = Activate Bank 0-3  
R (0-3) = Read Bank 0-3  
May 2005  
Rev. 5  
6
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
W3EG7264S-JD3-D3  
White Electronic Designs  
PRELIMINARY  
DDR SDRAM COMPONENT ELECTRICAL CHARACTERISTICS AND  
RECOMMENDED AC OPERATING CONDITIONS  
DDR333, 266, 200: VCC = VCCQ = +2.5V 0.2V; DDR400: VCC = VCCQ = +2.6V 0.1V  
AC Characteristics  
403  
335  
262/265  
Min Max  
-0.70 +0.70 -0.70 +0.70 -0.75 +0.75 -0.75 +0.75  
202  
Parameter  
Symbol Min  
tAC  
tCH  
Max  
Min  
Max  
Min  
Max  
Units Notes  
Access window of DQs from CK, CK#  
CK high-level width  
CK low-level width  
ns  
0.45  
0.45  
5
0.55  
0.55  
7.5  
13  
0.45  
0.45  
0.55  
0.55  
0.45  
0.45  
0.55  
0.55  
0.45  
0.45  
0.55  
0.55  
tCK  
tCK  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tCK  
tCK  
ns  
16  
16  
tCL  
Clock cycle time  
CL=3  
tCK (3)  
22  
CL=2.5 tCK (2.5)  
6
6
13  
13  
7.5  
7.5  
13  
13  
7.5  
10  
13  
13  
22  
CL=2  
tCK (2)  
tDH  
7.5  
0.45  
0.45  
1.75  
13  
7.5  
22  
DQ and DM input hold time relative to DQS  
DQ and DM input setup time relative to DQS  
DQ and DM input pulse width (for each input)  
Access window of DQS from CK, CK#  
DQS input high pulse width  
0.40  
0.40  
1.75  
0.5  
0.5  
0.5  
1.75  
14,17  
14,17  
17  
tDS  
0.5  
tDIPW  
1.75  
tDQSCK -0.60 +0.60 -0.60 +0.60 -0.75 +0.75 -0.75 +0.75  
tDQSH  
tDQSL  
tDQSQ  
0.35  
0.35  
0.35  
0.35  
0.35  
0.35  
0.35  
0.35  
DQS input low pulse width  
DQS-DQ skew, DQS to last DQ valid, per group,  
per access  
0.40  
1.28  
0.45  
1.25  
0.5  
0.5  
13,14  
Write command to first DQS latching transition  
DQS falling edge to CK rising - setup time  
DQS falling edge from CK rising - hold time  
Half clock period  
tDQSS  
tDSS  
tDSH  
tHP  
0.72  
0.2  
0.75  
0.2  
0.75  
0.2  
1.25  
0.75  
0.2  
1.25  
tCK  
tCK  
tCK  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
0.2  
0.2  
0.2  
0.2  
tCH, tCL  
tCH, tCL  
tCH, tCL  
tCH, tCL  
18  
8,19  
8,20  
6
Data-out high-impedance window from CK, CK#  
Data-out low-impedance window from CK, CK#  
tHZ  
+0.70  
+0.70  
+0.75  
+0.75  
tLZ  
-0.70  
0.60  
0.60  
0.60  
0.60  
2.2  
-0.70  
0.75  
0.75  
0.80  
0.80  
2.2  
-0.75  
0.90  
0.90  
1
-0.75  
0.90  
0.90  
1
Address and control input hold time (fast slew rate)  
Address and control input set-up time (fast slew rate)  
Address and control input hold time (slow slew rate)  
Address and control input setup time (slow slew rate)  
Address and control input pulse width (for each input)  
LOAD MODE REGISTER command cycle time  
tIHf  
tISf  
6
tIHs  
6
tISs  
1
1
6
tIPW  
tMRD  
2.2  
2.2  
10  
12  
15  
15  
DQ-DQS hold, DQS to first DQ to go non-valid, per  
access  
tQH tHP-tQHS  
tHP-tQHS  
tHP-tQHS  
tHP-tQHS  
13,14  
15  
Data hold skew factor  
tQHS  
0.50  
0.55  
0.75  
0.75  
ns  
ACTIVE to PRECHARGE command  
ACTIVE to READ with Auto precharge command  
ACTIVE to ACTIVE/AUTO REFRESH command period  
AUTO REFRESH command period  
tRAS  
tRAP  
tRC  
40  
15  
55  
70  
70,000  
42  
15  
60  
72  
70,000  
40 120,000 45 120,000 ns  
15  
60  
75  
20  
65  
75  
ns  
ns  
ns  
tRFC  
21  
May 2005  
Rev. 5  
7
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
W3EG7264S-JD3-D3  
White Electronic Designs  
PRELIMINARY  
DDR SDRAM COMPONENT ELECTRICAL CHARACTERISTICS AND  
RECOMMENDED AC OPERATING CONDITIONS (continued)  
DDR333, 266, 200: VCC = VCCQ = +2.5V 0.2V; DDR400: VCC = VCCQ = +2.6V 0.1V  
AC Characteristics  
403  
335  
262/265  
202  
Parameter  
Symbol Min  
Max  
Min  
15  
Max  
Min  
Max  
Min  
20  
Max  
Units Notes  
ACTIVE to READ or WRITE delay  
PRECHARGE command period  
DQS read preamble  
tRCD  
tRP  
15  
15  
0.9  
0.4  
10  
0.25  
0
15  
15  
0.9  
0.4  
15  
0.25  
0
ns  
ns  
15  
20  
tRPRE  
tRPST  
tRRD  
1.1  
0.6  
0.9  
0.4  
12  
1.1  
0.6  
1.1  
0.6  
0.9  
0.4  
15  
1.1  
0.6  
tCK  
tCK  
ns  
DQS read postamble  
ACTIVE bank a to ACTIVE bank b command  
DQS write preamble  
tWPRE  
tWPRES  
tWPST  
tWR  
0.25  
0
0.25  
0
tCK  
DQS write preamble setup time  
DQS write postamble  
ns  
tCK  
ns  
tCK  
ns  
μs  
μs  
ns  
ns  
tCK  
10,11  
9
0.4  
15  
2
0.6  
0.4  
15  
0.6  
0.4  
15  
1
0.6  
0.4  
15  
0.6  
Write recovery time  
Internal WRITE to READ command delay  
Data valid output window  
tWTR  
NA  
1
1
tQH-tDQSQ  
70.3  
7.8  
tQH-tDQSQ  
70.3  
7.8  
tQH-tDQSQ  
tQH-tDQSQ  
70.3  
7.8  
13  
12  
12  
REFRESH to REFRESH command interval  
Average periodic refresh interval  
Terminating voltage delay to VCC  
Exit SELF REFRESH to non-READ command  
Exit SELF REFRESH to READ command  
tREFC  
tREFI  
tVTD  
70.3  
7.8  
0
0
0
0
tXSNR  
tXSRD  
70  
75  
75  
75  
200  
200  
200  
200  
May 2005  
Rev. 5  
8
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
W3EG7264S-JD3-D3  
White Electronic Designs  
PRELIMINARY  
Notes  
11. It is recommended that DQS be valid (HIGH or LOW) on or before  
the WRITE command. The case shown (DQS going from High-Z to  
logic LOW) applies when no WRITEs were previously in progress  
on the bus. If a previous WRITE was in progress, DQS could be  
1.  
2.  
All voltages referenced to VSS  
Tests for AC timing, IDD, and electrical AC and DC characteristics  
may be conducted at normal reference / supply voltage levels, but  
the related specifications and device operations are guaranteed for  
the full voltage range specified.  
high during this time, depending on tDQSS  
.
12. The refresh period is 64ms. This equates to an average refresh  
rate of 7.8125µs. However, an AUTO REFRESH command must  
be asserted at least once every 70.3µs; burst refreshing or posting  
by the DRAM controller greater than eight refresh cycles is not  
allowed.  
3.  
Outputs are measured with equivalent load:  
V
TTT  
50Ω  
RReeffeerreennccee  
Outtppuut  
13. The valid data window is derived by achieving other specifications  
- tHP (tCK/2), tDQSQ, and tQH (tQH = tHP - tQHS). The data valid  
window derates directly proportional with the clock duty cycle  
and a practical data valid window can be derived. The clock is  
allowed a maximum duty cycled variation of 45/55. Functionality  
is uncertain when operating beyond a 45/55 ratio. The data valid  
window derating curves are provided below for duty cycles ranging  
between 50/50 and 45/55.  
Poiint  
30pF  
(VOUT  
)
4.  
AC timing and IDD tests may use a VIL-to-VIH swing of up to 1.5V  
in the test environment, but input timing is still referenced to VREF  
(or to the crossing point for CK/CK#), and parameter specifications  
are guaranteed for the specified AC input levels under normal use  
conditions. The minimum slew rate for the input signals used to  
test the device is 1V/ns in the range between VIL(AC) and VIH(AC).  
14. Referenced to each output group: x8 = DQS with DQ0-DQ7.  
15. READs and WRITEs with auto precharge are not allowed to be  
issued until tRAS (MIN) can be satisfied prior to the internal precharge  
command being issued.  
5.  
6.  
The AC and DC input level specifications are defined in the SSTL_  
2 standard (i.e., the receiver will effectively switch as a result of the  
signal crossing the AC input level, and will remain in that state as  
long as the signal does not ring back above [below] the DC input  
LOW [high] level).  
16. JEDEC specifies CK and CK# input slew rate must be > 1V/ns  
(2V/ns differentially).  
17. DQ and DM input slew rates must not deviate from DQS by more  
than 10%. If the DQ/DM/DQS slew rate is less than 0.5V/ns,  
timing must be derated: 50ps must be added to tDS and tDH for  
each 100mV/ns reduction in slew rate. If slew rates exceed 4V/ns,  
functionality is uncertain.  
For slew rates less than 1V/ns and greater than or equal to 0.5V/  
ns. If the slew rate is less than 0.5V/ns, timing must be derated: tIS  
has an additional 50ps per each 100mV/ns reduction in slew rate  
from the 500mV/ns. tIH has 0ps added, that is, it remains constant.  
If the slew rate exceeds 4.5V/ns, functionality is uncertain. For 403  
and 335, slew rates must be greater than or equal to 0.5V/ns.  
18.  
t
HP min is the lesser of tCL min and tCH min actually applied to the  
device CK and CK# inputs, collectively during bank active.  
19.  
t
HZ (MAX) will prevail over the tDQSCK (MAX) + tRPST (MAX)  
7.  
8.  
Inputs are not recognized as valid until VREF stabilizes. Exception:  
during the period before VREF stabilizes, CKE 0.3 x VCCQ is  
recognized as LOW.  
condition. tLZ (MIN) will prevail over tDQSCK (MIN) + PRE (MAX)  
condition.  
20. For slew rates greater than 1V/ns the (LZ) transition will start about  
310ps earlier.  
tHZ and tLZ transitions occur in the same access time windows as  
valid data transitions. These parameters are not referenced to a  
specific voltage level, but specify when the device output is no  
longer driving (HZ) and begins driving (LZ).  
21. CKE must be active (High) during the entire time a refresh  
command is executed. That is, from the time the AUTO REFRESH  
command is registered, CKE must be active at each rising clock  
edge, until tRFC has been satisfied.  
9.  
The intent of the “Don’t Care” state after completion of the  
postamble is the DQS-driven signal should either be HIGH, LOW,  
or high-Z, and that any signal transition within the input switching  
region must follow valid input requirements. That is, if DQS  
transitions HIGH (above VIHDC (MIN) then it must not transition  
LOW (below VIHDC) prior to tDQSH (MIN).  
22. Whenever the operating frequency is altered, not including jitter,  
the DLL is required to be reset. This is followed by 200 clock cycles  
(before READ commands).  
10. This is not a device limit. The device will operate with a negative  
value, but system performance could be degraded due to bus  
turnaround.  
May 2005  
Rev. 5  
9
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
W3EG7264S-JD3-D3  
White Electronic Designs  
PRELIMINARY  
ORDERING INFORMATION FOR JD3  
Part Number  
Speed  
CAS Latency  
tRCD  
3
tRP  
3
Height*  
W3EG7264S403JD3  
W3EG7264S335JD3  
W3EG7264S263JD3  
W3EG7264S265JD3  
W3EG7264S202JD3  
200MHz/400Mb/s  
166MHz/333Mb/s  
133MHz/266Mb/s  
133MHz/266Mb/s  
100MHz/200Mb/s  
3
2.5  
2
30.48 (1.20")  
30.48 (1.20")  
30.48 (1.20")  
30.48 (1.20")  
30.48 (1.20")  
3
3
3
3
2.5  
2
3
3
2
2
NOTES:  
• Consult Factory for availability of Lead-Free products. (F = Lead-Free, G = RoHS Compliant)  
• Vendor specific part numbers are used to provide memory components source control. The place holder for this is shown as lower case “x” in the part numbers above and is to  
be replaced with the respective vendors code. Consult factory for qualified sourcing options. (M = Micron, S = Samsung & consult factory for others)  
• Consult factory for availability of industrial temperature (-40°C to 85°C) option  
PACKAGE DIMENSIONS FOR JD3  
133.48  
(5.255" MAX.)  
131.34  
(5.171")  
2.54  
(0.100)  
128.95  
(5.077")  
3.99  
(0.157 (2x))  
30.48  
(1.20)  
MAX  
3.99  
(0.157)  
(MIN)  
17.78  
(0.700)  
2.31  
(0.091)  
(2x)  
3.00  
(0.118)  
(4x)  
1.27  
10.01  
(0.050 TYP.)  
(0.394)  
6.35  
(0.250)  
49.53  
(1.950)  
64.77  
1.27 0.10  
(0.050 0.004)  
(2.550)  
6.35  
1.78  
(0.070)  
(0.250)  
* All Dimensions are in millimeters and (inches)  
May 2005  
Rev. 5  
10  
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  
W3EG7264S-JD3-D3  
White Electronic Designs  
PRELIMINARY  
Document Title  
512MB – 64Mx72 DDR SDRAM UNBUFFERED  
Revision History  
Rev #  
History  
Release Date Status  
Rev 0  
Rev 1  
Rev 2  
Created Datasheet  
3-6-02  
Advanced  
Advanced  
Preliminary  
Corrected Mechanical Drawing  
1-30-03  
4-27-04  
2.1 Added document title page  
2.2 Removed "ED" for Part Marking  
Rev 3  
Rev 4  
3.1 Added 333 and 400 MHz speed  
3.2 Added lead-free and RoHS notes  
12-04  
2-05  
Preliminary  
Preliminary  
4.1 Updated AC, IDD & CAP specifications  
4.2 Corrected Mo drawing  
4.3 Added lead-free and RoHS note  
4.4 Added source control options  
4.5 Added industrial temperature option  
Rev 5  
5.1 Added JEDEC Standard (JD3) Package Option  
5.2 D3 Not Recommended For New Designs  
5-05  
Preliminary  
May 2005  
Rev. 5  
11  
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com  

相关型号:

W3EG7265S-JD3

512MB - 2x32Mx72 DDR SDRAM REGISTERED, w/PLL
WEDC

W3EG7265S202JD3

512MB - 2x32Mx72 DDR SDRAM REGISTERED, w/PLL
WEDC

W3EG7265S202JD3MG

暂无描述
WEDC

W3EG7265S262JD3

512MB - 2x32Mx72 DDR SDRAM REGISTERED, w/PLL
WEDC

W3EG7265S265JD3

512MB - 2x32Mx72 DDR SDRAM REGISTERED, w/PLL
WEDC