W25N01G [WINBOND]

W25N01G 高速spi nandflash,具有坏块管理功能;
W25N01G
型号: W25N01G
厂家: WINBOND    WINBOND
描述:

W25N01G 高速spi nandflash,具有坏块管理功能

文件: 总68页 (文件大小:928K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
W25N01GVxxIG/IT  
3V 1G-BIT  
SERIAL SLC NAND FLASH MEMORY WITH  
DUAL/QUAD SPI  
BUFFER READ & CONTINUOUS READ  
Publication Release Date: March 21, 2016  
Revision G  
W25N01GVxxIG/IT  
Table of Contents  
1.  
2.  
3.  
GENERAL DESCRIPTIONS.............................................................................................................6  
FEATURES.......................................................................................................................................6  
PACKAGE TYPES AND PIN CONFIGURATIONS ..........................................................................7  
3.1  
3.2  
3.3  
3.4  
3.5  
3.6  
Pad Configuration WSON 8x6-mm ......................................................................................7  
Pad Description WSON 8x6-mm..........................................................................................7  
Pin Configuration SOIC 300-mil ...........................................................................................8  
Pin Description SOIC 300-mil...............................................................................................8  
Ball Configuration TFBGA 8x6-mm (5x5 or 6x4 Ball Array).................................................9  
Ball Description TFBGA 8x6-mm .........................................................................................9  
4.  
PIN DESCRIPTIONS......................................................................................................................10  
4.1  
4.2  
4.3  
4.4  
4.5  
Chip Select (/CS)................................................................................................................10  
Serial Data Input, Output and IOs (DI, DO and IO0, IO1, IO2, IO3) ..................................10  
Write Protect (/WP).............................................................................................................10  
HOLD (/HOLD) ...................................................................................................................10  
Serial Clock (CLK)..............................................................................................................10  
5.  
6.  
BLOCK DIAGRAM..........................................................................................................................11  
FUNCTIONAL DESCRIPTIONS.....................................................................................................12  
6.1  
Device Operation Flow .......................................................................................................12  
6.1.1 Standard SPI Instructions .....................................................................................................12  
6.1.2 Dual SPI Instructions ............................................................................................................12  
6.1.3 Quad SPI Instructions...........................................................................................................13  
6.1.4 Hold Function........................................................................................................................13  
Write Protection..................................................................................................................14  
6.2  
7.  
PROTECTION, CONFIGURATION AND STATUS REGISTERS..................................................15  
7.1  
Protection Register / Status Register-1 (Volatile Writable, OTP lockable).........................15  
7.1.1 Block Protect Bits (BP3, BP2, BP1, BP0, TB) – Volatile Writable, OTP lockable..................15  
7.1.2 Write Protection Enable Bit (WP-E) – Volatile Writable, OTP lockable.................................16  
7.1.3 Status Register Protect Bits (SRP1, SRP0) – Volatile Writable, OTP lockable.....................16  
Configuration Register / Status Register-2 (Volatile Writable) ...........................................17  
7.2.1 One Time Program Lock Bit (OTP-L) – OTP lockable ..........................................................17  
7.2.2 Enter OTP Access Mode Bit (OTP-E) – Volatile Writable.....................................................17  
7.2.3 Status Register-1 Lock Bit (SR1-L) – OTP lockable .............................................................17  
7.2.4 ECC Enable Bit (ECC-E) – Volatile Writable.........................................................................18  
7.2.5 Buffer Read / Continuous Read Mode Bit (BUF) – Volatile Writable.....................................18  
7.2  
7.3  
7.4  
Status Register-3 (Status Only)..........................................................................................19  
7.3.1 Look-Up Table Full (LUT-F) – Status Only............................................................................19  
7.3.2 Cumulative ECC Status (ECC-1, ECC-0) – Status Only.......................................................19  
7.3.3 Program/Erase Failure (P-FAIL, E-FAIL) – Status Only........................................................20  
7.3.4 Write Enable Latch (WEL) – Status Only..............................................................................20  
7.3.5 Erase/Program In Progress (BUSY) – Status Only...............................................................20  
7.3.6 Reserved Bits – Non Functional ...........................................................................................20  
W25N01GV Status Register Memory Protection ...............................................................21  
- 1 -  
W25N01GVxxIG/IT  
8.  
INSTRUCTIONS.............................................................................................................................22  
8.1  
Device ID and Instruction Set Tables.................................................................................22  
8.1.1 Manufacturer and Device Identification.................................................................................22  
8.1.2 Instruction Set Table 1 (Continuous Read, BUF = 0, xxIT Default Power Up Mode)............23  
8.1.3 Instruction Set Table 2 (Buffer Read, BUF = 1, xxIG Default Power Up Mode)....................24  
Instruction Descriptions ......................................................................................................26  
8.2.1 Device Reset (FFh)...............................................................................................................26  
8.2.2 Read JEDEC ID (9Fh) ..........................................................................................................27  
8.2.3 Read Status Register (0Fh / 05h) .........................................................................................28  
8.2.4 Write Status Register (1Fh / 01h) .........................................................................................29  
8.2.5 Write Enable (06h)................................................................................................................30  
8.2.6 Write Disable (04h)...............................................................................................................30  
8.2.7 Bad Block Management (A1h)..............................................................................................31  
8.2.8 Read BBM Look Up Table (A5h) ..........................................................................................32  
8.2.9 Last ECC Failure Page Address (A9h) .................................................................................33  
8.2.10 128KB Block Erase (D8h)...................................................................................................34  
8.2.11 Load Program Data (02h) / Random Load Program Data (84h) .........................................35  
8.2.12 Quad Load Program Data (32h) / Quad Random Load Program Data (34h)......................36  
8.2.13 Program Execute (10h).......................................................................................................37  
8.2.14 Page Data Read (13h)........................................................................................................38  
8.2.15 Read Data (03h) .................................................................................................................39  
8.2.16 Fast Read (0Bh) .................................................................................................................40  
8.2.17 Fast Read with 4-Byte Address (0Ch).................................................................................41  
8.2.18 Fast Read Dual Output (3Bh) .............................................................................................42  
8.2.19 Fast Read Dual Output with 4-Byte Address (3Ch) ............................................................43  
8.2.20 Fast Read Quad Output (6Bh)............................................................................................44  
8.2.21 Fast Read Quad Output with 4-Byte Address (6Ch)...........................................................45  
8.2.22 Fast Read Dual I/O (BBh)...................................................................................................46  
8.2.23 Fast Read Dual I/O with 4-Byte Address (BCh)..................................................................47  
8.2.24 Fast Read Quad I/O (EBh)..................................................................................................48  
8.2.25 Fast Read Quad I/O with 4-Byte Address (ECh).................................................................50  
8.2.26 Accessing Unique ID / Parameter / OTP Pages (OTP-E=1)...............................................52  
8.2.27 Parameter Page Data Definitions .......................................................................................53  
8.2  
9.  
ELECTRICAL CHARACTERISTICS...............................................................................................54  
9.1  
9.2  
9.3  
9.4  
9.5  
9.6  
9.7  
9.8  
9.9  
Absolute Maximum Ratings................................................................................................54  
Operating Ranges ..............................................................................................................54  
Power-up Power-down Timing Requirements....................................................................55  
DC Electrical Characteristics..............................................................................................56  
AC Measurement Conditions .............................................................................................57  
AC Electrical Characteristics..............................................................................................58  
Serial Output Timing...........................................................................................................60  
Serial Input Timing..............................................................................................................60  
/HOLD Timing.....................................................................................................................60  
9.10 /WP Timing.........................................................................................................................60  
PACKAGE SPECIFICATIONS .......................................................................................................61  
10.  
Publication Release Date: March 21, 2016  
- 2 -  
Revision G  
W25N01GVxxIG/IT  
10.1 8-Pad WSON 8x6-mm (Package Code ZE).......................................................................61  
10.2 16-Pin SOIC 300-mil (Package Code SF)..........................................................................62  
10.3 24-Ball TFBGA 8x6-mm (Package Code TB, 5x5-1 Ball Array).........................................63  
10.4 24-Ball TFBGA 8x6-mm (Package Code TC, 6x4 Ball Array)............................................64  
ORDERING INFORMATION ..........................................................................................................65  
11.1 Valid Part Numbers and Top Side Marking........................................................................66  
REVISION HISTORY......................................................................................................................67  
11.  
12.  
- 3 -  
W25N01GVxxIG/IT  
Table of Figures  
Figure 1a. W25N01GV Pad Assignments, 8-pad WSON 8x6-mm (Package Code ZE) ..............................7  
Figure 1b. W25N01GV Pin Assignments, 16-pin SOIC 300-mil (Package Code SF) ..................................8  
Figure 1c. W25N01GV Ball Assignments, 24-ball TFBGA 8x6-mm (Package Code TB & TC)...................9  
Figure 2. W25N01GV Flash Memory Architecture and Addressing ...........................................................11  
Figure 3. W25N01GV Flash Memory Operation Diagram ..........................................................................12  
Figure 4a. Protection Register / Status Register-1 (Address Axh) .............................................................15  
Figure 4b. Configuration Register / Status Register-2 (Address Bxh) ........................................................17  
Figure 4c. Status Register-3 (Address Cxh) ...............................................................................................19  
Figure 5. Device Reset Instruction..............................................................................................................26  
Figure 6. Read JEDEC ID Instruction .........................................................................................................27  
Figure 7. Read Status Register Instruction.................................................................................................28  
Figure 8. Write Status Register-1/2/3 Instruction........................................................................................29  
Figure 9. Write Enable Instruction...............................................................................................................30  
Figure 10. Write Disable Instruction............................................................................................................30  
Figure 11. Bad Block Management Instruction...........................................................................................31  
Figure 12. Read BBM Look Up Table Instruction .......................................................................................32  
Figure 13. Last ECC Failure Page Address Instruction..............................................................................33  
Figure 14. 128KB Block Erase Instruction ..................................................................................................34  
Figure 15. Load / Random Load Program Data Instruction........................................................................35  
Figure 16. Quad Load / Quad Random Load Program Data Instruction ....................................................36  
Figure 17. Program Execute Instruction .....................................................................................................37  
Figure 18. Page Data Read Instruction.......................................................................................................38  
Figure 19a. Read Data Instruction (Buffer Read Mode, BUF=1)................................................................39  
Figure 19b. Read Data Instruction (Continuous Read Mode, BUF=0) .......................................................39  
Figure 20a. Fast Read Instruction (Buffer Read Mode, BUF=1) ................................................................40  
Figure 20b. Fast Read Instruction (Continuous Read Mode, BUF=0)........................................................40  
Figure 21a. Fast Read with 4-Byte Address Instruction (Buffer Read Mode, BUF=1) ...............................41  
Figure 21b. Fast Read with 4-Byte Address Instruction (Continuous Read Mode, BUF=0).......................41  
Figure 22a. Fast Read Dual Output Instruction (Buffer Read Mode, BUF=1) ............................................42  
Figure 22b. Fast Read Dual Output Instruction (Continuous Read Mode, BUF=0) ...................................42  
Figure 23a. Fast Read Dual Output with 4-Byte Address Instruction (Buffer Read Mode, BUF=1)...........43  
Figure 23b. Fast Read Dual Output with 4-Byte Address Instruction (Continuous Read Mode, BUF=0) ..43  
Figure 24a. Fast Read Quad Output Instruction (Buffer Read Mode, BUF=1)...........................................44  
Figure 24b. Fast Read Quad Output Instruction (Continuous Read Mode, BUF=0)..................................44  
Figure 25a. Fast Read Quad Output with 4-Byte Address Instruction (Buffer Read Mode, BUF=1) .........45  
Figure 25b. Fast Read Quad Output with 4-Byte Address Instruction (Continuous Read Mode, BUF=0).45  
Figure 26a. Fast Read Dual I/O Instruction (Buffer Read Mode, BUF=1) ..................................................46  
Figure 26b. Fast Read Dual I/O Instruction (Continuous Read Mode, BUF=0)..........................................46  
Figure 27a. Fast Read Dual I/O with 4-Byte Address Instruction (Buffer Read Mode, BUF=1).................47  
Figure 27b. Fast Read Dual I/O with 4-Byte Address Instruction (Continuous Read Mode, BUF=0) ........47  
Figure 28a. Fast Read Quad I/O Instruction (Buffer Read Mode, BUF=1).................................................48  
Figure 28b. Fast Read Quad I/O Instruction (Continuous Read Mode, BUF=0)........................................49  
Publication Release Date: March 21, 2016  
- 4 -  
Revision G  
W25N01GVxxIG/IT  
Figure 29a. Fast Read Quad I/O with 4-Byte Address Instruction (Buffer Read Mode, BUF=1)................50  
Figure 29b. Fast Read Quad I/O with 4-Byte Address Instruction (Continuous Read Mode, BUF=0).......51  
Figure 30a. Power-up Timing and Voltage Levels......................................................................................55  
Figure 30b. Power-up, Power-Down Requirement.....................................................................................55  
Figure 31. AC Measurement I/O Waveform................................................................................................57  
- 5 -  
W25N01GVxxIG/IT  
1. GENERAL DESCRIPTIONS  
The W25N01GV (1G-bit) Serial SLC NAND Flash Memory provides a storage solution for systems with  
limited space, pins and power. The W25N SpiFlash family incorporates the popular SPI interface and the  
traditional large NAND non-volatile memory space. They are ideal for code shadowing to RAM, executing  
code directly from Dual/Quad SPI (XIP) and storing voice, text and data. The device operates on a single  
2.7V to 3.6V power supply with current consumption as low as 25mA active and 10µA for standby. All W25N  
SpiFlash family devices are offered in space-saving packages which were impossible to use in the past for  
the typical NAND flash memory.  
The W25N01GV 1G-bit memory array is organized into 65,536 programmable pages of 2,048-bytes each.  
The entire page can be programmed at one time using the data from the 2,048-Byte internal buffer. Pages  
can be erased in groups of 64 (128KB block erase). The W25N01GV has 1,024 erasable blocks.  
The W25N01GV supports the standard Serial Peripheral Interface (SPI), Dual/Quad I/O SPI: Serial Clock,  
Chip Select, Serial Data I/O0 (DI), I/O1 (DO), I/O2 (/WP), and I/O3 (/HOLD). SPI clock frequencies of up to  
104MHz are supported allowing equivalent clock rates of 208MHz (104MHz x 2) for Dual I/O and 416MHz  
(104MHz x 4) for Quad I/O when using the Fast Read Dual/Quad I/O instructions.  
The W25N01GV provides a new Continuous Read Mode that allows for efficient access to the entire  
memory array with a single Read command. This feature is ideal for code shadowing applications.  
A Hold pin, Write Protect pin and programmable write protection, provide further control flexibility.  
Additionally, the device supports JEDEC standard manufacturer and device ID, one 2,048-Byte Unique ID  
page, one 2,048-Byte parameter page and ten 2,048-Byte OTP pages. To provide better NAND flash  
memory manageability, user configurable internal ECC, bad block management are also available in  
W25N01GV.  
2. FEATURES  
New W25N Family of SpiFlash Memories  
– W25N01GV: 1G-bit / 128M-byte  
– Standard SPI: CLK, /CS, DI, DO, /WP,  
/Hold  
– Dual SPI: CLK, /CS, IO0, IO1, /WP, /Hold  
– Quad SPI: CLK, /CS, IO0, IO1, IO2, IO3  
– Compatible SPI serial flash commands  
Flexible Architecture with 128KB blocks  
– Uniform 128K-Byte Block Erase  
– Flexible page data load methods  
Advanced Features  
– On chip 1-Bit ECC for memory array  
– ECC status bits indicate ECC results  
– bad block management and LUT(2) access  
– Software and Hardware Write-Protect  
– Power Supply Lock-Down and OTP protection  
– 2KB Unique ID and 2KB parameter pages  
– Ten 2KB OTP pages(3)  
Highest Performance Serial NAND Flash  
– 104MHz Standard/Dual/Quad SPI clocks  
– 208/416MHz equivalent Dual/Quad SPI  
– 50MB/S continuous data transfer rate  
– Fast Program/Erase performance  
Space Efficient Packaging  
– 8-pad WSON 8x6-mm  
– 16-pin SOIC 300-mil  
– More than 100,000 erase/program cycles  
– More than 10-year data retention  
– 24-ball TFBGA 8x6-mm  
– Contact Winbond for other package options  
Efficient “Continuous Read Mode”(1)  
– Alternative method to the Buffer Read  
Mode  
– No need to issue “Page Data Read”  
between Read commands  
– Allows direct read access to the entire  
array  
Notes:  
1. Only the Read command structures are different between  
the “Continuous Read Mode (BUF=0)” and the “Buffer  
Read Mode (BUF=1)”, all other commands are identical.  
W25N01GVxxIG: Default BUF=1 after power up  
W25N01GVxxIT: Default BUF=0 after power up  
Low Power, Wide Temperature Range  
– Single 2.7 to 3.6V supply  
– 25mA active, 10µA standby current  
– -40°C to +85°C operating range  
2. LUT stands for Look-Up Table.  
3. OTP pages can only be programmed.  
Publication Release Date: March 21, 2016  
- 6 -  
Revision G  
W25N01GVxxIG/IT  
3. PACKAGE TYPES AND PIN CONFIGURATIONS  
W25N01GV is offered in an 8-pad WSON 8x6-mm (package code ZE), a 16-pin SOIC 300-mil (package  
code SF), and two 24-ball 8x6-mm TFBGA (package code TB & TC) packages as shown in Figure 1a-c  
respectively. Package diagrams and dimensions are illustrated at the end of this datasheet.  
3.1 Pad Configuration WSON 8x6-mm  
Top View  
/CS  
DO (IO1)  
/WP (IO2)  
GND  
1
2
3
4
8
7
6
5
VCC  
/HOLD (IO3)  
CLK  
DI (IO0)  
Figure 1a. W25N01GV Pad Assignments, 8-pad WSON 8x6-mm (Package Code ZE)  
3.2 Pad Description WSON 8x6-mm  
PAD NO.  
PAD NAME  
/CS  
I/O  
I
FUNCTION  
1
2
3
4
5
6
7
8
Chip Select Input  
DO (IO1)  
/WP (IO2)  
GND  
I/O  
I/O  
Data Output (Data Input Output 1)(1)  
Write Protect Input ( Data Input Output 2)(2)  
Ground  
DI (IO0)  
CLK  
I/O  
I
Data Input (Data Input Output 0)(1)  
Serial Clock Input  
/HOLD (IO3)  
VCC  
I/O  
Hold Input (Data Input Output 3)(2)  
Power Supply  
Notes:  
1. IO0 and IO1 are used for Standard and Dual SPI instructions  
2. IO0 – IO3 are used for Quad SPI instructions, /WP & /HOLD functions are only available for Standard/Dual SPI.  
- 7 -  
W25N01GVxxIG/IT  
3.3 Pin Configuration SOIC 300-mil  
Top View  
/HOLD (IO3)  
VCC  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
10  
9
CLK  
DI (IO0)  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
/CS  
GND  
/WP (IO2)  
DO (IO1)  
Figure 1b. W25N01GV Pin Assignments, 16-pin SOIC 300-mil (Package Code SF)  
3.4 Pin Description SOIC 300-mil  
PIN NO.  
PIN NAME  
/HOLD (IO3)  
VCC  
I/O  
FUNCTION  
Hold Input (Data Input Output 3)(2)  
Power Supply  
1
2
I/O  
3
N/C  
No Connect  
4
N/C  
No Connect  
5
N/C  
No Connect  
6
N/C  
No Connect  
7
/CS  
I
Chip Select Input  
8
DO (IO1)  
/WP (IO2)  
GND  
I/O  
I/O  
Data Output (Data Input Output 1)(1)  
Write Protect Input (Data Input Output 2)(2)  
Ground  
9
10  
11  
12  
13  
14  
15  
16  
N/C  
No Connect  
N/C  
No Connect  
N/C  
No Connect  
N/C  
No Connect  
DI (IO0)  
CLK  
I/O  
I
Data Input (Data Input Output 0)(1)  
Serial Clock Input  
Notes:  
1. IO0 and IO1 are used for Standard and Dual SPI instructions  
2. IO0 – IO3 are used for Quad SPI instructions, /WP & /HOLD functions are only available for Standard/Dual SPI.  
Publication Release Date: March 21, 2016  
Revision G  
- 8 -  
W25N01GVxxIG/IT  
3.5 Ball Configuration TFBGA 8x6-mm (5x5 or 6x4 Ball Array)  
Figure 1c. W25N01GV Ball Assignments, 24-ball TFBGA 8x6-mm (Package Code TB & TC)  
3.6 Ball Description TFBGA 8x6-mm  
BALL NO.  
PIN NAME  
CLK  
I/O  
FUNCTION  
B2  
B3  
I
Serial Clock Input  
Ground  
GND  
B4  
VCC  
Power Supply  
Chip Select Input  
C2  
/CS  
I
C4  
/WP (IO2)  
DO (IO1)  
DI (IO0)  
/HOLD (IO3)  
NC  
I/O  
I/O  
I/O  
I/O  
Write Protect Input (Data Input Output 2)(2)  
Data Output (Data Input Output 1)(1)  
Data Input (Data Input Output 0)(1)  
Hold Input (Data Input Output 3)(2)  
No Connect  
D2  
D3  
D4  
Multiple  
Notes:  
1. IO0 and IO1 are used for Standard and Dual SPI instructions  
2. IO0 – IO3 are used for Quad SPI instructions, /WP & /HOLD functions are only available for Standard/Dual SPI.  
- 9 -  
W25N01GVxxIG/IT  
4. PIN DESCRIPTIONS  
4.1 Chip Select (/CS)  
The SPI Chip Select (/CS) pin enables and disables device operation. When /CS is high the device is  
deselected and the Serial Data Output (DO, or IO0, IO1, IO2, IO3) pins are at high impedance. When  
deselected, the devices power consumption will be at standby levels unless an internal erase, program or  
write status register cycle is in progress. When /CS is brought low the device will be selected, power  
consumption will increase to active levels and instructions can be written to and data read from the device.  
After power-up, /CS must transition from high to low before a new instruction will be accepted. The /CS  
input must track the VCC supply level at power-up and power-down (see “Write Protection” and Figure  
30b). If needed, a pull-up resistor on the /CS pin can be used to accomplish this.  
4.2 Serial Data Input, Output and IOs (DI, DO and IO0, IO1, IO2, IO3)  
The W25N01GV supports standard SPI, Dual SPI and Quad SPI operation. Standard SPI instructions use  
the unidirectional DI (input) pin to serially write instructions, addresses or data to the device on the rising  
edge of the Serial Clock (CLK) input pin. Standard SPI also uses the unidirectional DO (output) to read data  
or status from the device on the falling edge of CLK.  
Dual and Quad SPI instructions use the bidirectional IO pins to serially write instructions, addresses or data  
to the device on the rising edge of CLK and read data or status from the device on the falling edge of CLK.  
4.3 Write Protect (/WP)  
The Write Protect (/WP) pin can be used to prevent the Status Register from being written. Used in  
conjunction with the Status Register’s Block Protect bits BP[3:0] and Status Register Protect SRP bits  
SRP[1:0], a portion as small as 256K-Byte (2x128KB blocks) or up to the entire memory array can be  
hardware protected. The WP-E bit in the Protection Register (SR-1) controls the functions of the /WP pin.  
When WP-E=0, the device is in the Software Protection mode that only SR-1 can be protected. The /WP  
pin functions as a data I/O pin for the Quad SPI operations, as well as an active low input pin for the Write  
Protection function for SR-1. Refer to section 7.1.3 for detail information.  
When WP-E=1, the device is in the Hardware Protection mode that /WP becomes a dedicated active low  
input pin for the Write Protection of the entire device. If /WP is tied to GND, all “Write/Program/Erase”  
functions are disabled. The entire device (including all registers, memory array, OTP pages) will become  
read-only. Quad SPI read operations are also disabled when WP-E is set to 1.  
4.4 HOLD (/HOLD)  
During Standard and Dual SPI operations, the /HOLD pin allows the device to be paused while it is actively  
selected. When /HOLD is brought low, while /CS is low, the DO pin will be at high impedance and signals  
on the DI and CLK pins will be ignored (don’t care). When /HOLD is brought high, device operation can  
resume. The /HOLD function can be useful when multiple devices are sharing the same SPI signals. The  
/HOLD pin is active low.  
When a Quad SPI Read/Buffer Load command is issued, /HOLD pin will become a data I/O pin for the  
Quad operations and no HOLD function is available until the current Quad operation finishes.  
4.5 Serial Clock (CLK)  
The SPI Serial Clock Input (CLK) pin provides the timing for serial input and output operations. ("See SPI  
Operations")  
Publication Release Date: March 21, 2016  
- 10 -  
Revision G  
W25N01GVxxIG/IT  
5. BLOCK DIAGRAM  
Address Bits  
SpiFlash (up to 128MBit)  
SpiFlash (up to 32GBit)  
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10  
9
Page Address (256 Pages)  
Page Address (256 Pages)  
8
7
6
5
4
3
2
1
0
64KB Block Addr (256 Blocks)  
64KB Block Address  
Page Address (PA) [15:0]  
128KB Block Addr (1024 Blocks) Page Addr (64 Pages) Ext  
Byte Address (0255 Byte)  
Byte Address (0255 Byte)  
X
X
X
X
X
X
X
X
Column Address (CA) [11:0]  
X
X
X
X
X
X
X
X
Serial NAND (1GBit)  
Byte Address (02047 Byte)  
Main Memory Array (2,048-Byte)  
ECC Protected  
SpareArea (64-Byte)  
Page  
Structure  
(2,112-Byte)  
Sector 0  
512-Byte  
Sector 1  
512-Byte  
Sector 2  
512-Byte  
Sector 3  
512-Byte  
Spare 0  
16-Byte  
Spare 1  
16-Byte  
Spare 2  
16-Byte  
Spare 3  
16-Byte  
Column  
Address  
000h -- 1FFh 200h -- 3FFh 400h -- 5FFh 600h -- 7FFh 800h -- 80Fh 810h -- 81Fh 820h -- 82Fh 830h -- 83Fh  
Byte  
Bad Block User Data  
User Data  
I
ECC for  
Sector 0  
ECC for  
Spare  
Definition Marker  
II  
Byte  
Address  
0
1
2
3
4
5
6
7
8
9
A
B
C
D
E
F
No ECC  
Protection  
ECC  
Protected  
ECC for  
Byte 4 to Byte D  
Figure 2. W25N01GV Flash Memory Architecture and Addressing  
- 11 -  
W25N01GVxxIG/IT  
6. FUNCTIONAL DESCRIPTIONS  
6.1 Device Operation Flow  
Power Up  
Power Up  
(default BUF=1, ECC-E=1)  
(default BUF=0, ECC-E=1)  
Initialization &  
Initialization &  
Default Page Load (00) ~500us  
Default Page Load (00) ~500us  
Read  
page 00?  
Read  
page 00?  
N
N
Load Page xx  
tRD ~50us  
Load Page xx  
tRD ~50us  
Y
Y
Start “Buffer Read” with column address  
Start “Continuous Read” from column 0  
(Page 00 or Page xx)  
(Page 00 or Page xx)  
Set BUF=0  
Set BUF=1  
Load Page yy  
tRD ~50us  
Load Page yy  
tRD ~50us  
Start “Continuous Read” from column 0  
Start “Buffer Read” with column address  
(Page yy)  
(Page yy)  
W25N01GVxxIG  
W25N01GVxxIT  
Figure 3. W25N01GV Flash Memory Operation Diagram  
6.1.1 Standard SPI Instructions  
The W25N01GV is accessed through an SPI compatible bus consisting of four signals: Serial Clock (CLK),  
Chip Select (/CS), Serial Data Input (DI) and Serial Data Output (DO). Standard SPI instructions use the DI  
input pin to serially write instructions, addresses or data to the device on the rising edge of CLK. The DO  
output pin is used to read data or status from the device on the falling edge of CLK.  
SPI bus operation Mode 0 (0,0) and 3 (1,1) are supported. The primary difference between Mode 0 and  
Mode 3 concerns the normal state of the CLK signal when the SPI bus master is in standby and data is not  
being transferred to the Serial Flash. For Mode 0, the CLK signal is normally low on the falling and rising  
edges of /CS. For Mode 3, the CLK signal is normally high on the falling and rising edges of /CS.  
6.1.2 Dual SPI Instructions  
The W25N01GV supports Dual SPI operation when using instructions such as “Fast Read Dual Output  
(3Bh)” and “Fast Read Dual I/O (BBh)”. These instructions allow data to be transferred to or from the device  
at two to three times the rate of ordinary Serial Flash devices. The Dual SPI Read instructions are ideal for  
quickly downloading code to RAM upon power-up (code-shadowing) or for executing non-speed-critical  
Publication Release Date: March 21, 2016  
- 12 -  
Revision G  
W25N01GVxxIG/IT  
code directly from the SPI bus (XIP). When using Dual SPI instructions, the DI and DO pins become  
bidirectional I/O pins: IO0 and IO1.  
6.1.3 Quad SPI Instructions  
The W25N01GV supports Quad SPI operation when using instructions such as “Fast Read Quad Output  
(6Bh)”, “Fast Read Quad I/O (EBh)” and “Quad Program Data Load (32h/34h)”. These instructions allow  
data to be transferred to or from the device four to six times the rate of ordinary Serial Flash. The Quad  
Read instructions offer a significant improvement in continuous and random access transfer rates allowing  
fast code-shadowing to RAM or execution directly from the SPI bus (XIP). When using Quad SPI  
instructions the DI and DO pins become bidirectional IO0 and IO1, and the /WP and /HOLD pins become  
IO2 and IO3 respectively.  
6.1.4 Hold Function  
For Standard SPI and Dual SPI operations, the /HOLD signal allows the W25N01GV operation to be paused  
while it is actively selected (when /CS is low). The /HOLD function may be useful in cases where the SPI  
data and clock signals are shared with other devices. For example, consider if the page buffer was only  
partially written when a priority interrupt requires use of the SPI bus. In this case the /HOLD function can  
save the state of the instruction and the data in the buffer so programming can resume where it left off once  
the bus is available again. The /HOLD function is only available for standard SPI and Dual SPI operation,  
not during Quad SPI. When a Quad SPI command is issued, /HOLD pin will act as a dedicated IO pin (IO3).  
To initiate a /HOLD condition, the device must be selected with /CS low. A /HOLD condition will activate on  
the falling edge of the /HOLD signal if the CLK signal is already low. If the CLK is not already low the /HOLD  
condition will activate after the next falling edge of CLK. The /HOLD condition will terminate on the rising  
edge of the /HOLD signal if the CLK signal is already low. If the CLK is not already low the /HOLD condition  
will terminate after the next falling edge of CLK. During a /HOLD condition, the Serial Data Output (DO) is  
high impedance, and Serial Data Input (DI) and Serial Clock (CLK) are ignored. The Chip Select (/CS)  
signal should be kept active (low) for the full duration of the /HOLD operation to avoid resetting the internal  
logic state of the device.  
- 13 -  
W25N01GVxxIG/IT  
6.2 Write Protection  
Applications that use non-volatile memory must take into consideration the possibility of noise and other  
adverse system conditions that may compromise data integrity. To address this concern, the W25N01GV  
provides several means to protect the data from inadvertent writes.  
Device resets when VCC is below threshold  
Write enable/disable instructions and automatic write disable after erase or program  
Software and Hardware (/WP pin) write protection using Protection Register (SR-1)  
Lock Down write protection for Protection Register (SR-1) until the next power-up  
One Time Program (OTP) write protection for memory array using Protection Register (SR-1)  
Hardware write protection using /WP pin when WP-E is set to 1  
Upon power-up or at power-down, the W25N01GV will maintain a reset condition while VCC is below the  
threshold value of VWI, (See Power-up Timing and Voltage Levels and Figure 30a). While reset, all  
operations are disabled and no instructions are recognized. During power-up and after the VCC voltage  
exceeds VWI, all program and erase related instructions are further disabled for a time delay of tPUW. This  
includes the Write Enable, Program Execute, Block Erase and the Write Status Register instructions. Note  
that the chip select pin (/CS) must track the VCC supply level at power-up until the VCC-min level and tVSL  
time delay is reached, and it must also track the VCC supply level at power-down to prevent adverse  
command sequence. If needed a pull-up resister on /CS can be used to accomplish this.  
After power-up the device is automatically placed in a write-disabled state with the Status Register Write  
Enable Latch (WEL) set to a 0. A Write Enable instruction must be issued before a Program Execute or  
Block Erase instruction will be accepted. After completing a program or erase instruction the Write Enable  
Latch (WEL) is automatically cleared to a write-disabled state of 0.  
Software controlled write protection is facilitated using the Write Status Register instruction and setting the  
Status Register Protect (SRP0, SRP1) and Block Protect (TB, BP[3:0]) bits. These settings allow a portion  
or the entire memory array to be configured as read only. Used in conjunction with the Write Protect (/WP)  
pin, changes to the Status Register can be enabled or disabled under hardware control. See Protection  
Register section for further information.  
The WP-E bit in Protection Register (SR-1) is used to enable the hardware protection. When WP-E is set  
to 1, bringing /WP low in the system will block any Write/Program/Erase command to the W25N01GV, the  
device will become read-only. The Quad SPI operations are also disabled when WP-E is set to 1.  
Publication Release Date: March 21, 2016  
- 14 -  
Revision G  
W25N01GVxxIG/IT  
7. PROTECTION, CONFIGURATION AND STATUS REGISTERS  
Three Status Registers are provided for W25N01GV: Protection Register (SR-1), Configuration Register  
(SR-2) & Status Register (SR-3). Each register is accessed by Read Status Register and Write Status  
Register commands combined with 1-Byte Register Address respectively.  
The Read Status Register instruction (05h / 0Fh) can be used to provide status on the availability of the  
flash memory array, whether the device is write enabled or disabled, the state of write protection, Read  
modes, Protection Register/OTP area lock status, Erase/Program results, ECC usage/status. The Write  
Status Register instruction can be used to configure the device write protection features, Software/Hardware  
write protection, Read modes, enable/disable ECC, Protection Register/OTP area lock. Write access to the  
Status Register is controlled by the state of the non-volatile Status Register Protect bits (SRP0, SRP1), the  
Write Enable instruction, and when WP-E is set to 1, the /WP pin.  
7.1 Protection Register / Status Register-1 (Volatile Writable, OTP lockable)  
Figure 4a. Protection Register / Status Register-1 (Address Axh)  
7.1.1 Block Protect Bits (BP3, BP2, BP1, BP0, TB) – Volatile Writable, OTP lockable  
The Block Protect bits (BP3, BP2, BP1, BP0 & TB) are volatile read/write bits in the status register-1 (S6,  
S5, S4, S3 & S2) that provide Write Protection control and status. Block Protect bits can be set using the  
Write Status Register Instruction. All, none or a portion of the memory array can be protected from Program  
and Erase instructions (see Status Register Memory Protection table). The default values for the Block  
Protection bits are 1 after power up to protect the entire array. If the SR1-L bit in the Configuration Register  
(SR-2) is set to 1, the default values will the values that are OTP locked.  
- 15 -  
W25N01GVxxIG/IT  
7.1.2 Write Protection Enable Bit (WP-E) – Volatile Writable, OTP lockable  
The Write Protection Enable bit (WP-E) is a volatile read/write bits in the status register-1 (S1). The WP-E  
bit, in conjunction with SRP1 & SRP0, controls the method of write protection: software protection, hardware  
protection, power supply lock-down or one time programmable (OTP) protection, /WP pin functionality, and  
Quad SPI operation enable/disable. When WP-E = 0 (default value), the device is in Software Protection  
mode, /WP & /HOLD pins are multiplexed as IO pins, and Quad program/read functions are enabled all the  
time. When WP-E is set to 1, the device is in Hardware Protection mode, all Quad functions are disabled  
and /WP & /HOLD pins become dedicated control input pins.  
7.1.3 Status Register Protect Bits (SRP1, SRP0) – Volatile Writable, OTP lockable  
The Status Register Protect bits (SRP1 and SRP0) are volatile read/write bits in the status register (S0 and  
S7). The SRP bits control the method of write protection: software protection, hardware protection, power  
supply lock-down or one time programmable (OTP) protection.  
Software Protection (Driven by Controller, Quad Program/Read is enabled)  
SRP1 SRP0 WP-E  
/WP / IO2  
Descriptions  
No /WP functionality  
/WP pin will always function as IO2  
0
0
0
1
1
0
1
1
0
1
0
0
0
0
0
X
SR-1 cannot be changed (/WP = 0 during Write Status)  
0
1
/WP pin will function as IO2 for Quad operations  
SR-1 can be changed (/WP = 1 during Write Status)  
/WP pin will function as IO2 for Quad operations  
Power Lock Down(1) SR-1  
/WP pin will always function as IO2  
X
X
Enter OTP mode to protect SR-1 (allow SR1-L=1)  
/WP pin will always function as IO2  
Hardware Protection (System Circuit / PCB layout, Quad Program/Read is disabled)  
SRP1 SRP0 WP-E  
/WP only  
VCC  
Descriptions  
0
1
1
X
X
0
1
X
1
1
1
1
SR-1 can be changed  
Power Lock-Down(1) SR-1  
VCC  
VCC  
GND  
Enter OTP mode to protect SR-1 (allow SR1-L=1)  
All "Write/Program/Erase" commands are blocked  
Entire device (SRs, Array, OTP area) is read-only  
Notes:  
1. When SRP1, SRP0 = (1, 0), a power-down, power-up cycle will change SRP1, SRP0 to (0, 0) state.  
Publication Release Date: March 21, 2016  
Revision G  
- 16 -  
W25N01GVxxIG/IT  
7.2 Configuration Register / Status Register-2 (Volatile Writable)  
Figure 4b. Configuration Register / Status Register-2 (Address Bxh)  
7.2.1 One Time Program Lock Bit (OTP-L) – OTP lockable  
In addition to the main memory array, W25N01GV also provides an OTP area for the system to store critical  
data that cannot be changed once it’s locked. The OTP area consists of 10 pages of 2,112-Byte each. The  
default data in the OTP area are FFh. Only Program command can be issued to the OTP area to change  
the data from “1” to “0”, and data is not reversible (“0” to “1”) by the Erase command. Once the correct data  
is programmed in and verified, the system developer can set OTP-L bit to 1, so that the entire OTP area  
will be locked to prevent further alteration to the data.  
7.2.2 Enter OTP Access Mode Bit (OTP-E) – Volatile Writable  
The OTP-E bit must be set to 1 in order to use the standard Program/Read commands to access the OTP  
area as well as to read the Unique ID / Parameter Page information. The default value after power up or a  
RESET command is 0.  
7.2.3 Status Register-1 Lock Bit (SR1-L) – OTP lockable  
The SR1-L lock bit is used to OTP lock the values in the Protection Register (SR-1). Depending on the  
settings in the SR-1, the device can be configured to have a portion of or up to the entire array to be write-  
protected, and the setting can be OTP locked by setting SR1-L bit to 1. SR1-L bit can only be set to 1  
permanently when SRP1 & SRP0 are set to (1,1), and OTP Access Mode must be entered (OTP-E=1) to  
execute the programming. Please refer to 8.2.26 for detailed information.  
- 17 -  
W25N01GVxxIG/IT  
7.2.4 ECC Enable Bit (ECC-E) – Volatile Writable  
W25N01GV has a built-in ECC algorithm that can be used to preserve the data integrity. Internal ECC  
calculation is done during page programming, and the result is stored in the extra 64-Byte area for each  
page. During the data read operation, ECC engine will verify the data values according to the previously  
stored ECC information and to make necessary corrections if needed. The verification and correction status  
is indicated by the ECC Status Bits. ECC function is enabled by default when power on (ECC-E=1), and it  
will not be reset to 0 by the Device Reset command.  
7.2.5 Buffer Read / Continuous Read Mode Bit (BUF) – Volatile Writable  
W25N01GV provides two different modes for read operations, Buffer Read Mode (BUF=1) and Continuous  
Read Mode (BUF=0). Prior to any Read operation, a Page Data Read command is needed to initiate the  
data transfer from a specified page in the memory array to the Data Buffer. By default, after power up, the  
data in page 0 will be automatically loaded into the Data Buffer and the device is ready to accept any read  
commands.  
The Buffer Read Mode (BUF=1) requires a Column Address to start outputting the existing data inside the  
Data Buffer, and once it reaches the end of the data buffer (Byte 2,111), DO (IO1) pin will become high-Z  
state.  
The Continuous Read Mode (BUF=0) doesn’t require the starting Column Address. The device will always  
start output the data from the first column (Byte 0) of the Data buffer, and once the end of the data buffer  
(Byte 2,048) is reached, the data output will continue through the next memory page. With Continuous  
Read Mode, it is possible to read out the entire memory array using a single read command. Please refer  
to respective command descriptions for the dummy cycle requirements for each read commands under  
different read modes.  
For W25N01GVxxIG part number, the default value of BUF bit after power up is 1. BUF bit can be written  
to 0 in the Status Register-2 to perform the Continuous Read operation.  
For W25N01GVxxIT part number, the default value of BUF bit after power up is 0. BUF bit can be written  
to 1 in the Status Register-2 to perform the Buffer Read operation.  
Read Mode  
(Starting from Buffer)  
BUF  
ECC-E  
ECC Status  
Data Output Structure  
1
1
0
0
0
1
0
1
Buffer Read  
N/A  
Page based  
N/A  
2,048 + 64  
2,048 + 64  
2,048  
Buffer Read  
Continuous Read  
Continuous Read  
Operation based  
2,048  
Publication Release Date: March 21, 2016  
Revision G  
- 18 -  
W25N01GVxxIG/IT  
7.3 Status Register-3 (Status Only)  
Figure 4c. Status Register-3 (Address Cxh)  
7.3.1 Look-Up Table Full (LUT-F) – Status Only  
To facilitate the NAND flash memory bad block management, the W25N01GV is equipped with an internal  
Bad Block Management Look-Up-Table (BBM LUT). Up to 20 bad memory blocks may be replaced by a  
good memory block respectively. The addresses of the blocks are stored in the internal Look-Up Table as  
Logical Block Address (LBA, the bad block) & Physical Block Address (PBA, the good block). The LUT-F  
bit indicates whether the 20 memory block links have been fully utilized or not. The default value of LUT-F  
is 0, once all 20 links are used, LUT-F will become 1, and no more memory block links may be established.  
7.3.2 Cumulative ECC Status (ECC-1, ECC-0) – Status Only  
ECC function is used in NAND flash memory to correct limited memory errors during read operations. The  
ECC Status Bits (ECC-1, ECC-0) should be checked after the completion of a Read operation to verify the  
data integrity. The ECC Status bits values are don’t care if ECC-E=0. These bits will be cleared to 0 after a  
power cycle or a RESET command.  
- 19 -  
W25N01GVxxIG/IT  
ECC Status  
Descriptions  
ECC-1  
ECC-0  
0
0
Entire data output is successful, without any ECC correction.  
Entire data output is successful, with 1~4 bit/page ECC corrections in either a  
single page or multiple pages.  
0
1
Entire data output contains more than 4 bits errors only in a single page  
which cannot be repaired by ECC.  
In the Continuous Read Mode, an additional command can be used to read out  
the Page Address (PA) which had the errors.  
1
1
0
Entire data output contains more than 4 bits errors/page in multiple pages.  
In the Continuous Read Mode, the additional command can only provide the  
last Page Address (PA) that had failures, the user cannot obtain the PAs for  
other failure pages. Data is not suitable to use.  
1
Notes:  
1. ECC-1,ECC-0 = (1,1) is only applicable during Continuous Read operation (BUF=0).  
7.3.3 Program/Erase Failure (P-FAIL, E-FAIL) – Status Only  
The Program/Erase Failure Bits are used to indicate whether the internally-controlled Program/Erase  
operation was executed successfully or not. These bits will also be set respectively when the Program or  
Erase command is issued to a locked or protected memory array or OTP area. Both bits will be cleared at  
the beginning of the Program Execute or Block Erase instructions as well as the device RESET instruction.  
7.3.4 Write Enable Latch (WEL) – Status Only  
Write Enable Latch (WEL) is a read only bit in the status register (S1) that is set to 1 after executing a Write  
Enable Instruction. The WEL status bit is cleared to 0 when the device is write disabled. A write disable  
state occurs upon power-up or after any of the following instructions: Write Disable, Program Execute, Block  
Erase, Page Data Read and Program Execute for OTP pages.  
7.3.5 Erase/Program In Progress (BUSY) – Status Only  
BUSY is a read only bit in the status register (S0) that is set to a 1 state when the device is powering up or  
executing a Page Data Read, BBM Management, Program Execute, Block Erase, Program Execute for  
OTP area, OTP Locking or after a Continuous Read instruction. During this time the device will ignore  
further instructions except for the Read Status Register and Read JEDEC ID instructions. When the  
program, erase or write status register instruction has completed, the BUSY bit will be cleared to a 0 state  
indicating the device is ready for further instructions.  
7.3.6 Reserved Bits – Non Functional  
There are a few reserved Status Register bits that may be read out as a “0” or “1”. It is recommended to  
ignore the values of those bits. During a “Write Status Register” instruction, the Reserved Bits can be written  
as “0”, but there will not be any effects.  
Publication Release Date: March 21, 2016  
- 20 -  
Revision G  
W25N01GVxxIG/IT  
7.4 W25N01GV Status Register Memory Protection  
STATUS REGISTER(1)  
W25N01GV (1G-BIT / 128M-BYTE) MEMORY PROTECTION(2)  
PROTECTED  
PAGE ADDRESS  
PA[15:0]  
PROTECTED  
BLOCK(S)  
PROTECTED  
DENSITY  
PROTECTED  
PORTION  
TB  
BP3  
BP2  
BP1  
BP0  
X
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
X
X
0
0
0
0
0
0
0
0
1
1
0
0
0
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
0
1
1
1
1
0
0
0
1
0
0
1
1
0
0
1
1
0
0
0
1
1
0
0
1
1
0
0
1
X
0
1
0
1
0
1
0
1
0
1
1
0
1
0
1
0
1
0
1
X
X
NONE  
1022 & 1023  
1020 thru 1023  
1016 thru 1023  
1008 thru 1023  
992 thru 1023  
960 thru 1023  
896 thru 1023  
768 thru 1023  
512 thru 1023  
0 & 1  
NONE  
NONE  
256KB  
512KB  
1MB  
NONE  
FF80h - FFFFh  
FF00h - FFFFh  
FE00h - FFFFh  
FC00h - FFFFh  
F800h - FFFFh  
F000h - FFFFh  
E000h - FFFFh  
C000h - FFFFh  
8000h - FFFFh  
0000h – 007Fh  
0000h - 00FFh  
0000h - 01FFh  
0000h - 03FFh  
0000h - 07FFh  
0000h - 0FFFh  
0000h - 1FFFh  
0000h - 3FFFh  
0000h - 7FFFh  
0000h - FFFFh  
0000h - FFFFh  
Upper 1/512  
Upper 1/256  
Upper 1/128  
Upper 1/64  
Upper 1/32  
Upper 1/16  
Upper 1/8  
Upper 1/4  
Upper 1/2  
Lower 1/512  
Lower 1/256  
Lower 1/128  
Lower 1/64  
Lower 1/32  
Lower 1/16  
Lower 1/8  
Lower 1/4  
Lower 1/2  
ALL  
2MB  
4MB  
8MB  
16MB  
32MB  
64MB  
256KB  
512KB  
1MB  
0 thru 3  
0 thru 7  
0 thru 15  
2MB  
0 thru 31  
4MB  
0 thru 63  
8MB  
0 thru 127  
16MB  
32MB  
64MB  
128MB  
128MB  
0 thru 255  
0 thru 511  
0 thru 1023  
0 thru 1023  
ALL  
Notes:  
1. X = don’t care  
2. If any Erase or Program command specifies a memory region that contains protected data portion, this command will be ignored.  
- 21 -  
W25N01GVxxIG/IT  
8. INSTRUCTIONS  
The Standard/Dual/Quad SPI instruction set of the W25N01GV consists of 27 basic instructions that are  
fully controlled through the SPI bus (see Instruction Set Table1, 2). Instructions are initiated with the falling  
edge of Chip Select (/CS). The first byte of data clocked into the DI input provides the instruction code. Data  
on the DI input is sampled on the rising edge of clock with most significant bit (MSB) first.  
Instructions vary in length from a single byte to several bytes and may be followed by address bytes, data  
bytes, dummy bytes (don’t care), and in some cases, a combination. Instructions are completed with the  
rising edge of edge /CS. Clock relative timing diagrams for each instruction are included in Figures 5 through  
29. All read instructions can be completed after any clocked bit. However, all instructions that Write,  
Program or Erase must complete on a byte boundary (/CS driven high after a full 8-bits have been clocked)  
otherwise the instruction will be ignored. This feature further protects the device from inadvertent writes.  
Additionally, while the device is performing Program or Erase operation, BBM management, Page Data  
Read or OTP locking operations, BUSY bit will be high, and all instructions except for Read Status Register  
or Read JEDEC ID will be ignored until the current operation cycle has completed.  
8.1 Device ID and Instruction Set Tables  
8.1.1 Manufacturer and Device Identification  
MANUFACTURER ID  
(MF7 - MF0)  
Winbond Serial Flash  
EFh  
(ID15 - ID0)  
Device ID  
W25N01GV  
AA21h  
Publication Release Date: March 21, 2016  
Revision G  
- 22 -  
W25N01GVxxIG/IT  
8.1.2 Instruction Set Table 1 (Continuous Read, BUF = 0, xxIT Default Power Up Mode)(11)  
Commands  
OpCode  
Byte2  
Byte3  
Byte4  
Byte5  
Byte6  
Byte7  
Byte8  
Byte9  
Device RESET  
JEDEC ID  
FFh  
9Fh  
Dummy  
SR Addr  
SR Addr  
EFh  
S7-0  
S7-0  
AAh  
S7-0  
21h  
Read Status Register  
Write Status Register  
Write Enable  
0Fh / 05h  
1Fh / 01h  
06h  
S7-0  
S7-0  
S7-0  
S7-0  
S7-0  
Write Disable  
04h  
BB Management  
(Swap Blocks)  
A1h  
LBA  
LBA  
LBA0  
PBA  
LBA0  
PBA  
Read BBM LUT  
A5h  
Dummy  
Dummy  
Dummy  
CA15-8  
CA15-8  
CA15-8  
CA15-8  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy / 2  
Dummy / 2  
Dummy / 4  
Dummy / 4  
PBA0  
PBA0  
LBA1  
LBA1  
PBA1  
Last ECC failure  
Page Address  
A9h  
PA15-8  
PA15-8  
CA7-0  
PA7-0  
Block Erase  
D8h  
PA7-0  
Program Data Load  
(Reset Buffer)  
02h  
Data-0  
Data-1  
Data-1  
Data-2  
Data-2  
Data-3  
Data-3  
Data-4  
Data-4  
Data-5  
Data-5  
Random Program  
Data Load  
84h  
CA7-0  
Data-0  
Quad Program  
Data Load (Reset Buffer)  
32h  
CA7-0  
Data-0 / 4  
Data-0 / 4  
PA7-0  
Data-1 / 4  
Data-1 / 4  
Data-2 / 4  
Data-2 / 4  
Data-3 / 4  
Data-3 / 4  
Data-4 / 4  
Data-4 / 4  
Data-5 / 4  
Data-5 / 4  
Random Quad Program  
Data Load  
34h  
CA7-0  
Program Execute  
Page Data Read  
Read  
10h  
PA15-8  
PA15-8  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy / 2  
Dummy / 2  
Dummy / 4  
Dummy / 4  
13h  
PA7-0  
03h  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy / 2  
Dummy / 2  
Dummy / 4  
Dummy / 4  
D7-0  
D7-0  
D7-0  
D7-0  
D7-0  
D7-0  
D7-0  
D7-0  
Fast Read  
0Bh  
Dummy  
D7-0  
Fast Read  
with 4-Byte Address  
0Ch  
Dummy  
Dummy  
D7-0 / 2  
Dummy  
D7-0 / 4  
Dummy  
D7-0 / 2  
Dummy / 2  
Dummy / 4  
Dummy / 4  
D7-0  
D7-0  
D7-0  
Fast Read Dual Output  
3Bh  
Dummy  
D7-0 / 2  
D7-0 / 2  
D7-0 / 4  
D7-0 / 4  
D7-0 / 2  
D7-0 / 2  
Dummy / 4  
Dummy / 4  
D7-0 / 2  
D7-0 / 2  
D7-0 / 4  
D7-0 / 4  
D7-0 / 2  
D7-0 / 2  
D7-0 / 4  
Dummy / 4  
D7-0 / 2  
D7-0 / 2  
D7-0 / 4  
D7-0 / 4  
D7-0 / 2  
D7-0 / 2  
D7-0 / 4  
D7-0 / 4  
Fast Read Dual Output  
with 4-Byte Address  
3Ch  
Dummy  
Fast Read Quad Output  
6Bh  
Dummy  
Fast Read Quad Output  
with 4-Byte Address  
6Ch  
Dummy  
Fast Read Dual I/O  
BBh  
BCh  
EBh  
ECh  
Dummy / 2  
Dummy / 2  
Dummy / 4  
Dummy / 4  
Fast Read Dual I/O  
with 4-Byte Address  
Fast Read Quad I/O  
Fast Read Quad I/O  
with 4-Byte Address  
- 23 -  
W25N01GVxxIG/IT  
8.1.3 Instruction Set Table 2 (Buffer Read, BUF = 1, xxIG Default Power Up Mode)(12)  
Commands  
OpCode  
Byte2  
Byte3  
Byte4  
Byte5  
Byte6  
Byte7  
Byte8  
Byte9  
Device RESET  
JEDEC ID  
FFh  
9Fh  
Dummy  
SR Addr  
SR Addr  
EFh  
S7-0  
S7-0  
AAh  
S7-0  
21h  
Read Status Register  
Write Status Register  
Write Enable  
0Fh / 05h  
1Fh / 01h  
06h  
S7-0  
S7-0  
S7-0  
S7-0  
S7-0  
Write Disable  
04h  
BB Management  
(Swap Blocks)  
A1h  
LBA  
LBA  
LBA0  
PBA  
LBA0  
PBA  
Read BBM LUT  
A5h  
Dummy  
Dummy  
Dummy  
CA15-8  
CA15-8  
CA15-8  
CA15-8  
Dummy  
Dummy  
CA15-8  
CA15-8  
CA15-8  
CA15-8  
CA15-8  
CA15-8  
CA15-8  
CA15-8 / 2  
CA15-8 / 2  
CA15-8 / 4  
CA15-8 / 4  
PBA0  
PBA0  
LBA1  
LBA1  
PBA1  
Last ECC failure  
Page Address  
A9h  
PA15-8  
PA15-8  
CA7-0  
PA7-0  
Block Erase  
D8h  
PA7-0  
Program Data Load  
(Reset Buffer)  
02h  
Data-0  
Data-1  
Data-1  
Data-2  
Data-2  
Data-3  
Data-3  
Data-4  
Data-4  
Data-5  
Data-5  
Random Program  
Data Load  
84h  
CA7-0  
Data-0  
Quad Program  
Data Load (Reset Buffer)  
32h  
CA7-0  
Data-0 / 4  
Data-0 / 4  
PA7-0  
Data-1 / 4  
Data-1 / 4  
Data-2 / 4  
Data-2 / 4  
Data-3 / 4  
Data-3 / 4  
Data-4 / 4  
Data-4 / 4  
Data-5 / 4  
Data-5 / 4  
Random Quad Program  
Data Load  
34h  
CA7-0  
Program Execute  
Page Data Read  
Read  
10h  
PA15-8  
PA15-8  
CA7-0  
13h  
PA7-0  
03h  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy  
Dummy / 2  
Dummy / 2  
Dummy / 4  
Dummy / 4  
D7-0  
D7-0  
D7-0  
D7-0  
D7-0  
D7-0  
D7-0  
D7-0  
D7-0  
Fast Read  
0Bh  
CA7-0  
D7-0  
Fast Read  
with 4-Byte Address  
0Ch  
CA7-0  
Dummy  
D7-0 / 2  
Dummy  
D7-0 / 4  
Dummy  
D7-0 / 2  
Dummy / 2  
Dummy / 4  
Dummy / 4  
Dummy  
D7-0 / 2  
Dummy  
D7-0 / 4  
Dummy  
D7-0 / 2  
Dummy / 2  
D7-0 / 4  
Dummy / 4  
D7-0  
D7-0  
D7-0  
Fast Read Dual Output  
3Bh  
CA7-0  
D7-0 / 2  
D7-0 / 2  
D7-0 / 4  
D7-0 / 4  
D7-0 / 2  
D7-0 / 2  
D7-0 / 4  
Dummy / 4  
D7-0 / 2  
D7-0 / 2  
D7-0 / 4  
D7-0 / 4  
D7-0 / 2  
D7-0 / 2  
D7-0 / 4  
Dummy / 4  
D7-0 / 2  
D7-0 / 2  
D7-0 / 4  
D7-0 / 4  
D7-0 / 2  
D7-0 / 2  
D7-0 / 4  
D7-0 / 4  
Fast Read Dual Output  
with 4-Byte Address  
3Ch  
CA7-0  
Fast Read Quad Output  
6Bh  
CA7-0  
Fast Read Quad Output  
with 4-Byte Address  
6Ch  
CA7-0  
Fast Read Dual I/O  
BBh  
BCh  
EBh  
ECh  
CA7-0 / 2  
CA7-0 / 2  
CA7-0 / 4  
CA7-0 / 4  
Fast Read Dual I/O  
with 4-Byte Address  
Fast Read Quad I/O  
Fast Read Quad I/O  
with 4-Byte Address  
Publication Release Date: March 21, 2016  
Revision G  
- 24 -  
W25N01GVxxIG/IT  
Notes:  
1. Output designates data output from the device.  
2. Column Address (CA) only requires CA[11:0], CA[15:12] are considered as dummy bits.  
3. Page Address (PA) requires 16 bits. PA[15:6] is the address for 128KB blocks (total 1,024 blocks), PA[5:0] is  
the address for 2KB pages (total 64 pages for each block).  
4. Logical and Physical Block Address (LBA & PBA) each consists of 16 bits. LBA[9:0] & PBA[9:0] are effective  
Block Addresses. LBA[15:14] is used for additional information.  
5. Status Register Addresses:  
Status Register 1 / Protection Register:  
Status Register 2 / Configuration Register:  
Status Register 3 / Status Register:  
Addr = Axh  
Addr = Bxh  
Addr = Cxh  
6. Dual SPI Address Input (CA15-8 / 2 and CA7-0 / 2) format:  
IO0 = x, x, CA10, CA8, CA6, CA4, CA2, CA0  
IO1 = x, x, CA11, CA9, CA7, CA5, CA3, CA1  
7. Dual SPI Data Output (D7-0 / 2) format:  
IO0 = D6, D4, D2, D0, ……  
IO1 = D7, D5, D3, D1, ……  
8. Quad SPI Address Input (CA15-8 / 4 and CA7-0 / 4) format:  
IO0 = x, CA8, CA4,  
IO1 = x, CA9, CA5,  
IO2 = x, CA10, CA6,  
IO3 = x, CA11, CA7,  
CA0  
CA1  
CA2  
CA3  
9. Quad SPI Data Input/Output (D7-0 / 4) format:  
IO0 = D4, D0, ……  
IO1 = D5, D1, ……  
IO2 = D6, D2, ……  
IO3 = D7, D3, ……  
10. All Quad Program/Read commands are disabled when WP-E bit is set to 1 in the Protection Register.  
11. For all Read operations in the Continuous Read Mode, once the /CS signal is brought to high to terminate  
the read operation, the device will still remain busy for ~5us (BUSY=1), and all the data inside the Data  
buffer will be lost and un-reliable to use. A new Page Data Read instruction must be issued to reload the  
correct page data into the Data Buffer.  
12. For all Read operations in the Buffer Read Mode, as soon as /CS signal is brought to high to terminate the  
read operation, the device will be ready to accept new instructions and all the data inside the Data Buffer will  
remain unchanged from the previous Page Data Read instruction.  
- 25 -  
W25N01GVxxIG/IT  
8.2 Instruction Descriptions  
8.2.1 Device Reset (FFh)  
Because of the small package and the limitation on the number of pins, the W25N01GV provide a software  
Reset instruction instead of a dedicated RESET pin. Once the Reset instruction is accepted, any on-going  
internal operations will be terminated and the device will return to its default power-on state and lose all the  
current volatile settings, such as Volatile Status Register bits. Once the Reset command is accepted by the  
device, the device will take approximately tRST to reset, depending on the current operation the device is  
performing, tRST can be 5us~500us. During this period, no command will be accepted.  
Data corruption may happen if there is an on-going internal Erase or Program operation when Reset  
command sequence is accepted by the device. It is recommended to check the BUSY bit in Status Register  
before issuing the Reset command.  
/CS  
Mode 3  
Mode 0  
0
1
2
3
4
5
6
7
Mode 3  
Mode 0  
CLK  
Instruction (FFh)  
DI  
(IO0)  
High Impedance  
DO  
(IO1)  
Figure 5. Device Reset Instruction  
Default values of the Status Registers after power up and Device Reset  
Publication Release Date: March 21, 2016  
Revision G  
- 26 -  
W25N01GVxxIG/IT  
8.2.2 Read JEDEC ID (9Fh)  
The Read JEDEC ID instruction is compatible with the JEDEC standard for SPI compatible serial memories  
that was adopted in 2003. The instruction is initiated by driving the /CS pin low and shifting the instruction  
code “9Fh” followed by 8 dummy clocks. The JEDEC assigned Manufacturer ID byte for Winbond (EFh)  
and two Device ID bytes are then shifted out on the falling edge of CLK with most significant bit (MSB) first  
as shown in Figure 6. For memory type and capacity values refer to Manufacturer and Device Identification  
table.  
Figure 6. Read JEDEC ID Instruction  
- 27 -  
W25N01GVxxIG/IT  
8.2.3 Read Status Register (0Fh / 05h)  
The Read Status Register instructions allow the 8-bit Status Registers to be read. The instruction is entered  
by driving /CS low and shifting the instruction code “0Fh or 05h” into the DI pin on the rising edge of CLK  
followed by an 8-bit Status Register Address. The status register bits are then shifted out on the DO pin at  
the falling edge of CLK with most significant bit (MSB) first as shown in Figure 7. Refer to section 7.1-3 for  
Status Register descriptions.  
The Read Status Register instruction may be used at any time, even while a Program or Erase cycle is in  
progress. This allows the BUSY status bit to be checked to determine when the cycle is complete and if the  
device can accept another instruction. The Status Register can be read continuously. The instruction is  
completed by driving /CS high.  
Figure 7. Read Status Register Instruction  
Publication Release Date: March 21, 2016  
- 28 -  
Revision G  
W25N01GVxxIG/IT  
8.2.4 Write Status Register (1Fh / 01h)  
The Write Status Register instruction allows the Status Registers to be written. The writable Status Register  
bits include: SRP[1:0], TB, BP[3:0] and WP-E bit in Status Register-1; OTP-L, OTP-E, SR1-L, ECC-E and  
BUF bit in Status Register-2. All other Status Register bit locations are read-only and will not be affected  
by the Write Status Register instruction.  
To write the Status Register bits, the instruction is entered by driving /CS low, sending the instruction code  
“1Fh or 01h”, followed by an 8-bit Status Register Address, and then writing the status register data byte  
as illustrated in Figure 8.  
Refer to section 7.1-3 for Status Register descriptions. After power up, factory default for BP[3:0], TB, ECC-  
E bits are 1, while other bits are 0.  
Figure 8. Write Status Register-1/2/3 Instruction  
- 29 -  
W25N01GVxxIG/IT  
8.2.5 Write Enable (06h)  
The Write Enable instruction (Figure 9) sets the Write Enable Latch (WEL) bit in the Status Register to a 1.  
The WEL bit must be set prior to every Page Program, Quad Page Program and Block Erase instruction.  
The Write Enable instruction is entered by driving /CS low, shifting the instruction code “06h” into the Data  
Input (DI) pin on the rising edge of CLK, and then driving /CS high.  
Figure 9. Write Enable Instruction  
8.2.6 Write Disable (04h)  
The Write Disable instruction (Figure 10) resets the Write Enable Latch (WEL) bit in the Status Register to  
a 0. The Write Disable instruction is entered by driving /CS low, shifting the instruction code “04h” into the  
DI pin and then driving /CS high. Note that the WEL bit is automatically reset after Power-up and upon  
completion of the Page Program, Quad Page Program, Block Erase and Reset instructions.  
Figure 10. Write Disable Instruction  
Publication Release Date: March 21, 2016  
- 30 -  
Revision G  
W25N01GVxxIG/IT  
8.2.7 Bad Block Management (A1h)  
Due to large NAND memory density size and the technology limitation, NAND memory devices are allowed  
to be shipped to the end customers with certain amount of “Bad Blocks” found in the factory testing. Up to  
2% of the memory blocks can be marked as “Bad Blocks” upon shipment, which is a maximum of 20 blocks  
for W25N01GV. In order to identify these bad blocks, it is recommended to scan the entire memory array  
for bad block markers set in the factory. A “Bad Block Marker” is a non-FFh data byte stored at Byte 0 of  
Page 0 for each bad block. An additional marker is also stored in the first byte of the 64-Byte spare area.  
W25N01GV offers a convenient method to manage the bad blocks typically found in NAND flash memory  
after extensive use. The “Bad Block Management” command is initiated by shifting the instruction code  
“A1h” into the DI pin and followed by the 16-bit “Logical Block Address” and 16-bit “Physical Block Address”  
as illustrated in Figure 11. The logical block address is the address for the “bad” block that will be replaced  
by the “good” block indicated by the physical block address.  
Once a Bad Block Management command is successfully executed, the specified LBA-PBA link will be  
added to the internal Look Up Table (LUT). Up to 20 links can be established in the non-volatile LUT. If all  
20 links have been written, the LUT-F bit in the Status Register will become a 1, and no more LBA-PBA  
links can be established. Therefore, prior to issuing the Bad Block Management command, the LUT-F bit  
value can be checked or a “Read BBM Look Up Table” command can be issued to confirm if spare links  
are still available in the LUT.  
Figure 11. Bad Block Management Instruction  
- 31 -  
W25N01GVxxIG/IT  
8.2.8 Read BBM Look Up Table (A5h)  
The internal Look Up Table (LUT) consists of 20 Logical-Physical memory block links (from LBA0/PBA0 to  
LBA19/PBA19). The “Read BBM Look Up Table” command can be used to check the existing address links  
stored inside the LUT.  
The “Read BBM Look Up Table” command is initiated by shifting the instruction code “A5h” into the DI pin  
and followed by 8-bit dummy clocks, at the falling edge of the 16th clocks, the device will start to output the  
16-bit “Logical Block Address” and the 16-bit “Physical Block Address” as illustrated in Figure 12. All block  
address links will be output sequentially starting from the first link (LBA0 & PBA0) in the LUT. If there are  
available links that are unused, the output will contain all “00h” data.  
The MSB bits LBA[15:14] of each link are used to indicate the status of the link.  
LBA[15]  
(Enable)  
LBA[14]  
(Invalid)  
Descriptions  
This link is available to use.  
0
1
1
0
0
0
1
1
This link is enabled and it is a valid link.  
This link was enabled, but it is not valid any more.  
Not applicable.  
Figure 12. Read BBM Look Up Table Instruction  
Publication Release Date: March 21, 2016  
Revision G  
- 32 -  
W25N01GVxxIG/IT  
8.2.9 Last ECC Failure Page Address (A9h)  
To better manage the data integrity, W25N01GV implements internal ECC correction for the entire memory  
array. When the ECC-E bit in the Status/Configuration Register is set to 1 (also power up default), the  
internal ECC algorithm is enabled for all Program and Read operations. During a “Program Execute”  
command for a specific page, the ECC algorithm will calculate the ECC information based on the data  
inside the 2K-Byte data buffer and write the ECC data into the extra 64-Byte ECC area in the same physical  
memory page.  
During the Read operations, ECC information will be used to verify the data read out from the physical  
memory array and possible corrections can be made to limited amount of data bits that contain errors. The  
ECC Status Bits (ECC-1 & ECC-0) will also be set indicating the result of ECC calculation.  
For the “Continuous Read Mode (BUF=0)” operation, multiple pages of main array data can be read out  
continuously by issuing a single read command. Upon finishing the read operation, the ECC status bits  
should be check to verify if there’s any ECC correction or un-correctable errors existed in the read out data.  
If ECC-1 & ECC-0 equal to (1, 0) or (1, 1), the previous read out data contain one or more pages that  
contain ECC un-correctable errors. The failure page address (or the last page address if it’s multiple pages)  
can be obtained by issuing the “Last ECC failure Page Address” command as illustrated in Figure 13. The  
16-bit Page Address that contains un-correctable ECC errors will be presented on the DO pin following the  
instruction code “A9h” and 8-bit dummy clocks on the DI pin.  
Figure 13. Last ECC Failure Page Address Instruction  
- 33 -  
W25N01GVxxIG/IT  
8.2.10 128KB Block Erase (D8h)  
The 128KB Block Erase instruction sets all memory within a specified block (64-Pages, 128K-Bytes) to the  
erased state of all 1s (FFh). A Write Enable instruction must be executed before the device will accept the  
Block Erase Instruction (Status Register bit WEL must equal 1). The instruction is initiated by driving the  
/CS pin low and shifting the instruction code “D8h” followed by 8-bit dummy clocks and the 16-bit page  
address. The Block Erase instruction sequence is shown in Figure 14.  
The /CS pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the  
Block Erase instruction will not be executed. After /CS is driven high, the self-timed Block Erase instruction  
will commence for a time duration of tBE (See AC Characteristics). While the Block Erase cycle is in  
progress, the Read Status Register instruction may still be accessed for checking the status of the BUSY  
bit. The BUSY bit is a 1 during the Block Erase cycle and becomes a 0 when the cycle is finished and the  
device is ready to accept other instructions again. After the Block Erase cycle has finished the Write Enable  
Latch (WEL) bit in the Status Register is cleared to 0. The Block Erase instruction will not be executed if  
the addressed block is protected by the Block Protect (TB, BP2, BP1, and BP0) bits.  
Figure 14. 128KB Block Erase Instruction  
Publication Release Date: March 21, 2016  
- 34 -  
Revision G  
W25N01GVxxIG/IT  
8.2.11 Load Program Data (02h) / Random Load Program Data (84h)  
The Program operation allows from one byte to 2,112 bytes (a page) of data to be programmed at previously  
erased (FFh) memory locations. A Program operation involves two steps: 1. Load the program data into  
the Data Buffer. 2. Issue “Program Execute” command to transfer the data from Data Buffer to the specified  
memory page.  
A Write Enable instruction must be executed before the device will accept the Load Program Data  
Instructions (Status Register bit WEL= 1). The “Load Program Data” or “Random Load Program Data”  
instruction is initiated by driving the /CS pin low then shifting the instruction code “02h” or “84h” followed by  
a 16-bit column address (only CA[11:0] is effective) and at least one byte of data into the DI pin. The /CS  
pin must be held low for the entire length of the instruction while data is being sent to the device. If the  
number of data bytes sent to the device exceeds the number of data bytes in the Data Buffer, the extra  
data will be ignored by the device. The Load Program Data instruction sequence is shown in Figure 15.  
Both “Load Program Data” and “Random Load Program Data” instructions share the same command  
sequence. The difference is that “Load Program Data” instruction will reset the unused the data bytes in  
the Data Buffer to FFh value, while “Random Load Program Data” instruction will only update the data bytes  
that are specified by the command input sequence, the rest of the Data Buffer will remain unchanged.  
If internal ECC algorithm is enabled, all 2,112 bytes of data will be accepted, but the bytes designated for  
ECC parity bits in the extra 64 bytes section will be overwritten by the ECC calculation. If the ECC-E bit is  
set to a 0 to disable the internal ECC, the extra 64 bytes section can be used for external ECC purpose or  
other usage.  
Figure 15. Load / Random Load Program Data Instruction  
- 35 -  
W25N01GVxxIG/IT  
8.2.12 Quad Load Program Data (32h) / Quad Random Load Program Data (34h)  
The “Quad Load Program Data” and “Quad Random Load Program Data” instructions are identical to the  
“Load Program Data” and “Random Load Program Data” in terms of operation sequence and functionality.  
The only difference is that “Quad Load” instructions will input the data bytes from all four IO pins instead of  
the single DI pin. This method will significantly shorten the data input time when a large amount of data  
needs to be loaded into the Data Buffer. The instruction sequence is illustrated in Figure 16.  
Both “Quad Load Program Data” and “Quad Random Load Program Data” instructions share the same  
command sequence. The difference is that “Quad Load Program Data” instruction will reset the unused the  
data bytes in the Data Buffer to FFh value, while “Quad Random Load Program Data” instruction will only  
update the data bytes that are specified by the command input sequence, the rest of the Data Buffer will  
remain unchanged.  
When WP-E bit in the Status Register is set to a 1, all Quad SPI instructions are disabled.  
Figure 16. Quad Load / Quad Random Load Program Data Instruction  
Publication Release Date: March 21, 2016  
- 36 -  
Revision G  
W25N01GVxxIG/IT  
8.2.13 Program Execute (10h)  
The Program Execute instruction is the second step of the Program operation. After the program data are  
loaded into the 2,112-Byte Data Buffer (or 2,048 bytes when ECC is enabled), the Program Execute  
instruction will program the Data Buffer content into the physical memory page that is specified in the  
instruction. The instruction is initiated by driving the /CS pin low then shifting the instruction code “10h”  
followed by 8-bit dummy clocks and the 16-bit Page Address into the DI pin as shown in Figure 17.  
After /CS is driven high to complete the instruction cycle, the self-timed Program Execute instruction will  
commence for a time duration of tpp (See AC Characteristics). While the Program Execute cycle is in  
progress, the Read Status Register instruction may still be used for checking the status of the BUSY bit.  
The BUSY bit is a 1 during the Program Execute cycle and becomes a 0 when the cycle is finished and the  
device is ready to accept other instructions again. After the Program Execute cycle has finished, the Write  
Enable Latch (WEL) bit in the Status Register is cleared to 0. The Program Execute instruction will not be  
executed if the addressed page is protected by the Block Protect (TB, BP2, BP1, and BP0) bits.  
Figure 17. Program Execute Instruction  
- 37 -  
W25N01GVxxIG/IT  
8.2.14 Page Data Read (13h)  
The Page Data Read instruction will transfer the data of the specified memory page into the 2,112-Byte  
Data Buffer. The instruction is initiated by driving the /CS pin low then shifting the instruction code “13h”  
followed by 8-bit dummy clocks and the 16-bit Page Address into the DI pin as shown in Figure 18.  
After /CS is driven high to complete the instruction cycle, the self-timed Read Page Data instruction will  
commence for a time duration of tRD (See AC Characteristics). While the Read Page Data cycle is in  
progress, the Read Status Register instruction may still be used for checking the status of the BUSY bit.  
The BUSY bit is a 1 during the Read Page Data cycle and becomes a 0 when the cycle is finished and the  
device is ready to accept other instructions again.  
After the 2,112 bytes of page data are loaded into the Data Buffer, several Read instructions can be issued  
to access the Data Buffer and read out the data. Depending on the BUF bit setting in the Status Register,  
either “Buffer Read Mode” or “Continuous Read Mode” may be used to accomplish the read operations.  
Figure 18. Page Data Read Instruction  
Publication Release Date: March 21, 2016  
- 38 -  
Revision G  
W25N01GVxxIG/IT  
8.2.15 Read Data (03h)  
The Read Data instruction allows one or more data bytes to be sequentially read from the Data Buffer after  
executing the Read Page Data instruction. The Read Data instruction is initiated by driving the /CS pin low  
and then shifting the instruction code “03h” followed by the 16-bit Column Address and 8-bit dummy clocks  
or a 24-bit dummy clocks into the DI pin. After the address is received, the data byte of the addressed Data  
Buffer location will be shifted out on the DO pin at the falling edge of CLK with most significant bit (MSB)  
first. The address is automatically incremented to the next higher address after each byte of data is shifted  
out allowing for a continuous stream of data. The instruction is completed by driving /CS high.  
The Read Data instruction sequence is shown in Figure 19a & 19b. When BUF=1, the device is in the Buffer  
Read Mode. The data output sequence will start from the Data Buffer location specified by the 16-bit Column  
Address and continue to the end of the Data Buffer. Once the last byte of data is output, the output pin will  
become Hi-Z state. When BUF=0, the device is in the Continuous Read Mode, the data output sequence  
will start from the first byte of the Data Buffer and increment to the next higher address. When the end of  
the Data Buffer is reached, the data of the first byte of next memory page will be following and continues  
through the entire memory array. This allows using a single Read instruction to read out the entire memory  
array and is also compatible to Winbond’s SpiFlash NOR flash memory command sequence.  
Figure 19a. Read Data Instruction (Buffer Read Mode, BUF=1)  
Figure 19b. Read Data Instruction (Continuous Read Mode, BUF=0)  
- 39 -  
W25N01GVxxIG/IT  
8.2.16 Fast Read (0Bh)  
The Fast Read instruction allows one or more data bytes to be sequentially read from the Data Buffer after  
executing the Read Page Data instruction. The Fast Read instruction is initiated by driving the /CS pin low  
and then shifting the instruction code “0Bh” followed by the 16-bit Column Address and 8-bit dummy clocks  
or a 32-bit dummy clocks into the DI pin. After the address is received, the data byte of the addressed Data  
Buffer location will be shifted out on the DO pin at the falling edge of CLK with most significant bit (MSB)  
first. The address is automatically incremented to the next higher address after each byte of data is shifted  
out allowing for a continuous stream of data. The instruction is completed by driving /CS high.  
The Fast Read instruction sequence is shown in Figure 20a & 20b. When BUF=1, the device is in the Buffer  
Read Mode. The data output sequence will start from the Data Buffer location specified by the 16-bit Column  
Address and continue to the end of the Data Buffer. Once the last byte of data is output, the output pin will  
become Hi-Z state. When BUF=0, the device is in the Continuous Read Mode, the data output sequence  
will start from the first byte of the Data Buffer and increment to the next higher address. When the end of  
the Data Buffer is reached, the data of the first byte of next memory page will be following and continues  
through the entire memory array. This allows using a single Read instruction to read out the entire memory  
array and is also compatible to Winbond’s SpiFlash NOR flash memory command sequence.  
Figure 20a. Fast Read Instruction (Buffer Read Mode, BUF=1)  
Figure 20b. Fast Read Instruction (Continuous Read Mode, BUF=0)  
Publication Release Date: March 21, 2016  
- 40 -  
Revision G  
W25N01GVxxIG/IT  
8.2.17 Fast Read with 4-Byte Address (0Ch)  
The Fast Read instruction allows one or more data bytes to be sequentially read from the Data Buffer after  
executing the Read Page Data instruction. The Fast Read instruction is initiated by driving the /CS pin low  
and then shifting the instruction code “0Ch” followed by the 16-bit Column Address and 24-bit dummy clocks  
(when BUF=1) or a 40-bit dummy clocks (when BUF=0) into the DI pin. After the address is received, the  
data byte of the addressed Data Buffer location will be shifted out on the DO pin at the falling edge of CLK  
with most significant bit (MSB) first. The address is automatically incremented to the next higher address  
after each byte of data is shifted out allowing for a continuous stream of data. The instruction is completed  
by driving /CS high.  
The Fast Read instruction sequence is shown in Figure 21a & 21b. When BUF=1, the device is in the Buffer  
Read Mode. The data output sequence will start from the Data Buffer location specified by the 16-bit Column  
Address and continue to the end of the Data Buffer. Once the last byte of data is output, the output pin will  
become Hi-Z state. When BUF=0, the device is in the Continuous Read Mode, the data output sequence  
will start from the first byte of the Data Buffer and increment to the next higher address. When the end of  
the Data Buffer is reached, the data of the first byte of next memory page will be following and continues  
through the entire memory array. This allows using a single Read instruction to read out the entire memory  
array and is also compatible to Winbond’s SpiFlash NOR flash memory command sequence.  
Figure 21a. Fast Read with 4-Byte Address Instruction (Buffer Read Mode, BUF=1)  
Figure 21b. Fast Read with 4-Byte Address Instruction (Continuous Read Mode, BUF=0)  
- 41 -  
W25N01GVxxIG/IT  
8.2.18 Fast Read Dual Output (3Bh)  
The Fast Read Dual Output (3Bh) instruction is similar to the standard Fast Read (0Bh) instruction except  
that data is output on two pins; IO0 and IO1. This allows data to be transferred at twice the rate of standard  
SPI devices.  
The Fast Read Dual Output instruction sequence is shown in Figure 22a & 22b. When BUF=1, the device  
is in the Buffer Read Mode. The data output sequence will start from the Data Buffer location specified by  
the 16-bit Column Address and continue to the end of the Data Buffer. Once the last byte of data is output,  
the output pin will become Hi-Z state. When BUF=0, the device is in the Continuous Read Mode, the data  
output sequence will start from the first byte of the Data Buffer and increment to the next higher address.  
When the end of the Data Buffer is reached, the data of the first byte of next memory page will be following  
and continues through the entire memory array. This allows using a single Read instruction to read out the  
entire memory array and is also compatible to Winbond’s SpiFlash NOR flash memory command sequence.  
Figure 22a. Fast Read Dual Output Instruction (Buffer Read Mode, BUF=1)  
Figure 22b. Fast Read Dual Output Instruction (Continuous Read Mode, BUF=0)  
Publication Release Date: March 21, 2016  
- 42 -  
Revision G  
W25N01GVxxIG/IT  
8.2.19 Fast Read Dual Output with 4-Byte Address (3Ch)  
The Fast Read Dual Output (3Ch) instruction is similar to the standard Fast Read (0Bh) instruction except  
that data is output on two pins; IO0 and IO1. This allows data to be transferred at twice the rate of standard  
SPI devices.  
The Fast Read Dual Output instruction sequence is shown in Figure 23a & 23b. When BUF=1, the device  
is in the Buffer Read Mode. The data output sequence will start from the Data Buffer location specified by  
the 16-bit Column Address and continue to the end of the Data Buffer. Once the last byte of data is output,  
the output pin will become Hi-Z state. When BUF=0, the device is in the Continuous Read Mode, the data  
output sequence will start from the first byte of the Data Buffer and increment to the next higher address.  
When the end of the Data Buffer is reached, the data of the first byte of next memory page will be following  
and continues through the entire memory array. This allows using a single Read instruction to read out the  
entire memory array and is also compatible to Winbond’s SpiFlash NOR flash memory command sequence.  
Figure 23a. Fast Read Dual Output with 4-Byte Address Instruction (Buffer Read Mode, BUF=1)  
Figure 23b. Fast Read Dual Output with 4-Byte Address Instruction (Continuous Read Mode, BUF=0)  
- 43 -  
W25N01GVxxIG/IT  
8.2.20 Fast Read Quad Output (6Bh)  
The Fast Read Quad Output (6Bh) instruction is similar to the Fast Read Dual Output (3Bh) instruction  
except that data is output on four pins, IO0, IO1, IO2, and IO3. The Fast Read Quad Output Instruction allows  
data to be transferred at four times the rate of standard SPI devices.  
The Fast Read Quad Output instruction sequence is shown in Figure 24a & 24b. When BUF=1, the device  
is in the Buffer Read Mode. The data output sequence will start from the Data Buffer location specified by  
the 16-bit Column Address and continue to the end of the Data Buffer. Once the last byte of data is output,  
the output pin will become Hi-Z state. When BUF=0, the device is in the Continuous Read Mode, the data  
output sequence will start from the first byte of the Data Buffer and increment to the next higher address.  
When the end of the Data Buffer is reached, the data of the first byte of next memory page will be following  
and continues through the entire memory array. This allows using a single Read instruction to read out the  
entire memory array and is also compatible to Winbond’s SpiFlash NOR flash memory command sequence.  
When WP-E bit in the Status Register is set to a 1, this instruction is disabled.  
Figure 24a. Fast Read Quad Output Instruction (Buffer Read Mode, BUF=1)  
Figure 24b. Fast Read Quad Output Instruction (Continuous Read Mode, BUF=0)  
Publication Release Date: March 21, 2016  
- 44 -  
Revision G  
W25N01GVxxIG/IT  
8.2.21  
Fast Read Quad Output with 4-Byte Address (6Ch)  
The Fast Read Quad Output (6Ch) instruction is similar to the Fast Read Dual Output (3Bh) instruction  
except that data is output on four pins, IO0, IO1, IO2, and IO3. The Fast Read Quad Output Instruction allows  
data to be transferred at four times the rate of standard SPI devices.  
The Fast Read Quad Output instruction sequence is shown in Figure 25a & 25b. When BUF=1, the device  
is in the Buffer Read Mode. The data output sequence will start from the Data Buffer location specified by  
the 16-bit Column Address and continue to the end of the Data Buffer. Once the last byte of data is output,  
the output pin will become Hi-Z state. When BUF=0, the device is in the Continuous Read Mode, the data  
output sequence will start from the first byte of the Data Buffer and increment to the next higher address.  
When the end of the Data Buffer is reached, the data of the first byte of next memory page will be following  
and continues through the entire memory array. This allows using a single Read instruction to read out the  
entire memory array and is also compatible to Winbond’s SpiFlash NOR flash memory command sequence.  
When WP-E bit in the Status Register is set to a 1, this instruction is disabled.  
Figure 25a. Fast Read Quad Output with 4-Byte Address Instruction (Buffer Read Mode, BUF=1)  
Figure 25b. Fast Read Quad Output with 4-Byte Address Instruction (Continuous Read Mode, BUF=0)  
- 45 -  
W25N01GVxxIG/IT  
8.2.22 Fast Read Dual I/O (BBh)  
The Fast Read Dual I/O (BBh) instruction allows for improved random access while maintaining two IO  
pins, IO0 and IO1. It is similar to the Fast Read Dual Output (3Bh) instruction but with the capability to input  
the Column Address or the dummy clocks two bits per clock. This reduced instruction overhead may allow  
for code execution (XIP) directly from the Dual SPI in some applications.  
The Fast Read Quad Output instruction sequence is shown in Figure 26a & 26b. When BUF=1, the device  
is in the Buffer Read Mode. The data output sequence will start from the Data Buffer location specified by  
the 16-bit Column Address and continue to the end of the Data Buffer. Once the last byte of data is output,  
the output pin will become Hi-Z state. When BUF=0, the device is in the Continuous Read Mode, the data  
output sequence will start from the first byte of the Data Buffer and increment to the next higher address.  
When the end of the Data Buffer is reached, the data of the first byte of next memory page will be following  
and continues through the entire memory array. This allows using a single Read instruction to read out the  
entire memory array and is also compatible to Winbond’s SpiFlash NOR flash memory command sequence.  
/CS  
Mode 3  
Mode 0  
0
7
8
9
13 14 15  
19 20 21 22 23 24 25 26 27 28  
CLK  
4 Dummy  
Clocks  
Instruction  
Column Address[15:0]  
DI  
(IO0)  
14 12 10  
4
2
0
1
6
4
2
0
1
6
4
2
0
1
6
BBh  
Data Out 1  
Data Out 2  
High Impedance  
DO  
(IO1)  
15 13 11  
5
3
7
5
3
7
5
3
7
*
*
*
= MSB  
*
Figure 26a. Fast Read Dual I/O Instruction (Buffer Read Mode, BUF=1)  
Figure 26b. Fast Read Dual I/O Instruction (Continuous Read Mode, BUF=0)  
Publication Release Date: March 21, 2016  
Revision G  
- 46 -  
W25N01GVxxIG/IT  
8.2.23  
Fast Read Dual I/O with 4-Byte Address (BCh)  
The Fast Read Dual I/O (BCh) instruction allows for improved random access while maintaining two IO  
pins, IO0 and IO1. It is similar to the Fast Read Dual Output (3Bh) instruction but with the capability to input  
the Column Address or the dummy clocks two bits per clock. This reduced instruction overhead may allow  
for code execution (XIP) directly from the Dual SPI in some applications.  
The Fast Read Quad Output instruction sequence is shown in Figure 27a & 27b. When BUF=1, the device  
is in the Buffer Read Mode. The data output sequence will start from the Data Buffer location specified by  
the 16-bit Column Address and continue to the end of the Data Buffer. Once the last byte of data is output,  
the output pin will become Hi-Z state. When BUF=0, the device is in the Continuous Read Mode, the data  
output sequence will start from the first byte of the Data Buffer and increment to the next higher address.  
When the end of the Data Buffer is reached, the data of the first byte of next memory page will be following  
and continues through the entire memory array. This allows using a single Read instruction to read out the  
entire memory array and is also compatible to Winbond’s SpiFlash NOR flash memory command sequence.  
Figure 27a. Fast Read Dual I/O with 4-Byte Address Instruction (Buffer Read Mode, BUF=1)  
/CS  
Mode 3  
Mode 0  
0
7
8
9
19 20 21  
27 28 29 30 31 32 33 34 35 36  
CLK  
Instruction  
20 Dummy Clocks  
16 14 12  
DI  
(IO0)  
38 36 34  
0
1
6
4
2
0
1
6
4
2
0
1
6
BCh  
Data Out 1  
Data Out 2  
High Impedance  
DO  
(IO1)  
39 37 35  
17 15 13  
7
5
3
7
5
3
7
*
*
*
= MSB  
*
Figure 27b. Fast Read Dual I/O with 4-Byte Address Instruction (Continuous Read Mode, BUF=0)  
- 47 -  
W25N01GVxxIG/IT  
8.2.24 Fast Read Quad I/O (EBh)  
The Fast Read Quad I/O (EBh) instruction is similar to the Fast Read Dual I/O (BBh) instruction except that  
address and data bits are input and output through four pins IO0, IO1, IO2 and IO3 prior to the data output.  
The Quad I/O dramatically reduces instruction overhead allowing faster random access for code execution  
(XIP) directly from the Quad SPI.  
The Fast Read Quad Output instruction sequence is shown in Figure 28a & 28b. When BUF=1, the device  
is in the Buffer Read Mode. The data output sequence will start from the Data Buffer location specified by  
the 16-bit Column Address and continue to the end of the Data Buffer. Once the last byte of data is output,  
the output pin will become Hi-Z state. When BUF=0, the device is in the Continuous Read Mode, the data  
output sequence will start from the first byte of the Data Buffer and increment to the next higher address.  
When the end of the Data Buffer is reached, the data of the first byte of next memory page will be following  
and continues through the entire memory array. This allows using a single Read instruction to read out the  
entire memory array and is also compatible to Winbond’s SpiFlash NOR flash memory command sequence.  
When WP-E bit in the Status Register is set to a 1, this instruction is disabled.  
Figure 28a. Fast Read Quad I/O Instruction (Buffer Read Mode, BUF=1)  
Publication Release Date: March 21, 2016  
- 48 -  
Revision G  
W25N01GVxxIG/IT  
/CS  
Mode 3  
Mode 0  
0
7
8
9
13 14 15  
19 20 21 22 23 24 25 26 27 28  
CLK  
Instruction  
12 Dummy Clocks  
24 20 16  
DI  
(IO0)  
44 40 36  
45 41 37  
46 42 38  
47 43 39  
0
1
2
3
4
5
6
0
1
2
3
4
5
6
0
1
2
3
4
5
6
0
1
2
3
4
5
6
0
1
2
3
4
5
6
EBh  
High Impedance  
High Impedance  
High Impedance  
DO  
(IO1)  
25 21 17  
26 22 18  
27 23 19  
IO2  
IO3  
7
7
7
7
7
*
*
*
*
*
Data  
Out 1  
Data  
Out 2  
Data  
Out 3  
Data  
Out 4  
Data  
Out 5  
= MSB  
*
Figure 28b. Fast Read Quad I/O Instruction (Continuous Read Mode, BUF=0)  
- 49 -  
W25N01GVxxIG/IT  
8.2.25 Fast Read Quad I/O with 4-Byte Address (ECh)  
The Fast Read Quad I/O (ECh) instruction is similar to the Fast Read Dual I/O (BBh) instruction except that  
address and data bits are input and output through four pins IO0, IO1, IO2 and IO3 prior to the data output.  
The Quad I/O dramatically reduces instruction overhead allowing faster random access for code execution  
(XIP) directly from the Quad SPI.  
The Fast Read Quad Output instruction sequence is shown in Figure 29a & 29b. When BUF=1, the device  
is in the Buffer Read Mode. The data output sequence will start from the Data Buffer location specified by  
the 16-bit Column Address and continue to the end of the Data Buffer. Once the last byte of data is output,  
the output pin will become Hi-Z state. When BUF=0, the device is in the Continuous Read Mode, the data  
output sequence will start from the first byte of the Data Buffer and increment to the next higher address.  
When the end of the Data Buffer is reached, the data of the first byte of next memory page will be following  
and continues through the entire memory array. This allows using a single Read instruction to read out the  
entire memory array and is also compatible to Winbond’s SpiFlash NOR flash memory command sequence.  
When WP-E bit in the Status Register is set to a 1, this instruction is disabled.  
Figure 29a. Fast Read Quad I/O with 4-Byte Address Instruction (Buffer Read Mode, BUF=1)  
Publication Release Date: March 21, 2016  
- 50 -  
Revision G  
W25N01GVxxIG/IT  
/CS  
Mode 3  
Mode 0  
0
7
8
9
15 16 17  
21 22 23 24 25 26 27 28 29 30  
CLK  
Instruction  
14 Dummy Clocks  
24 20 16  
DI  
(IO0)  
52 48 44  
53 49 45  
54 50 46  
55 51 47  
0
1
2
3
4
5
6
0
1
2
3
4
5
6
0
1
2
3
4
5
6
0
1
2
3
4
5
6
0
1
2
3
4
5
6
ECh  
High Impedance  
High Impedance  
High Impedance  
DO  
(IO1)  
25 21 17  
26 22 18  
27 23 19  
IO2  
IO3  
7
7
7
7
7
*
*
*
*
*
Data  
Out 1  
Data  
Out 2  
Data  
Out 3  
Data  
Out 4  
Data  
Out 5  
= MSB  
*
Figure 29b. Fast Read Quad I/O with 4-Byte Address Instruction (Continuous Read Mode, BUF=0)  
- 51 -  
W25N01GVxxIG/IT  
8.2.26 Accessing Unique ID / Parameter / OTP Pages (OTP-E=1)  
In addition to the main memory array, the W25N01GV is also equipped with one Unique ID Page, one  
Parameter Page, and ten OTP Pages.  
Page Address  
Page Name  
Descriptions  
Data Length  
00h  
01h  
02h  
Unique ID Page  
Parameter Page  
OTP Page [0]  
OTP Pages [1:8]  
OTP Page [9]  
Factory programmed, Read Only  
Factory programmed, Read Only  
Program Only, OTP lockable  
Program Only, OTP lockable  
Program Only, OTP lockable  
32-Byte x 16  
256-Byte x 3  
2,112-Byte  
2,112-Byte  
2,112-Byte  
0Bh  
To access these additional data pages, the OTP-E bit in Status Register-2 must be set to “1” first. Then,  
Read operations can be performed on Unique ID and Parameter Pages, Read and Program operations can  
be performed on the OTP pages if it’s not already locked. To return to the main memory array operation,  
OTP-E bit needs to be to set to 0.  
Read Operations  
A “Page Data Read” command must be issued followed by a specific page address shown in the table  
above to load the page data into the main Data Buffer. After the device finishes the data loading (BUSY=0),  
all Read commands may be used to read the Data Buffer starting from any specified Column Address.  
Please note all Read commands must now follow the “Buffer Read Mode” command structure (CA[15:0],  
number of dummy clocks) regardless the previous BUF bit setting. ECC can also be enabled for the OTP  
page read operations to ensure the data integrity.  
Program and OTP Lock Operations  
OTP pages provide the additional space (2K-Byte x 10) to store important data or security information that  
can be locked to prevent further modification in the field. These OTP pages are in an erased state set in  
the factory, and can only be programmed (change data from “1” to “0”) until being locked by OTP-L bit in  
the Configuration/Status Register-2. OTP-E must be first set to “1” to enable the access to these OTP  
pages, then the program data must be loaded into the main Data Buffer using any “Program Data Load”  
commands. The “Program Execute” command followed by a specific OTP Page Address is used to initiate  
the data transfer from the Data Buffer to the OTP page. When ECC is enabled, ECC calculation will be  
performed during “Program Execute”, and the ECC information will be stored into the 64-Byte spare area.  
Once the OTP pages are correctly programmed, OTP-L bit can be used to permanently lock these pages  
so that no further modification is possible. While still in the “OTP Access Mode” (OTP-E=1), user needs to  
set OTP-L bit in the Configuration/Status Register-2 to “1”, and issue a “Program Execute” command  
without any Page Address. After the device finishes the OTP lock setting (BUSY=0), the user can set OTP-  
E to “0” to return to the main memory array operation.  
SR1-L OTP Lock Operation  
The Protection/Status Register-1 contains protection bits that can be set to protect either a portion or the  
entire memory array from being Programmed/Erased or set the device to either Software Write Protection  
(WP-E=0) or Hardware Write Protection (WP-E=1). Once the BP[3:0], TB, WP-E bits are set correctly,  
SRP1 and SRP0 should also be set to “1”s as well to allow SR1-L bit being set to “1” to permanently lock  
the protection settings in the Status Register-1 (SR1). Similar to the OTP-L setting procedure above, in  
order to set SR1-L lock bit, the device must enter the “OTP Access Mode” (OTP-E=1) first, and SR1-L bit  
should be set to “1” prior to the “Program Execute” command without any Page Address. Once SR1-L is  
set to “1” (BUSY=0), the user can set OTP-E to “0” to return to the main memory array operation.  
Publication Release Date: March 21, 2016  
- 52 -  
Revision G  
W25N01GVxxIG/IT  
8.2.27 Parameter Page Data Definitions  
The Parameter Page contains 3 identical copies of the 256-Byte Parameter Data. The table below lists all  
the key data byte locations. All other unspecified byte locations have 00h data as default.  
Byte  
Number  
0~3  
Descriptions  
Parameter page signature  
Values  
4Fh, 4Eh, 46h, 49h  
00h, 00h  
4~5  
Revision number  
6~7  
Feature supported  
Optional command supported  
Reserved  
00h, 00h  
8~9  
02h, 00h  
10~31  
32~43  
All 00h  
Device manufacturer  
57h, 49h, 4Eh, 42h, 4Fh, 4Eh, 44h, 20h, 20h, 20h, 20h, 20h  
57h, 32h, 35h, 4Eh, 30h, 31h, 47h, 56h, 20h, 20h,  
44~63  
Device model  
20h, 20h, 20h, 20h, 20h, 20h, 20h, 20h, 20h, 20h  
64  
JEDEC manufacturer ID  
Date code  
EFh  
65~66  
67~79  
80~83  
84~85  
86~91  
92~95  
96~99  
100  
00h, 00h  
All 00h  
Reserved  
Number of data bytes per page  
Number of spare bytes per page  
Reserved  
00h, 08h, 00h, 00h  
40h, 00h  
All 00h  
Number of pages per block  
Number of blocks per logical unit  
Number of logical units  
Number of address bytes  
Number of bits per cell  
Bad blocks maximum per unit  
Block endurance  
40h, 00h, 00h, 00h  
00h, 04h, 00h, 00h  
01h  
101  
00h  
102  
01h  
103~104  
105~106  
107  
14h, 00h  
01h, 06h  
01h  
Guaranteed valid blocks at beginning of target  
Block endurance for guaranteed valid blocks  
Number of programs per page  
Reserved  
108~109  
110  
00h, 00h  
04h  
111  
00h  
112  
Number of ECC bits  
00h  
113  
Number of plane address bits  
Multi-plane operation attributes  
Reserved  
00h  
114  
00h  
115~127  
128  
All 00h  
I/O pin capacitance, maximum  
Reserved  
08h  
129~132  
133~134  
135~136  
137~138  
139~163  
164~165  
166~253  
254~255  
256~511  
512~767  
768+  
All 00h  
Maximum page program time (us)  
Maximum block erase time (us)  
Maximum page read time (us)  
Reserved  
BCh, 02h  
10h, 27h  
32h, 00h  
All 00h  
Vendor specific revision number  
Vendor specific  
00h, 00h  
All 00h  
Integrity CRC  
Set at test  
Value of bytes 0~255  
Value of bytes 0~255  
Reserved  
- 53 -  
W25N01GVxxIG/IT  
9. ELECTRICAL CHARACTERISTICS  
(1)  
9.1 Absolute Maximum Ratings  
PARAMETERS  
Supply Voltage  
SYMBOL  
VCC  
CONDITIONS  
RANGE  
UNIT  
V
–0.6 to +4.6  
–0.6 to +4.6  
Voltage Applied to Any Pin  
Transient Voltage on any Pin  
VIO  
Relative to Ground  
V
<20nS Transient  
Relative to Ground  
VIOT  
–2.0V to VCC+2.0V  
V
Short Circuit Output Crrent, IOs  
Storage Temperature  
5
mA  
°C  
°C  
V
TSTG  
TLEAD  
VESD  
–65 to +150  
See Note (2)  
–2000 to +2000  
Lead Temperature  
Electrostatic Discharge Voltage  
Human Body Model(3)  
Notes:  
1. This device has been designed and tested for the specified operation ranges. Proper operation outside  
of these levels is not guaranteed. Exposure to absolute maximum ratings may affect device reliability.  
Exposure beyond absolute maximum ratings may cause permanent damage.  
2. Compliant with JEDEC Standard J-STD-20C for small body Sn-Pb or Pb-free (Green) assembly and the  
European directive on restrictions on hazardous substances (RoHS) 2002/95/EU.  
3. JEDEC Standard JESD22-A114A (C1=100pF, R1=1500 ohms, R2=500 ohms).  
9.2 Operating Ranges  
SPEC  
PARAMETER  
SYMBOL  
CONDITIONS  
UNIT  
MIN  
MAX  
Supply Voltage  
VCC  
TA  
2.7  
3.6  
V
Ambient Temperature,  
Operating  
Industrial  
–40  
+85  
°C  
Publication Release Date: March 21, 2016  
Revision G  
- 54 -  
W25N01GVxxIG/IT  
9.3 Power-up Power-down Timing Requirements  
SPEC  
UNIT  
MAX  
PARAMETER  
SYMBOL  
MIN  
50  
5
VCC (min) to /CS Low  
tVSL(1)  
tPUW(1)  
VWI(1)  
500  
µs  
ms  
V
Time Delay Before Write Instruction  
Write Inhibit Threshold Voltage  
1.0  
2.0  
Note:  
1. These parameters are characterized only.  
VCC  
VCC(max)  
0Fh/05h/9Fh/FFh are  
the only commands allowed.  
/CS must track VCC  
Device is fully accessible  
(Page 0 with ECC is ready in Buffer)  
VCC(min)  
tVSL  
Reset State  
VWI  
tPUW  
Time  
Figure 30a. Power-up Timing and Voltage Levels  
/CS must track VCC  
during VCC Ramp Up/Down  
VCC  
/CS  
Time  
Figure 30b. Power-up, Power-Down Requirement  
- 55 -  
W25N01GVxxIG/IT  
9.4 DC Electrical Characteristics  
SPEC  
UNIT  
PARAMETER  
SYMBOL CONDITIONS  
MIN  
TYP  
MAX  
(1)  
(1)  
Input Capacitance  
Output Capacitance  
Input Leakage  
6
pF  
pF  
µA  
µA  
CIN  
VIN = 0V  
(1)  
(1)  
8
Cout  
ILI  
VOUT = 0V  
±2  
±2  
I/O Leakage  
ILO  
/CS = VCC,  
VIN = GND or VCC  
Standby Current  
Read Current  
ICC1  
ICC2  
10  
25  
50  
35  
µA  
C = 0.1 VCC / 0.9 VCC  
DO = Open  
mA  
Current Page Program  
Current Block Erase  
Input Low Voltage  
ICC3  
ICC4  
VIL  
/CS = VCC  
/CS = VCC  
25  
25  
35  
35  
mA  
mA  
V
VCC x 0.3  
Input High Voltage  
Output Low Voltage  
Output High Voltage  
VIH  
VCC x 0.7  
2.4  
V
VOL  
VOH  
IOL = 2.1mA  
0.4  
V
IOH = –400 µA  
V
Notes:  
1. Tested on sample basis and specified through design and characterization data. TA = 25° C, VCC = 3.0V.  
Publication Release Date: March 21, 2016  
Revision G  
- 56 -  
W25N01GVxxIG/IT  
9.5 AC Measurement Conditions  
SPEC  
UNIT  
PARAMETER  
SYMBOL  
MIN  
MAX  
Load Capacitance  
CL  
TR, TF  
VIN  
30  
5
pF  
ns  
V
Input Rise and Fall Times  
Input Pulse Voltages  
0.1 VCC to 0.9 VCC  
0.3 VCC to 0.7 VCC  
0.5 VCC  
Input Timing Reference Voltages  
Output Timing Reference Voltages  
IN  
V
OUT  
V
Input and Output  
Timing Reference Levels  
Input Levels  
0.9 VCC  
0.5 VCC  
0.1 VCC  
Figure 31. AC Measurement I/O Waveform  
- 57 -  
W25N01GVxxIG/IT  
9.6 AC Electrical Characteristics(3)  
DESCRIPTION  
SPEC  
SYMBOL  
ALT  
UNIT  
MHz  
ns  
MIN  
TYP  
MAX  
FR  
fC1  
D.C.  
104  
Clock frequency for all instructions  
Clock High, Low Time  
for all instructions  
tCLH,  
4
(1)  
tCLL  
(2)  
Clock Rise Time peak to peak  
Clock Fall Time peak to peak  
0.1  
0.1  
V/ns  
V/ns  
tCLCH  
(2)  
tCHCL  
/CS Active Setup Time relative to CLK  
/CS Not Active Hold Time relative to CLK  
Data In Setup Time  
tSLCH  
tCHSL  
tDVCH  
tCHDX  
tCHSH  
tSHCH  
tSHSL1  
tCSS  
5
5
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tDSU  
tDH  
2
Data In Hold Time  
3
/CS Active Hold Time relative to CLK  
/CS Not Active Setup Time relative to CLK  
/CS Deselect Time (for Array Read Æ Array Read)  
3
3
tCSH  
tCSH  
tDIS  
10  
/CS Deselect Time (for Erase, Program or Read  
Status Registers Æ Read Status Registers)  
tSHSL2  
50  
ns  
ns  
(2)  
Output Disable Time  
7
7
tSHQZ  
Clock Low to Output Valid  
tCLQV  
tCLQX  
tHLCH  
tCHHH  
tV  
ns  
ns  
ns  
ns  
Output Hold Time  
tHO  
2
5
5
/HOLD Active Setup Time relative to CLK  
/HOLD Active Hold Time relative to CLK  
Continued – next page  
Publication Release Date: March 21, 2016  
Revision G  
- 58 -  
W25N01GVxxIG/IT  
AC Electrical Characteristics (cont’d)  
DESCRIPTION  
SPEC  
SYMBOL  
ALT  
UNIT  
MIN  
TYP  
MAX  
/HOLD Not Active Setup Time relative to CLK  
/HOLD Not Active Hold Time relative to CLK  
/HOLD to Output Low-Z  
tHHCH  
tCHHL  
5
5
ns  
ns  
ns  
(2)  
tLZ  
7
tHHQX  
(2)  
/HOLD to Output High-Z  
tHZ  
12  
ns  
tHLQZ  
Write Protect Setup Time Before /CS Low  
Write Protect Hold Time After /CS High  
Status Register Write Time  
tWHSL  
tSHWL  
tW  
20  
ns  
ns  
ns  
100  
50  
/CS High to next Instruction after Reset during  
Page Data Read / Program Execute / Block Erase  
(2)  
5/10/500  
µs  
tRST  
Read Page Data Time (ECC disabled)  
Read Page Data Time (ECC enabled)  
Page Program, OTP Lock, BBM Management Time  
Block Erase Time  
tRD1  
tRD2  
tPP  
25  
60  
µs  
µs  
us  
250  
2
700  
10  
tBE  
ms  
Number of partial page programs  
NoP  
4
times  
Notes:  
1. Clock high + Clock low must be less than or equal to 1/fC.  
2. Value guaranteed by design and/or characterization, not 100% tested in production.  
3. Tested on sample basis and specified through design and characterization data. TA = 25° C, VCC = 3.0V.  
- 59 -  
W25N01GVxxIG/IT  
9.7 Serial Output Timing  
/CS  
tCLH  
CLK  
tCLQV  
tCLQX  
tCLQV  
tCLL  
tSHQZ  
tCLQX  
IO  
output  
MSB OUT  
LSB OUT  
9.8 Serial Input Timing  
/CS  
tSHSL  
tSHCH  
tCHSL  
tSLCH  
tCHSH  
CLK  
tDVCH  
tCHDX  
tCLCH  
tCHCL  
IO  
input  
MSB IN  
LSB IN  
9.9 /HOLD Timing  
/CS  
tHLCH  
tCHHL  
tHHCH  
CLK  
tCHHH  
/HOLD  
tHLQZ  
tHHQX  
IO  
output  
IO  
input  
9.10 /WP Timing  
/CS  
tWHSL  
/WP  
tSHWL  
CLK  
IO  
input  
Write Status Register is allowed  
Write Status Register is not allowed  
Publication Release Date: March 21, 2016  
Revision G  
- 60 -  
W25N01GVxxIG/IT  
10.PACKAGE SPECIFICATIONS  
10.1 8-Pad WSON 8x6-mm (Package Code ZE)  
Millimeters  
Symbol  
Inches  
Min  
0.70  
0.00  
0.35  
---  
Nom  
0.75  
Max  
0.80  
0.05  
0.48  
---  
Min  
0.028  
0.000  
0.014  
---  
Nom  
0.030  
0.001  
0.016  
0.008 REF  
0.315  
0.134  
0.236  
0.169  
0.050  
0.020  
---  
Max  
0.031  
0.002  
0.019  
---  
A
A1  
b
0.02  
0.40  
C
0.20 REF  
8.00  
D
7.90  
3.35  
5.90  
4.25  
---  
8.10  
3.45  
6.10  
4.35  
---  
0.311  
0.132  
0.232  
0.167  
---  
0.319  
0.136  
0.240  
0.171  
---  
D2  
E
3.40  
6.00  
E2  
e
4.30  
1.27  
L
0.45  
0.00  
0.50  
0.55  
0.050  
0.018  
0.000  
0.022  
0.002  
y
---  
- 61 -  
W25N01GVxxIG/IT  
10.2 16-Pin SOIC 300-mil (Package Code SF)  
Millimeters  
Symbol  
Inches  
Min  
2.36  
0.10  
---  
Nom  
2.49  
---  
Max  
2.64  
0.30  
---  
Min  
0.093  
0.004  
---  
Nom  
0.098  
---  
Max  
0.104  
0.012  
---  
A
A1  
A2  
b
2.31  
0.41  
0.23  
10.31  
10.31  
7.49  
1.27 BSC  
0.81  
---  
0.091  
0.016  
0.009  
0.406  
0.406  
0.295  
0.050 BSC  
0.032  
---  
0.33  
0.18  
10.08  
10.01  
7.39  
0.51  
0.28  
10.49  
10.64  
7.59  
0.013  
0.007  
0.397  
0.394  
0.291  
0.020  
0.011  
0.413  
0.419  
0.299  
C
D
E
E1  
e
L
0.38  
---  
1.27  
0.076  
8°  
0.015  
---  
0.050  
0.003  
8°  
y
θ
0°  
---  
0°  
---  
Publication Release Date: March 21, 2016  
Revision G  
- 62 -  
W25N01GVxxIG/IT  
10.3 24-Ball TFBGA 8x6-mm (Package Code TB, 5x5-1 Ball Array)  
Note:  
Ball land: 0.45mm.  
Ball Opening: 0.35mm  
PCB ball land suggested <= 0.35mm  
Millimeters  
Inches  
Nom  
---  
Symbol  
Min  
---  
Nom  
---  
Max  
1.20  
0.35  
---  
Min  
---  
Max  
0.047  
0.014  
---  
A
A1  
A2  
b
0.25  
---  
0.30  
0.010  
---  
0.012  
0.85  
0.033  
0.35  
7.90  
0.40  
0.45  
8.10  
0.014  
0.311  
0.016  
0.018  
0.319  
D
8.00  
0.315  
D1  
E
4.00 BSC  
6.00  
0.157 BSC  
0.236  
5.90  
6.10  
0.232  
0.240  
E1  
SE  
SD  
e
4.00 BSC  
1.00 TYP  
1.00 TYP  
1.00 BSC  
0.157 BSC  
0.039 TYP  
0.039 TYP  
0.039 BSC  
- 63 -  
W25N01GVxxIG/IT  
10.4 24-Ball TFBGA 8x6-mm (Package Code TC, 6x4 Ball Array)  
Note:  
Ball land: 0.45mm.  
Ball Opening: 0.35mm  
PCB ball land suggested <= 0.35mm  
Millimeters  
Inches  
Nom  
---  
Symbol  
Min  
---  
Nom  
---  
Max  
1.20  
0.35  
0.45  
8.05  
Min  
---  
Max  
0.047  
0.014  
0.018  
0.317  
A
A1  
b
0.25  
0.35  
7.95  
0.30  
0.010  
0.014  
0.313  
0.012  
0.40  
0.016  
D
8.00  
0.315  
D1  
E
5.00 BSC  
6.00  
0.197 BSC  
0.236  
5.95  
6.05  
0.234  
0.238  
E1  
e
3.00 BSC  
1.00 BSC  
0.118 BSC  
0.039 BSC  
Publication Release Date: March 21, 2016  
Revision G  
- 64 -  
W25N01GVxxIG/IT  
11. ORDERING INFORMATION  
(1)  
(1)  
W 25N 01G V xx I  
W
=
Winbond  
25N  
01G  
=
=
Serial SLC NAND Memory  
1G-bit  
V
=
2.7V to 3.6V  
SF  
TB  
=
=
16-pin SOIC 300-mil  
24-ball TFBGA 8x6-mm (5x5 ball array)  
ZE  
TC  
=
=
8-pad WSON 8x6mm  
24-ball TFBGA 8x6-mm (6x4 ball array)  
I
=
Industrial (-40°C to +85°C)  
(2)  
G
T
=
Green Package (Lead-free, RoHS Compliant, Halogen-free (TBBA), Antimony-Oxide-free Sb2O3)  
and BUF=1 is the default value after power up  
=
Green Package (Lead-free, RoHS Compliant, Halogen-free (TBBA), Antimony-Oxide-free Sb2O3)  
and BUF=0 is the default value after power up  
Notes:  
1. The “W” prefix is not included on the part marking.  
2. Standard bulk shipments are in tray for WSON and TFBGA packages. For other packing options, please specify  
when placing orders.  
- 65 -  
W25N01GVxxIG/IT  
11.1 Valid Part Numbers and Top Side Marking  
The following table provides the valid part numbers for the W25N01GV SpiFlash Memory. Please contact  
Winbond for specific availability by density and package type. Winbond SpiFlash memories use a 12-digit  
Product Number for ordering. However, due to limited space, the Top Side Marking on all packages uses  
an abbreviated 11-digit number.  
Industrial Temperature:  
PACKAGE TYPE  
DENSITY  
PRODUCT NUMBER  
TOP SIDE MARKING  
SF  
W25N01GVSFIG  
W25N01GVSFIT  
25N01GVSFIG  
25N01GVSFIT  
1G-bit  
SOIC-16 300mil  
ZE  
W25N01GVZEIG  
W25N01GVZEIT  
25N01GVZEIG  
25N01GVZEIT  
1G-bit  
1G-bit  
WSON-8 8x6mm  
TB  
W25N01GVTBIG  
W25N01GVTBIT  
25N01GVTBIG  
25N01GVTBIT  
TFBGA-24 8x6mm  
(5x5-1 Ball Array)  
TC  
W25N01GVTCIG  
W25N01GVTCIT  
25N01GVTCIG  
25N01GVTCIT  
TFBGA-24 8x6mm  
(6x4 Ball Array)  
1G-bit  
Note:  
W25N01GVxxIG: BUF=1 (Buffer Read Mode) is the default value after power up. BUF bit can be written to 0.  
W25N01GVxxIT: BUF=0 (Continuous Read Mode) is the default value after power up. BUF bit can be written to 1.  
Publication Release Date: March 21, 2016  
- 66 -  
Revision G  
W25N01GVxxIG/IT  
12. REVISION HISTORY  
VERSION  
DATE  
PAGE  
DESCRIPTION  
A
B
06/13/2013  
11/26/2013  
New Create Preliminary  
Overall updates  
63, 65, 66  
11  
17, 26  
Removed SOIC-16 package, updated order information  
Updated Figure.3 for device operation  
Changed BUF bit default value to 1 after power up  
C
D
E
12/13/2014  
03/23/2015  
06/08/2015  
6, 10-11, 25,  
63-64  
Updated W25N01GVxxIG/IT part number definitions  
25  
58  
60  
Updated FFh Reset command description  
Updated tRD2 in AC parameter table  
Updated WSON 8x6mm dimensions  
34  
All  
Updated instruction description  
Removed Preliminary designator  
F
07/08/2015  
03/21/2016  
G
8, 62, 65, 66  
Added SOIC-16 package, updated order information  
Trademarks  
Winbond and SpiFlash are trademarks of Winbond Electronics Corporation.  
All other marks are the property of their respective owner.  
Important Notice  
Winbond products are not designed, intended, authorized or warranted for use as components in systems  
or equipment intended for surgical implantation, atomic energy control instruments, airplane or spaceship  
instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for  
other applications intended to support or sustain life. Furthermore, Winbond products are not intended for  
applications wherein failure of Winbond products could result or lead to a situation wherein personal injury,  
death or severe property or environmental damage could occur. Winbond customers using or selling these  
products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any  
damages resulting from such improper use or sales.  
Information in this document is provided solely in connection with Winbond products. Winbond  
reserves the right to make changes, corrections, modifications or improvements to this document  
and the products and services described herein at any time, without notice.  
- 67 -  

相关型号:

W25N01GV

3V 1G-BIT SERIAL SLC NAND FLASH MEMORY WITH DUAL/QUAD SPI BUFFER READ & CONTINUOUS READ

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
WINBOND

W25N01GVSFIG

3V 1G-BIT SERIAL SLC NAND FLASH MEMORY WITH DUAL/QUAD SPI BUFFER READ & CONTINUOUS READ

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
WINBOND

W25N01GVSFIT

3V 1G-BIT SERIAL SLC NAND FLASH MEMORY WITH DUAL/QUAD SPI BUFFER READ & CONTINUOUS READ

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
WINBOND

W25N01GVTBIG

3V 1G-BIT SERIAL SLC NAND FLASH MEMORY WITH DUAL/QUAD SPI BUFFER READ & CONTINUOUS READ

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
WINBOND

W25N01GVTBIT

3V 1G-BIT SERIAL SLC NAND FLASH MEMORY WITH DUAL/QUAD SPI BUFFER READ & CONTINUOUS READ

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
WINBOND

W25N01GVTCIG

3V 1G-BIT SERIAL SLC NAND FLASH MEMORY WITH DUAL/QUAD SPI BUFFER READ & CONTINUOUS READ

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
WINBOND

W25N01GVTCIT

3V 1G-BIT SERIAL SLC NAND FLASH MEMORY WITH DUAL/QUAD SPI BUFFER READ & CONTINUOUS READ

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
WINBOND

W25N01GVXXIG/IT

W25N01G 高速spi nandflash,具有坏块管理功能

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
WINBOND

W25N01GVZEIG

Flash芯片

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
WINBOND

W25N01GVZEIT

3V 1G-BIT SERIAL SLC NAND FLASH MEMORY WITH DUAL/QUAD SPI BUFFER READ & CONTINUOUS READ

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
WINBOND

W25N01GVZEIT-TR

3V 1G-BIT SERIAL SLC NAND FLASH MEMORY WITH DUAL/QUAD SPI BUFFER READ & CONTINUOUS READ

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
WINBOND

W25P010AD-10

Standard SRAM, 32KX32, CMOS, PQFP100, MO-136, TQFP-100

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
WINBOND