W25Q128JVYIQ [WINBOND]
3V 128M-bit serial flash memory with dual/quad spi;型号: | W25Q128JVYIQ |
厂家: | WINBOND |
描述: | 3V 128M-bit serial flash memory with dual/quad spi |
文件: | 总78页 (文件大小:2410K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
W25Q128JV
3V 128M-BIT
SERIAL FLASH MEMORY WITH
DUAL/QUAD SPI
For Industrial & Industrial Plus Grade
Publication Release Date: March 27, 2018
Revision F
W25Q128JV
Table of Contents
1.
2.
3.
GENERAL DESCRIPTIONS.............................................................................................................4
FEATURES.......................................................................................................................................4
PACKAGE TYPES AND PIN CONFIGURATIONS...........................................................................5
3.1
3.2
3.3
3.4
3.5
3.6
3.7
3.8
3.9
Pin Configuration SOIC 208-mil ...........................................................................................5
Pad Configuration WSON 6x5-mm/ 8x6-mm .......................................................................5
Pin Description SOIC 208-mil, WSON 6x5-mm / 8x6-mm...................................................5
Pin Configuration SOIC 300-mil ...........................................................................................6
Pin Description SOIC 300-mil...............................................................................................6
Ball Configuration TFBGA 8x6-mm (5x5 or 6x4 Ball Array) .................................................7
Ball Description TFBGA 8x6-mm .........................................................................................7
Ball Configuration WLCSP ...................................................................................................8
Ball Description WLCSP24...................................................................................................8
4.
PIN DESCRIPTIONS........................................................................................................................9
4.1
4.2
4.3
4.4
4.5
4.6
Chip Select (/CS)..................................................................................................................9
Serial Data Input, Output and IOs (DI, DO and IO0, IO1, IO2, IO3).....................................9
Write Protect (/WP) ..............................................................................................................9
HOLD (/HOLD) .....................................................................................................................9
Serial Clock (CLK)................................................................................................................9
Reset (/RESET)....................................................................................................................9
5.
6.
BLOCK DIAGRAM..........................................................................................................................10
FUNCTIONAL DESCRIPTIONS.....................................................................................................11
6.1
6.2
6.3
6.4
6.5
Standard SPI Instructions...................................................................................................11
Dual SPI Instructions ..........................................................................................................11
Quad SPI Instructions.........................................................................................................11
Software Reset & Hardware /RESET pin ...........................................................................11
Write Protection..................................................................................................................12
6.5.1 Write Protect Features .........................................................................................................12
7.
STATUS AND CONFIGURATION REGISTERS............................................................................13
7.1
Status Registers .................................................................................................................13
7.1.1 Erase/Write In Progress (BUSY) – Status Only ................................................................13
7.1.2 Write Enable Latch (WEL) – Status Only..........................................................................13
7.1.3 Block Protect Bits (BP2, BP1, BP0) – Volatile/Non-Volatile Writable................................13
7.1.4 Top/Bottom Block Protect (TB) – Volatile/Non-Volatile Writable .......................................14
7.1.5 Sector/Block Protect Bit (SEC) – Volatile/Non-Volatile Writable .......................................14
7.1.6 Complement Protect (CMP) – Volatile/Non-Volatile Writable............................................14
- 1 -
W25Q128JV
7.1.1 Status Register Protect (SRP, SRL) – Volatile/Non-Volatile Writable ...............................15
7.1.2 Erase/Program Suspend Status (SUS) – Status Only.......................................................16
7.1.3 Security Register Lock Bits (LB3, LB2, LB1) – Volatile/Non-Volatile OTP Writable..........16
7.1.4 Quad Enable (QE) – Volatile/Non-Volatile Writable ..........................................................16
7.1.5 Write Protect Selection (WPS) – Volatile/Non-Volatile Writable .......................................17
7.1.6 Output Driver Strength (DRV1, DRV0) – Volatile/Non-Volatile Writable ...........................17
7.1.7 Reserved Bits – Non Functional........................................................................................17
7.1.8 W25Q128JV Status Register Memory Protection (WPS = 0, CMP = 0)...............................18
7.1.9 W25Q128JV Status Register Memory Protection (WPS = 0, CMP = 1)...............................19
7.1.10 W25Q128JV Individual Block Memory Protection (WPS=1) ..............................................20
8.
INSTRUCTIONS.............................................................................................................................21
8.1
Device ID and Instruction Set Tables .................................................................................21
8.1.1 Manufacturer and Device Identification ................................................................................21
8.1.2 Instruction Set Table 1 (Standard SPI Instructions)(1)...........................................................22
8.1.3 Instruction Set Table 2 (Dual/Quad SPI Instructions)...........................................................23
Notes:................................................................................................................................................23
8.2
Instruction Descriptions ......................................................................................................24
8.2.1 Write Enable (06h) ...............................................................................................................24
8.2.2 Write Enable for Volatile Status Register (50h)....................................................................24
8.2.3 Write Disable (04h)...............................................................................................................25
8.2.4 Read Status Register-1 (05h), Status Register-2 (35h) & Status Register-3 (15h) ..............25
8.2.5 Write Status Register-1 (01h), Status Register-2 (31h) & Status Register-3 (11h) ..............26
8.2.6 Read Data (03h)...................................................................................................................28
8.2.7 Fast Read (0Bh) ...................................................................................................................29
8.2.8 Fast Read Dual Output (3Bh) ...............................................................................................30
8.2.9 Fast Read Quad Output (6Bh)..............................................................................................31
8.2.10 Fast Read Dual I/O (BBh)...................................................................................................32
8.2.11 Fast Read Quad I/O (EBh) .................................................................................................33
8.2.12 Set Burst with Wrap (77h) ..................................................................................................35
8.2.13 Page Program (02h)...........................................................................................................36
8.2.14 Quad Input Page Program (32h) ........................................................................................37
8.2.15 Sector Erase (20h) .............................................................................................................38
8.2.16 32KB Block Erase (52h) .....................................................................................................39
8.2.17 64KB Block Erase (D8h).....................................................................................................40
8.2.18 Chip Erase (C7h / 60h).......................................................................................................41
8.2.19 Erase / Program Suspend (75h).........................................................................................42
8.2.20 Erase / Program Resume (7Ah) .........................................................................................43
8.2.21 Power-down (B9h)..............................................................................................................44
8.2.22 Release Power-down / Device ID (ABh).............................................................................45
8.2.23 Read Manufacturer / Device ID (90h).................................................................................46
Publication Release Date: March 27, 2018
- 2 -
Revision F
W25Q128JV
8.2.24 Read Manufacturer / Device ID Dual I/O (92h)...................................................................47
8.2.25 Read Manufacturer / Device ID Quad I/O (94h) .................................................................48
8.2.26 Read Unique ID Number (4Bh)...........................................................................................49
8.2.27 Read JEDEC ID (9Fh) ........................................................................................................50
8.2.28 Read SFDP Register (5Ah) ................................................................................................51
8.2.29 Erase Security Registers (44h)...........................................................................................52
8.2.30 Program Security Registers (42h) ......................................................................................53
8.2.31 Read Security Registers (48h) ...........................................................................................54
8.2.32 Individual Block/Sector Lock (36h) .....................................................................................55
8.2.33 Individual Block/Sector Unlock (39h)..................................................................................56
8.2.34 Read Block/Sector Lock (3Dh) ...........................................................................................57
8.2.35 Global Block/Sector Lock (7Eh)..........................................................................................58
8.2.36 Global Block/Sector Unlock (98h).......................................................................................58
8.2.37 Enable Reset (66h) and Reset Device (99h)......................................................................59
9.
ELECTRICAL CHARACTERISTICS...............................................................................................60
9.1
9.2
9.3
9.4
9.5
9.6
9.7
9.8
9.9
Absolute Maximum Ratings (1)............................................................................................60
Operating Ranges...............................................................................................................60
Power-Up Power-Down Timing and Requirements............................................................61
DC Electrical Characteristics-.............................................................................................62
AC Measurement Conditions..............................................................................................63
AC Electrical Characteristics(6) ...........................................................................................64
Serial Output Timing...........................................................................................................66
Serial Input Timing..............................................................................................................66
/WP Timing.........................................................................................................................66
10.
PACKAGE SPECIFICATIONS........................................................................................................67
10.1 8-Pin SOIC 208-mil (Package Code S) ..............................................................................67
10.2 16-Pin SOIC 300-mil (Package Code F) ............................................................................68
10.3 8-Pad WSON 6x5-mm (Package Code P).........................................................................69
10.4 8-Pad WSON 8x6-mm (Package Code E).........................................................................70
10.5 24-Ball TFBGA 8x6-mm (Package Code B, 5x5-1 ball array)............................................71
10.6 24-Ball TFBGA 8x6-mm (Package Code C, 6x4 ball array)...............................................72
10.7 24-Ball WLCSP (Package Code Y) ....................................................................................73
ORDERING INFORMATION ..........................................................................................................74
11.1 Valid Part Numbers and Top Side Marking ........................................................................75
REVISION HISTORY......................................................................................................................77
11.
12.
- 3 -
W25Q128JV
1. GENERAL DESCRIPTIONS
The W25Q128JV (128M-bit) Serial Flash memory provides a storage solution for systems with limited
space, pins and power. The 25Q series offers flexibility and performance well beyond ordinary Serial Flash
devices. They are ideal for code shadowing to RAM, executing code directly from Dual/Quad SPI (XIP)
and storing voice, text and data. The device operates on a single 2.7V to 3.6V power supply with current
consumption as low as 1µA for power-down. All devices are offered in space-saving packages.
The W25Q128JV array is organized into 65,536 programmable pages of 256-bytes each. Up to 256 bytes
can be programmed at a time. Pages can be erased in groups of 16 (4KB sector erase), groups of 128
(32KB block erase), groups of 256 (64KB block erase) or the entire chip (chip erase). The W25Q128JV
has 4,096 erasable sectors and 256 erasable blocks respectively. The small 4KB sectors allow for greater
flexibility in applications that require data and parameter storage. (See Figure 2.)
The W25Q128JV supports the standard Serial Peripheral Interface (SPI), Dual/Quad I/O SPI: Serial
Clock, Chip Select, Serial Data I/O0 (DI), I/O1 (DO), I/O2 and I/O3. SPI clock frequencies of W25Q128JV
of up to 133MHz are supported allowing equivalent clock rates of 266MHz (133MHz x 2) for Dual I/O and
532MHz (133MHz x 4) for Quad I/O when using the Fast Read Dual/Quad I/O. These transfer rates can
outperform standard Asynchronous 8 and 16-bit Parallel Flash memories.
Additionally, the device supports JEDEC standard manufacturer and device ID and SFDP, and a 64-bit
Unique Serial Number and three 256-bytes Security Registers.
2. FEATURES
New Family of SpiFlash Memories
– W25Q128JV: 128M-bit / 16M-byte
– Standard SPI: CLK, /CS, DI, DO
– Dual SPI: CLK, /CS, IO0, IO1
Flexible Architecture with 4KB sectors
– Uniform Sector/Block Erase (4K/32K/64K-Byte)
– Program 1 to 256 byte per programmable page
– Erase/Program Suspend & Resume
– Quad SPI: CLK, /CS, IO0, IO1, IO2, IO3
Advanced Security Features
– Software and Hardware Write-Protect
– Power Supply Lock-Down
– Software & Hardware Reset(1)
Highest Performance Serial Flash
– 133MHz Single, Dual/Quad SPI clocks
– 266/532MHz equivalent Dual/Quad SPI
– 66MB/S continuous data transfer rate
– Min. 100K Program-Erase cycles per sector
– More than 20-year data retention
– Special OTP protection
– Top/Bottom, Complement array protection
– Individual Block/Sector array protection
– 64-Bit Unique ID for each device
– Discoverable Parameters (SFDP) Register
– 3X256-Bytes Security Registers with OTP locks
– Volatile & Non-volatile Status Register Bits
Efficient “Continuous Read”
– Continuous Read with 8/16/32/64-Byte Wrap
– As few as 8 clocks to address memory
– Allows true XIP (execute in place) operation
Space Efficient Packaging
– 8-pin SOIC 208-mil
– 16-pin SOIC 300-mil (additional /RESET pin)
– 8-pad WSON 6x5-mm / 8x6-mm
– 24-ball TFBGA 8x6-mm (6x4/5x5 ball array)
– 24-ball WLCSP
Low Power, Wide Temperature Range
– Single 2.7 to 3.6V supply
– <1µA Power-down (typ.)
– -40°C to +85°C operating range
– -40°C to +105°C operating range
– Contact Winbond for KGD and other options
Note: 1. Hardware /RESET pin is only available on
TFBGA or SOIC16 packages
Publication Release Date: March 27, 2018
Revision F
- 4 -
W25Q128JV
3. PACKAGE TYPES AND PIN CONFIGURATIONS
3.1 Pin Configuration SOIC 208-mil
Top View
/CS
DO (IO1)
/WP (IO2)
GND
1
2
3
4
8
7
6
5
VCC
/HOLD or /RESET
(IO3)
CLK
DI (IO0)
Figure 1a. W25Q128JV Pin Assignments, 8-pin SOIC 208-mil (Package Code S)
3.2 Pad Configuration WSON 6x5-mm/ 8x6-mm
Top View
/CS
DO (IO1)
/WP (IO2)
GND
1
2
3
4
8
7
6
5
VCC
/HOLD or /RESET
(IO3)
CLK
DI (IO0)
Figure 1b. W25Q128JV Pad Assignments, 8-pad WSON 6x5-mm/ 8x6-mm (Package Code P/E)
3.3 Pin Description SOIC 208-mil, WSON 6x5-mm / 8x6-mm
PAD NO.
PAD NAME
/CS
I/O
I
FUNCTION
1
2
3
4
5
6
Chip Select Input
DO (IO1)
/WP (IO2)
GND
I/O
I/O
Data Output (Data Input Output 1)(1)
Write Protect Input ( Data Input Output 2)(2)
Ground
DI (IO0)
CLK
I/O
I
Data Input (Data Input Output 0)(1)
Serial Clock Input
/HOLD or /RESET
(IO3)
7
8
I/O
Hold or Reset Input (Data Input Output 3)(2)
Power Supply
VCC
Notes:
1. IO0 and IO1 are used for Standard and Dual SPI instructions
2. IO0 – IO3 are used for Quad SPI instructions, /HOLD (or /RESET) function is only available for Standard/Dual SPI.
- 5 -
W25Q128JV
3.4 Pin Configuration SOIC 300-mil
Top View
/HOLD (IO3)
VCC
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
CLK
DI (IO0)
NC
/RESET
NC
NC
NC
NC
NC
NC
/CS
GND
/WP (IO2)
DO (IO1)
Figure 1c. W25Q128JV Pin Assignments, 16-pin SOIC 300-mil (Package Code F)
3.5 Pin Description SOIC 300-mil
PIN NO.
PIN NAME
I/O
FUNCTION
/HOLD or
/RESET (IO3)
1
I/O
Hold or Reset Input (Data Input Output 3)(2)
2
3
VCC
/RESET
N/C
Power Supply
I
Reset Input(3)
4
No Connect
5
N/C
No Connect
6
N/C
No Connect
7
/CS
I
Chip Select Input
Data Output (Data Input Output 1)(1)
Write Protect Input (Data Input Output 2)(2)
Ground
8
DO (IO1)
/WP (IO2)
GND
I/O
I/O
9
10
11
12
13
14
15
16
N/C
No Connect
N/C
No Connect
N/C
No Connect
N/C
No Connect
DI (IO0)
CLK
I/O
I
Data Input (Data Input Output 0)(1)
Serial Clock Input
Notes:
1. IO0 and IO1 are used for Standard and Dual SPI instructions.
2. IO0 – IO3 are used for Quad SPI instructions, /HOLD (or /RESET) function is only available for Standard/Dual SPI.
3. The /RESET pin is a dedicated hardware reset pin regardless of device settings or operation states. If the hardware reset
function is not used, this pin can be left floating or connected to VCC in the system.
Publication Release Date: March 27, 2018
- 6 -
Revision F
W25Q128JV
3.6 Ball Configuration TFBGA 8x6-mm (5x5 or 6x4 Ball Array)
Top View Top View
A1
NC
A2
NC
A3
NC
A4
A2
NC
A3
NC
A4
A5
NC
/RESET
/RESET
B1
NC
B2
B3
B4
B1
NC
B2
B3
B4
B5
NC
CLK
GND
VCC
CLK
GND
VCC
C1
NC
C2
C3
NC
C4
C1
NC
C2
C3
NC
C4
C5
NC
/CS
/WP (IO2)
/CS
/WP (IO2)
D1
NC
D2
D3
D4
D1
NC
D2
D3
D4
D5
NC
DO(IO1)
DI(IO0) /HOLD(IO3)
DO(IO1)
DI(IO0) /HOLD(IO3)
E1
NC
E2
NC
E3
NC
E4
NC
E1
NC
E2
NC
E3
NC
E4
NC
E5
NC
F1
NC
F2
NC
F3
NC
F4
NC
Package Code B
Package Code C
Figure 1d. W25Q128JV Ball Assignments, 24-ball TFBGA 8x6-mm (Package Code B/C)
3.7 Ball Description TFBGA 8x6-mm
BALL NO.
PIN NAME
/RESET
CLK
I/O
FUNCTION
A4
B2
I
I
Reset Input(3)
Serial Clock Input
Ground
B3
GND
B4
VCC
Power Supply
Chip Select Input
C2
/CS
I
C4
/WP (IO2)
DO (IO1)
DI (IO0)
/HOLD (IO3)
NC
I/O
I/O
I/O
I/O
Write Protect Input (Data Input Output 2)(2)
Data Output (Data Input Output 1)(1)
Data Input (Data Input Output 0)(1)
Hold or Reset Input (Data Input Output 3)(2)
No Connect
D2
D3
D4
Multiple
Notes:
1. IO0 and IO1 are used for Standard and Dual SPI instructions
2. IO0 – IO3 are used for Quad SPI instructions, /HOLD (or /RESET) function is only available for Standard/Dual SPI.
3. The /RESET pin is a dedicated hardware reset pin regardless of device settings or operation states.
If the hardware reset function is not used, this pin can be left floating or connected to VCC in the system
- 7 -
W25Q128JV
3.8 Ball Configuration WLCSP
Top View
Bottom View
A1
NC
A2
NC
A3
NC
A4
NC
A4
NC
A3
NC
A2
NC
A1
NC
B4
NC
B3
B2
B1
NC
B1
NC
B2
B3
B4
NC
/CS
VCC
VCC
/CS
C4
NC
C3
C2
C1
NC
C1
NC
C2
C3
C4
NC
DO(IO1) /HOLD (IO3)
/HOLD(IO3) DO(IO1)
D4
NC
D3
D2
D1
NC
D1
NC
D2
D3
D4
NC
/WP(IO2)
CLK
CLK
/WP(IO2)
E4
NC
E3
E2
E1
NC
E1
NC
E2
E3
E4
NC
GND
DI(IO0)
DI(IO0)
GND
F3
F3
F2
F1
F1
F2
F3
F4
NC
NC
NC
NC
NC
NC
NC
NC
Figure 1e. W25Q128JV Ball Assignments, 24-ball WLCSP (Package Code Y)
3.9 Ball Description WLCSP24
BALL NO.
PIN NAME
VCC
I/O
FUNCTION
B2
B3
C2
C3
D2
D3
E2
E3
Power Supply
/CS
I
Chip Select Input
/HOLD (IO3)
DO (IO1)
CLK
I/O
I/O
I
Hold Input (Data Input Output 3)*2
Data Output (Data Input Output 1)*1
Serial Clock Input
/WP (IO2)
DI (IO0)
GND
I/O
I/O
Write Protect Input (Data Input Output 2)*2
Data Input (Data Input Output 0)*1
Ground
Notes:
1. IO0 and IO1 are used for Standard and Dual SPI instructions
2. IO0 – IO3 are used for Quad SPI instructions, /HOLD (or /RESET) function is only available for Standard/Dual SPI.
Publication Release Date: March 27, 2018
- 8 -
Revision F
W25Q128JV
4. PIN DESCRIPTIONS
4.1 Chip Select (/CS)
The SPI Chip Select (/CS) pin enables and disables device operation. When /CS is high the device is
deselected and the Serial Data Output (DO, or IO0, IO1, IO2, IO3) pins are at high impedance. When
deselected, the devices power consumption will be at standby levels unless an internal erase, program or
write status register cycle is in progress. When /CS is brought low the device will be selected, power
consumption will increase to active levels and instructions can be written to and data read from the device.
After power-up, /CS must transition from high to low before a new instruction will be accepted. The /CS
input must track the VCC supply level at power-up and power-down (see “Write Protection” and Figure
58). If needed a pull-up resister on the /CS pin can be used to accomplish this.
4.2 Serial Data Input, Output and IOs (DI, DO and IO0, IO1, IO2, IO3)
The W25Q128JV supports standard SPI, Dual SPI and Quad SPI operation. Standard SPI instructions
use the unidirectional DI (input) pin to serially write instructions, addresses or data to the device on the
rising edge of the Serial Clock (CLK) input pin. Standard SPI also uses the unidirectional DO (output) to
read data or status from the device on the falling edge of CLK.
Dual and Quad SPI instructions use the bidirectional IO pins to serially write instructions, addresses or
data to the device on the rising edge of CLK and read data or status from the device on the falling edge of
CLK. Quad SPI instructions require the non-volatile Quad Enable bit (QE) in Status Register-2 to be set.
When QE=1, the /WP pin becomes IO2 and the /HOLD pin becomes IO3.
4.3
Write Protect (/WP)
The Write Protect (/WP) pin can be used to prevent the Status Register from being written. Used in
conjunction with the Status Register’s Block Protect (CMP, SEC, TB, BP2, BP1 and BP0) bits and Status
Register Protect (SRP) bits, a portion as small as a 4KB sector or the entire memory array can be
hardware protected. The /WP pin is active low.
4.4 HOLD (/HOLD)
The /HOLD pin allows the device to be paused while it is actively selected. When /HOLD is brought low,
while /CS is low, the DO pin will be at high impedance and signals on the DI and CLK pins will be ignored
(don’t care). When /HOLD is brought high, device operation can resume. The /HOLD function can be
useful when multiple devices are sharing the same SPI signals. The /HOLD pin is active low. When the
QE bit of Status Register-2 is set for Quad I/O, the /HOLD pin function is not available since this pin is
used for IO3. See Figure 1a-c for the pin configuration of Quad I/O operation.
4.5 Serial Clock (CLK)
The SPI Serial Clock Input (CLK) pin provides the timing for serial input and output operations. ("See SPI
Operations")
4.6 Reset (/RESET)
A dedicated hardware /RESET pin is available on SOIC-16 and TFBGA packages. When it’s driven low for
a minimum period of ~1µS, this device will terminate any external or internal operations and return to its
power-on state.
Note: Hardware /RESET pin is available on SOIC-16 or TFBGA; please contact Winbond for this package.
- 9 -
W25Q128JV
5. BLOCK DIAGRAM
SFDP Register
Security Register 1 - 3
000000h
0000FFh
003000h
002000h
001000h
0030FFh
0020FFh
0010FFh
Block Segmentation
FFFF00h
•
FF0000h
FFFFFFh
•
FF00FFh
xxFF00h
•
xxFFFFh
•
Block 255 (64KB)
Sector 15 (4KB)
Sector 14 (4KB)
Sector 13 (4KB)
xxF000h
xxF0FFh
xxEF00h
•
xxEFFFh
•
xxE000h
xxE0FFh
xxDF00h
•
xxDFFFh
•
xxD000h
xxD0FFh
•
•
•
•
•
•
xx2F00h
•
xx2000h
xx2FFFh
•
xx20FFh
Sector 2 (4KB)
Sector 1 (4KB)
Sector 0 (4KB)
80FF00h
•
800000h
80FFFFh
•
8000FFh
xx1F00h
•
xx1000h
xx1FFFh
•
xx10FFh
Block 128 (64KB)
Block 127 (64KB)
xx0F00h
•
xx0FFFh
•
7FFF00h
•
7FFFFFh
•
xx0000h
xx00FFh
7F0000h
7F00FFh
•
•
•
Write Control
Logic
/WP (IO2)
40FF00h
•
400000h
40FFFFh
•
4000FFh
Block 64 (64KB)
Block 63 (64KB)
Status
Register
3FFF00h
•
3FFFFFh
•
3F0000h
3F00FFh
•
•
•
High Voltage
Generators
00FF00h
•
000000h
00FFFFh
•
0000FFh
/HOLD (IO3) or
/RESET (IO3)
Block 0 (64KB)
Page Address
Latch / Counter
CLK
/CS
Beginning
Page Address
Ending
Page Address
SPI
Command &
Control Logic
Column Decode
And 256-Byte Page Buffer
Data
DI (IO0)
DO (IO1)
Byte Address
Latch / Counter
Figure 2. W25Q128JV Serial Flash Memory Block Diagram
Publication Release Date: March 27, 2018
Revision F
- 10 -
W25Q128JV
6. FUNCTIONAL DESCRIPTIONS
6.1 Standard SPI Instructions
The W25Q128JV is accessed through an SPI compatible bus consisting of four signals: Serial Clock
(CLK), Chip Select (/CS), Serial Data Input (DI) and Serial Data Output (DO). Standard SPI instructions
use the DI input pin to serially write instructions, addresses or data to the device on the rising edge of
CLK. The DO output pin is used to read data or status from the device on the falling edge of CLK.
SPI bus operation Mode 0 (0,0) and 3 (1,1) are supported. The primary difference between Mode 0 and
Mode 3 concerns the normal state of the CLK signal when the SPI bus master is in standby and data is
not being transferred to the Serial Flash. For Mode 0, the CLK signal is normally low on the falling and
rising edges of /CS. For Mode 3, the CLK signal is normally high on the falling and rising edges of /CS.
6.2 Dual SPI Instructions
The W25Q128JV supports Dual SPI operation when using instructions such as “Fast Read Dual Output
(3Bh)” and “Fast Read Dual I/O (BBh)”. These instructions allow data to be transferred to or from the
device at two to three times the rate of ordinary Serial Flash devices. The Dual SPI Read instructions are
ideal for quickly downloading code to RAM upon power-up (code-shadowing) or for executing non-speed-
critical code directly from the SPI bus (XIP). When using Dual SPI instructions, the DI and DO pins
become bidirectional I/O pins: IO0 and IO1.
6.3 Quad SPI Instructions
The W25Q128JV supports Quad SPI operation when using instructions such as “Fast Read Quad Output
(6Bh)”, and “Fast Read Quad I/O (EBh). These instructions allow data to be transferred to or from the
device four to six times the rate of ordinary Serial Flash. When using Quad SPI instructions, the DI and
DO pins become bidirectional IO0 and IO1, with the additional I/O pins: IO2, IO3.
6.4 Software Reset & Hardware /RESET pin
The W25Q128JV can be reset to the initial power-on state by a software Reset sequence. This sequence
must include two consecutive instructions: Enable Reset (66h) & Reset (99h). If the instruction sequence
is successfully accepted, the device will take approximately 30µS (tRST) to reset. No instruction will be
accepted during the reset period. For the SOIC-16 and TFBGA packages, W25Q128JV provides a
dedicated hardware /RESET pin. Drive the /RESET pin low for a minimum period of ~1µS (tRESET*) will
interrupt any on-going external/internal operations and reset the device to its initial power-on state.
Hardware /RESET pin has higher priority than other SPI input signals (/CS, CLK, IOs).
Note:
1. Hardware /RESET pin is available on SOIC-16 or TFBGA; please contact Winbond for his package.
2. While a faster /RESET pulse (as short as a few hundred nanoseconds) will often reset the device, a 1us minimum is
recommended to ensure reliable operation.
3. There is an internal pull-up resistor for the dedicated /RESET pin on the SOIC-16 and TFBGA-24 package. If the reset function
is not needed, this pin can be left floating in the system.
- 11 -
W25Q128JV
6.5 Write Protection
Applications that use non-volatile memory must take into consideration the possibility of noise and other
adverse system conditions that may compromise data integrity. To address this concern, the W25Q128JV
provides several means to protect the data from inadvertent writes.
6.5.1 Write Protect Features
Device resets when VCC is below threshold
Time delay write disable after Power-up
Write enable/disable instructions and automatic write disable after erase or program
Software and Hardware (/WP pin) write protection using Status Registers
Additional Individual Block/Sector Locks for array protection
Write Protection using Power-down instruction
Lock Down write protection for Status Register until the next power-up
One Time Program (OTP) write protection for array and Security Registers using Status Register*
* Note: This feature is available upon special flow. Please contact Winbond for details.
Upon power-up or at power-down, the W25Q128JV will maintain a reset condition while VCC is below the
threshold value of VWI, (See Power-up Timing and Voltage Levels and Figure 43). While reset, all
operations are disabled and no instructions are recognized. During power-up and after the VCC voltage
exceeds VWI, all program and erase related instructions are further disabled for a time delay of tPUW. This
includes the Write Enable, Page Program, Sector Erase, Block Erase, Chip Erase and the Write Status
Register instructions. Note that the chip select pin (/CS) must track the VCC supply level at power-up until
the VCC-min level and tVSL time delay is reached, and it must also track the VCC supply level at power-
down to prevent adverse command sequence. If needed a pull-up resister on /CS can be used to
accomplish this.
After power-up the device is automatically placed in a write-disabled state with the Status Register Write
Enable Latch (WEL) set to a 0. A Write Enable instruction must be issued before a Page Program, Sector
Erase, Block Erase, Chip Erase or Write Status Register instruction will be accepted. After completing a
program, erase or write instruction the Write Enable Latch (WEL) is automatically cleared to a write-
disabled state of 0.
Software controlled write protection is facilitated using the Write Status Register instruction and setting the
Status Register Protect (SRP, SRL) and Block Protect (CMP, TB, BP[3:0]) bits. These settings allow a
portion or the entire memory array to be configured as read only. Used in conjunction with the Write
Protect (/WP) pin, changes to the Status Register can be enabled or disabled under hardware control. See
Status Register section for further information. Additionally, the Power-down instruction offers an extra
level of write protection as all instructions are ignored except for the Release Power-down instruction.
The W25Q128JV also provides another Write Protect method using the Individual Block Locks. Each
64KB block (except the top and bottom blocks, total of 126 blocks) and each 4KB sector within the
top/bottom blocks (total of 32 sectors) are equipped with an Individual Block Lock bit. When the lock bit is
0, the corresponding sector or block can be erased or programmed; when the lock bit is set to 1, Erase or
Program commands issued to the corresponding sector or block will be ignored. When the device is
powered on, all Individual Block Lock bits will be 1, so the entire memory array is protected from
Erase/Program. An “Individual Block Unlock (39h)” instruction must be issued to unlock any specific sector
or block.
The WPS bit in Status Register-3 is used to decide which Write Protect scheme should be used. When
WPS=0 (factory default), the device will only utilize CMP, SEC, TB, BP[2:0] bits to protect specific areas of
the array; when WPS=1, the device will utilize the Individual Block Locks for write protection.
Publication Release Date: March 27, 2018
- 12 -
Revision F
W25Q128JV
7. STATUS AND CONFIGURATION REGISTERS
Three Status and Configuration Registers are provided for W25Q128JV. The Read Status Register-1/2/3
instructions can be used to provide status on the availability of the flash memory array, whether the device
is write enabled or disabled, the state of write protection, Quad SPI setting, Security Register lock status,
Erase/Program Suspend status, output driver strength, power-up. The Write Status Register instruction
can be used to configure the device write protection features, Quad SPI setting, Security Register OTP locks,
and output driver strength. Write access to the Status Register is controlled by the state of the non-volatile
Status Register Protect bits (SRL), the Write Enable instruction, and during Standard/Dual SPI operations
7.1 Status Registers
(volatile/non-volatile)
(volatile/non-volatile)
(volatile/non-volatile)
Figure 4a. Status Register-1
7.1.1 Erase/Write In Progress (BUSY) – Status Only
BUSY is a read only bit in the status register (S0) that is set to a 1 state when the device is executing a
Page Program, Quad Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register or
Erase/Program Security Register instruction. During this time the device will ignore further instructions
except for the Read Status Register and Erase/Program Suspend instruction (see tW, tPP, tSE, tBE, and
tCE in AC Characteristics). When the program, erase or write status/security register instruction has
completed, the BUSY bit will be cleared to a 0 state indicating the device is ready for further instructions.
7.1.2 Write Enable Latch (WEL) – Status Only
Write Enable Latch (WEL) is a read only bit in the status register (S1) that is set to 1 after executing a
Write Enable Instruction. The WEL status bit is cleared to 0 when the device is write disabled. A write
disable state occurs upon power-up or after any of the following instructions: Write Disable, Page
Program, Quad Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register, Erase
Security Register and Program Security Register.
7.1.3 Block Protect Bits (BP2, BP1, BP0) – Volatile/Non-Volatile Writable
The Block Protect Bits (BP2, BP1, BP0) are non-volatile read/write bits in the status register (S4, S3, and
S2) that provide Write Protection control and status. Block Protect bits can be set using the Write Status
Register Instruction (see tW in AC characteristics). All, none or a portion of the memory array can be
protected from Program and Erase instructions (see Status Register Memory Protection table). The
factory default setting for the Block Protection Bits is 0, none of the array protected.
- 13 -
W25Q128JV
7.1.4 Top/Bottom Block Protect (TB) – Volatile/Non-Volatile Writable
The non-volatile Top/Bottom bit (TB) controls if the Block Protect Bits (BP2, BP1, BP0) protect from the
Top (TB=0) or the Bottom (TB=1) of the array as shown in the Status Register Memory Protection table.
The factory default setting is TB=0. The TB bit can be set with the Write Status Register Instruction
depending on the state of the SRP, SRL and WEL bits.
7.1.5 Sector/Block Protect Bit (SEC) – Volatile/Non-Volatile Writable
The non-volatile Sector/Block Protect bit (SEC) controls if the Block Protect Bits (BP2, BP1, BP0) protect
either 4KB Sectors (SEC=1) or 64KB Blocks (SEC=0) in the Top (TB=0) or the Bottom (TB=1) of the array
as shown in the Status Register Memory Protection table. The default setting is SEC=0.
7.1.6 Complement Protect (CMP) – Volatile/Non-Volatile Writable
The Complement Protect bit (CMP) is a non-volatile read/write bit in the status register (S14). It is used in
conjunction with SEC, TB, BP2, BP1 and BP0 bits to provide more flexibility for the array protection. Once
CMP is set to 1, previous array protection set by SEC, TB, BP2, BP1 and BP0 will be reversed. For
instance, when CMP=0, a top 64KB block can be protected while the rest of the array is not; when
CMP=1, the top 64KB block will become unprotected while the rest of the array become read-only. Please
refer to the Status Register Memory Protection table for details. The default setting is CMP=0.
Publication Release Date: March 27, 2018
- 14 -
Revision F
W25Q128JV
7.1.1
Status Register Protect (SRP, SRL) – Volatile/Non-Volatile Writable
Three Status and Configuration Registers are provided for W25Q128JV. The Read Status Register-1/2/3
instructions can be used to provide status on the availability of the flash memory array, whether the device
is write enabled or disabled, the state of write protection, Quad SPI setting, Security Register lock status,
Erase/Program Suspend status,and output driver strength, The Write Status Register instruction can be
used to configure the device write protection features, Quad SPI setting, Security Register OTP locks,
output driver. Write access to the Status Register is controlled by the state of the non-volatile Status
Register Protect bits (SRP, SRL), the Write Enable instruction, and during Standard/Dual SPI operations,
the /WP pin.
Status
Register
SRL
SRP
0
/WP
X
Description
Software
Protection
/WP pin has no control. The Status register can be written to
after a Write Enable instruction, WEL=1. [Factory Default]
0
0
0
1
1
Hardware
Protected
When /WP pin is low the Status Register locked and cannot be
written to.
1
0
Hardware
Unprotected
When /WP pin is high the Status register is unlocked and can
be written to after a Write Enable instruction, WEL=1.
1
1
Power Supply Status Register is protected and cannot be written to again until
Lock-Down
X
X
the next power-down, power-up cycle.(1)
Status Register is permanently protected and cannot be written
to. (enabled by adding prefix command AAh, 55h)
One Time
Program(2)
X
X
1. When SRL =1 , a power-down, power-up cycle will change SRL =0 state.
2. Please contact Winbond for details regarding the special instruction sequence.
- 15 -
W25Q128JV
S15 S14 S13 S12 S11 S10
SUS CMP LB3 LB2 LB1 (R)
S9
S8
QE SRL
SUSPEND STATUS
(Status-Only)
COMPLEMENT PROTECT
(Volatile/Non-Volatile Writable)
SECURITY REGISTER LOCK BITS
(Volatile/Non-Volatile Writable)
Reserved
QUAD ENABLE
(Volatile/Non-Volatile Writable)
STATUS REGISTER Lock
(Volatile/Non-Volatile Writable)
Figure 4b. Status Register-2
7.1.2 Erase/Program Suspend Status (SUS) – Status Only
The Suspend Status bit is a read only bit in the status register (S15) that is set to 1 after executing a
Erase/Program Suspend (75h) instruction. The SUS status bit is cleared to 0 by Erase/Program Resume
(7Ah) instruction as well as a power-down, power-up cycle.
7.1.3 Security Register Lock Bits (LB3, LB2, LB1) – Volatile/Non-Volatile OTP Writable
The Security Register Lock Bits (LB3, LB2, LB1) are non-volatile One Time Program (OTP) bits in Status
Register (S13, S12, S11) that provide the write protect control and status to the Security Registers. The
default state of LB3-1 is 0, Security Registers are unlocked. LB3-1 can be set to 1 individually using the
Write Status Register instruction. LB3-1 are One Time Programmable (OTP), once it’s set to 1, the
corresponding 256-Byte Security Register will become read-only permanently.
7.1.4
Quad Enable (QE) – Volatile/Non-Volatile Writable
The Quad Enable (QE) bit is a non-volatile read/write bit in the status register (S9) that enables Quad SPI
operation. When the QE bit is set to a 0 state (factory default for part numbers with ordering options “IM” &
“JM”), the /HOLD are enabled, the device operates in Standard/Dual SPI modes. When the QE bit is set to
a 1 (factory fixed default for part numbers with ordering options “IQ” & “JQ”), the Quad IO2 and IO3 pins
are enabled, and /HOLD function is disabled, the device operates in Standard/Dual/Quad SPI modes.
Note: QE bit is set to a 0 state, factory default for part numbers with ordering options “IM” or ”JM”; please
see W25Q128JV-DTR data sheet.
Publication Release Date: March 27, 2018
- 16 -
Revision F
W25Q128JV
S23 S22
S21 S20 S19 S18 S17 S16
(R)
(R)
(R)
(R)
DRV1 DRV2 (R)
WPS
Reserved
Output Driver Strength
(Volatile/Non-Volatile Writable)
Reserved
Write Protect Selection
(Volatile/Non-Volatile Writable)
Reserved
Reserved
Figure 4c. Status Register-3
7.1.5 Write Protect Selection (WPS) – Volatile/Non-Volatile Writable
The WPS bit is used to select which Write Protect scheme should be used. When WPS=0, the device will
use the combination of CMP, SEC, TB, BP[2:0] bits to protect a specific area of the memory array. When
WPS=1, the device will utilize the Individual Block Locks to protect any individual sector or blocks. The
default value for all Individual Block Lock bits is 1 upon device power on or after reset.
7.1.6 Output Driver Strength (DRV1, DRV0) – Volatile/Non-Volatile Writable
The DRV1 & DRV0 bits are used to determine the output driver strength for the Read operations.
DRV1, DRV0
Driver Strength
100%
0, 0
0, 1
1, 0
1, 1
75%
50%
25% (default)
7.1.7 Reserved Bits – Non Functional
There are a few reserved Status Register bits that may be read out as a “0” or “1”. It is recommended to
ignore the values of those bits. During a “Write Status Register” instruction, the Reserved Bits can be
written as “0”, but there will not be any effects.
- 17 -
W25Q128JV
7.1.8
W25Q128JV Status Register Memory Protection (WPS = 0, CMP = 0)
STATUS REGISTER(1)
TB BP2 BP1 BP0
W25Q128JV (128M-BIT) MEMORY PROTECTION(3)
PROTECTED
BLOCK(S)
PROTECTED
ADDRESSES
PROTECTED
DENSITY
PROTECTED
PORTION(2)
SEC
X
0
0
0
0
0
0
X
0
0
0
0
0
0
0
0
0
0
1
1
1
0
0
1
1
0
0
1
0
1
0
1
0
1
0
NONE
NONE
NONE
256KB
512KB
1MB
NONE
252 thru 255
248 thru 255
240 thru 255
224 thru 255
192 thru 255
128 thru 255
FC0000h – FFFFFFh
F80000h – FFFFFFh
F00000h – FFFFFFh
E00000h – FFFFFFh
C00000h – FFFFFFh
800000h – FFFFFFh
Upper 1/64
Upper 1/32
Upper 1/16
Upper 1/8
Upper 1/4
Upper 1/2
2MB
4MB
8MB
0
0
0
0
0
0
X
1
1
1
1
1
1
X
0
0
0
1
1
1
1
0
1
1
0
0
1
1
1
0
1
0
1
0
1
0 thru 3
0 thru 7
000000h – 03FFFFh
000000h – 07FFFFh
000000h – 0FFFFFh
000000h – 1FFFFFh
000000h – 3FFFFFh
000000h – 7FFFFFh
000000h – FFFFFFh
256KB
512KB
1MB
Lower 1/64
Lower 1/32
Lower 1/16
Lower 1/8
Lower 1/4
Lower 1/2
ALL
0 thru 15
0 thru 31
0 thru 63
0 thru 127
0 thru 255
2MB
4MB
8MB
16MB
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
1
0
0
0
1
0
1
1
0
0
1
1
0
1
0
1
X
1
0
1
X
255
255
255
255
0
FFF000h – FFFFFFh
FFE000h – FFFFFFh
FFC000h – FFFFFFh
FF8000h – FFFFFFh
000000h – 000FFFh
000000h – 001FFFh
000000h – 003FFFh
000000h – 007FFFh
4KB
8KB
U - 1/4096
U - 1/2048
U - 1/1024
U - 1/512
L - 1/4096
L - 1/2048
L - 1/1024
L - 1/512
16KB
32KB
4KB
0
8KB
0
16KB
32KB
0
Notes:
1. X = don’t care
2. L = Lower; U = Upper
3. If any Erase or Program command specifies a memory region that contains protected data portion, this
command will be ignored.
Publication Release Date: March 27, 2018
- 18 -
Revision F
W25Q128JV
7.1.9
W25Q128JV Status Register Memory Protection (WPS = 0, CMP = 1)
STATUS REGISTER(1)
TB BP2 BP1 BP0
W25Q128JV (128M-BIT) MEMORY PROTECTION(3)
PROTECTED
BLOCK(S)
PROTECTED
ADDRESSES
PROTECTED
DENSITY
PROTECTED
PORTION(2)
SEC
X
0
0
0
0
0
0
X
0
0
0
0
0
0
0
0
0
0
1
1
1
0
0
1
1
0
0
1
0
1
0
1
0
1
0
0 thru 255
0 thru 251
0 thru 247
0 thru 239
0 thru 223
0 thru 191
0 thru 127
000000h - FFFFFFh
000000h - FBFFFFh
000000h – F7FFFFh
000000h - EFFFFFh
000000h - DFFFFFh
000000h - BFFFFFh
000000h - 7FFFFFh
16MB
16,128KB
15,872KB
15MB
ALL
Lower 63/64
Lower 31/32
Lower 15/16
Lower 7/8
Lower 3/4
Lower 1/2
14MB
12MB
8MB
0
0
0
0
0
0
X
1
1
1
1
1
1
X
0
0
0
1
1
1
1
0
1
1
0
0
1
1
1
0
1
0
1
0
1
4 thru 255
8 thru 255
16 thru 255
32 thru 255
64 thru 255
128 thru 255
NONE
040000h - FFFFFFh
080000h - FFFFFFh
100000h - FFFFFFh
200000h - FFFFFFh
400000h - FFFFFFh
800000h - FFFFFFh
NONE
16,128KB
15,872KB
15MB
Upper 63/64
Upper 31/32
Upper 15/16
Upper 7/8
Upper 3/4
Upper 1/2
NONE
14MB
12MB
8MB
NONE
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
1
0
0
0
1
0
1
1
0
0
1
1
0
1
0
1
X
1
0
1
X
0 thru 255
0 thru 255
0 thru 255
0 thru 255
0 thru 255
0 thru 255
0 thru 255
0 thru 255
000000h – FFEFFFh
000000h – FFDFFFh
000000h – FFBFFFh
000000h – FF7FFFh
001000h – FFFFFFh
002000h – FFFFFFh
004000h – FFFFFFh
008000h – FFFFFFh
16,380KB
16,376KB
16,368KB
16,352KB
16,380KB
16,376KB
16,368KB
16,352KB
L - 4095/4096
L - 2047/2048
L - 1023/1024
L - 511/512
U - 4095/4096
U - 2047/2048
U -1023/1024
U - 511/512
Notes:
1. X = don’t care
2. L = Lower; U = Upper
3. If any Erase or Program command specifies a memory region that contains protected data portion, this
command will be ignored.
- 19 -
W25Q128JV
7.1.10 W25Q128JV Individual Block Memory Protection (WPS=1)
Sector 15 (4KB)
Sector 14 (4KB)
Sector 1 (4KB)
Sector 0 (4KB)
Individual Block Locks:
32 Sectors (Top/Bottom)
254 Blocks
Block 254 (64KB)
Individual Block Lock:
36h + Address
Individual Block Unlock:
39h + Address
Read Block Lock:
3Dh + Address
Global Block Lock:
7Eh
Block 1 (64KB)
Global Block Unlock:
98h
Sector 15 (4KB)
Sector 14 (4KB)
Sector 1 (4KB)
Sector 0 (4KB)
Figure 4d. Individual Block/Sector Locks
Notes:
1. Individual Block/Sector protection is only valid when WPS=1.
2. All individual block/sector lock bits are set to 1 by default after power up, all memory array is protected.
Publication Release Date: March 27, 2018
Revision F
- 20 -
W25Q128JV
8. INSTRUCTIONS
The Standard/Dual/Quad SPI instruction set of the W25Q128JV consists of 47 basic instructions that are
fully controlled through the SPI bus (see Instruction Set Table1-2). Instructions are initiated with the falling
edge of Chip Select (/CS). The first byte of data clocked into the DI input provides the instruction code.
Data on the DI input is sampled on the rising edge of clock with most significant bit (MSB) first.
Instructions vary in length from a single byte to several bytes and may be followed by address bytes, data
bytes, dummy bytes (don’t care), and in some cases, a combination. Instructions are completed with the
rising edge of edge /CS. Clock relative timing diagrams for each instruction are included in Figures 5
through 57. All read instructions can be completed after any clocked bit. However, all instructions that
Write, Program or Erase must complete on a byte boundary (/CS driven high after a full 8-bits have been
clocked) otherwise the instruction will be ignored. This feature further protects the device from inadvertent
writes. Additionally, while the memory is being programmed or erased, or when the Status Register is
being written, all instructions except for Read Status Register will be ignored until the program or erase
cycle has completed.
8.1 Device ID and Instruction Set Tables
8.1.1 Manufacturer and Device Identification
MANUFACTURER ID
(MF7 - MF0)
Winbond Serial Flash
EFh
(ID15 - ID0)
9Fh
Device ID
(ID7 - ID0)
Instruction
ABh, 90h, 92h, 94h
W25Q128JV-IQ/JQ
W25Q128JV-IM*/JM*
17h
17h
4018h
7018h
Note: For DTR, QPI supporting, please refer to W25Q128JV DTR datasheet.
- 21 -
W25Q128JV
8.1.2
Instruction Set Table 1 (Standard SPI Instructions)(1)
Data Input Output
Byte 1
Byte 2
8
Byte 3
8
Byte 4
8
Byte 5
8
Byte 6
8
Byte 7
8
Number of Clock(1-1-1)
Write Enable
8
06h
50h
04h
Volatile SR Write Enable
Write Disable
Release Power-down / ID
Manufacturer/Device ID
JEDEC ID
ABh
90h
9Fh
4Bh
Dummy
Dummy
Dummy
Dummy
Dummy
00h
(ID7-ID0)(2)
(MF7-MF0)
(ID7-ID0)
(UID63-0)
(MF7-MF0)
Dummy
(ID15-ID8)
Dummy
(ID7-ID0)
Dummy
Read Unique ID
Dummy
Read Data
Fast Read
03h
0Bh
A23-A16
A23-A16
A15-A8
A15-A8
A7-A0
A7-A0
(D7-D0)
Dummy
(D7-D0)
D7-D0(3)
Page Program
02h
A23-A16
A15-A8
A7-A0
D7-D0
Sector Erase (4KB)
Block Erase (32KB)
Block Erase (64KB)
Chip Erase
20h
52h
A23-A16
A23-A16
A23-A16
A15-A8
A15-A8
A15-A8
A7-A0
A7-A0
A7-A0
D8h
C7h/60h
Read Status Register-1
Write Status Register-1(4)
Read Status Register-2
Write Status Register-2
Read Status Register-3
Write Status Register-3
05h
01h
35h
31h
15h
11h
(S7-S0)(2)
(S7-S0)(4)
(S15-S8)(2)
(S15-S8)
(S23-S16)(2)
(S23-S16)
Read SFDP Register
5Ah
44h
42h
48h
00
00
A7-A0
A7-A0
A7-A0
A7-A0
Dummy
(D7-D0)
Erase Security Register(5)
Program Security Register(5)
Read Security Register(5)
A23-A16
A23-A16
A23-A16
A15-A8
A15-A8
A15-A8
D7-D0
D7-D0(3)
(D7-D0)
Dummy
Global Block Lock
7Eh
98h
3Dh
36h
39h
Global Block Unlock
Read Block Lock
A23-A16
A23-A16
A23-A16
A15-A8
A15-A8
A15-A8
A7-A0
A7-A0
A7-A0
(L7-L0)
Individual Block Lock
Individual Block Unlock
Erase / Program Suspend
Erase / Program Resume
Power-down
75h
7Ah
B9h
Enable Reset
Reset Device
66h
99h
Publication Release Date: March 27, 2018
Revision F
- 22 -
W25Q128JV
8.1.3
Instruction Set Table 2 (Dual/Quad SPI Instructions)
Data Input Output
Number of Clock(1-1-2)
Byte 1
8
Byte 2
8
Byte 3
8
Byte 4
8
Byte 5
4
Byte 6
4
Byte 7
4
Byte 8
4
Byte 9
4
Fast Read Dual Output
Number of Clock(1-2-2)
Fast Read Dual I/O
3Bh
8
A23-A16
4
A15-A8
4
A7-A0
4
Dummy
4
Dummy
4
(D7-D0)(7)
4
4
4
2
BBh
92h
8
A23-A16(6)
A23-A16(6)
8
A15-A8(6)
A15-A8(6)
8
A7-A0(6)
00(6)
8
Dummy(11)
Dummy(11)
2
(D7-D0)(7)
Mftr./Device ID Dual I/O
Number of Clock(1-1-4)
Quad Input Page Program
Fast Read Quad Output
Number of Clock(1-4-4)
(MF7-MF0) (ID7-ID0)(7)
2
2
2
32h
6Bh
8
A23-A16
A23-A16
2(8)
A15-A8
A15-A8
2(8)
A7-A0
A7-A0
2(8)
(D7-D0)(9)
Dummy
2
(D7-D0)(3)
Dummy
2
…
Dummy
Dummy
(D7-D0)(10)
2
2
2
Mftr./Device ID Quad I/O
Fast Read Quad I/O
Set Burst with Wrap
94h
EBh
77h
A23-A16
A23-A16
A15-A8
A15-A8
Dummy
00
Dummy(11)
Dummy(11)
Dummy
Dummy
Dummy
Dummy
(MF7-MF0)
(D7-D0)
(ID7-ID0)
A7-A0
Dummy
Dummy
W8-W0
Notes:
1. Data bytes are shifted with Most Significant Bit first. Byte fields with data in parenthesis “( )” indicate data
output from the device on either 1, 2 or 4 IO pins.
2. The Status Register contents and Device ID will repeat continuously until /CS terminates the instruction.
3. At least one byte of data input is required for Page Program, Quad Page Program and Program Security
Registers, up to 256 bytes of data input. If more than 256 bytes of data are sent to the device, the
addressing will wrap to the beginning of the page and overwrite previously sent data.
4. Write Status Register-1 (01h) can also be used to program Status Register-1&2, see section 8.2.5.
5. Security Register Address:
Security Register 1: A23-16 = 00h; A15-8 = 10h; A7-0 = byte address
Security Register 2: A23-16 = 00h; A15-8 = 20h; A7-0 = byte address
Security Register 3: A23-16 = 00h; A15-8 = 30h; A7-0 = byte address
6. Dual SPI address input format:
IO0 = A22, A20, A18, A16, A14, A12, A10, A8 A6, A4, A2, A0, M6, M4, M2, M0
IO1 = A23, A21, A19, A17, A15, A13, A11, A9 A7, A5, A3, A1, M7, M5, M3, M1
7. Dual SPI data output format:
IO0 = (D6, D4, D2, D0)
IO1 = (D7, D5, D3, D1)
8. Quad SPI address input format:
IO0 = A20, A16, A12, A8, A4, A0, M4, M0
Set Burst with Wrap input format:
IO0 = x, x, x, x, x, x, W4, x
IO1 = x, x, x, x, x, x, W5, x
IO2 = x, x, x, x, x, x, W6, x
IO1 = A21, A17, A13, A9, A5, A1, M5, M1
IO2 = A22, A18, A14, A10, A6, A2, M6, M2
IO3 = A23, A19, A15, A11, A7, A3, M7, M3
IO3 = x, x, x, x, x, x, x,
x
9. Quad SPI data input/output format:
IO0 = (D4, D0, …..)
IO1 = (D5, D1, …..)
IO2 = (D6, D2, …..)
IO3 = (D7, D3, …..)
10. Fast Read Quad I/O data output format:
IO0 = (x, x, x, x, D4, D0, D4, D0)
IO1 = (x, x, x, x, D5, D1, D5, D1)
IO2 = (x, x, x, x, D6, D2, D6, D2)
IO3 = (x, x, x, x, D7, D3, D7, D3)
11. The first dummy is M7-M0 should be set to Fxh
- 23 -
W25Q128JV
8.2 Instruction Descriptions
8.2.1 Write Enable (06h)
The Write Enable instruction (Figure 5) sets the Write Enable Latch (WEL) bit in the Status Register to a
1. The WEL bit must be set prior to every Page Program, Quad Page Program, Sector Erase, Block
Erase, Chip Erase, Write Status Register and Erase/Program Security Registers instruction. The Write
Enable instruction is entered by driving /CS low, shifting the instruction code “06h” into the Data Input (DI)
pin on the rising edge of CLK, and then driving /CS high.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
Mode 3
Mode 0
CLK
Instruction (06h)
High Impedance
DI
(IO0)
DO
(IO1)
Figure 5. Write Enable Instruction for SPI Mode
8.2.2 Write Enable for Volatile Status Register (50h)
The non-volatile Status Register bits described in section 7.1 can also be written to as volatile bits. This
gives more flexibility to change the system configuration and memory protection schemes quickly without
waiting for the typical non-volatile bit write cycles or affecting the endurance of the Status Register non-
volatile bits. To write the volatile values into the Status Register bits, the Write Enable for Volatile Status
Register (50h) instruction must be issued prior to a Write Status Register (01h) instruction. Write Enable
for Volatile Status Register instruction (Figure 6) will not set the Write Enable Latch (WEL) bit, it is only
valid for the Write Status Register instruction to change the volatile Status Register bit values.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
Mode 3
Mode 0
CLK
Instruction (50h)
High Impedance
DI
(IO0)
DO
(IO1)
Figure 6. Write Enable for Volatile Status Register Instruction for SPI Mode
Publication Release Date: March 27, 2018
Revision F
- 24 -
W25Q128JV
8.2.3 Write Disable (04h)
The Write Disable instruction (Figure 7) resets the Write Enable Latch (WEL) bit in the Status Register to
a 0. The Write Disable instruction is entered by driving /CS low, shifting the instruction code “04h” into the
DI pin and then driving /CS high. Note that the WEL bit is automatically reset after Power-up and upon
completion of the Write Status Register, Erase/Program Security Registers, Page Program, Quad Page
Program, Sector Erase, Block Erase, Chip Erase and Reset instructions.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
Mode 3
Mode 0
CLK
Instruction (04h)
High Impedance
DI
(IO0)
DO
(IO1)
Figure 7. Write Disable Instruction for SPI Mode
8.2.4 Read Status Register-1 (05h), Status Register-2 (35h) & Status Register-3 (15h)
The Read Status Register instructions allow the 8-bit Status Registers to be read. The instruction is
entered by driving /CS low and shifting the instruction code “05h” for Status Register-1, “35h” for Status
Register-2 or “15h” for Status Register-3 into the DI pin on the rising edge of CLK. The status register bits
are then shifted out on the DO pin at the falling edge of CLK with most significant bit (MSB) first as shown
in Figure 8. Refer to section 7.1 for Status Register descriptions.
The Read Status Register instruction may be used at any time, even while a Program, Erase or Write
Status Register cycle is in progress. This allows the BUSY status bit to be checked to determine when the
cycle is complete and if the device can accept another instruction. The Status Register can be read
continuously, as shown in Figure 8. The instruction is completed by driving /CS high.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23
CLK
Instruction (05h/35h/15h)
High Impedance
DI
(IO0)
Status Register-1/2/3 out
Status Register-1/2/3 out
DO
(IO1)
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
7
= MSB
*
*
*
Figure 8a. Read Status Register Instruction
- 25 -
W25Q128JV
8.2.5
Write Status Register-1 (01h), Status Register-2 (31h) & Status Register-3 (11h)
The Write Status Register instruction allows the Status Registers to be written. The writable Status
Register bits include: SEC, TB, BP[2:0] in Status Register-1; CMP, LB[3:1], QE, SRL in Status Register-2;
DRV1, DRV0, WPS in Status Register-3. All other Status Register bit locations are read-only and will not
be affected by the Write Status Register instruction. LB[3:1] are non-volatile OTP bits, once it is set to 1, it
cannot be cleared to 0.
To write non-volatile Status Register bits, a standard Write Enable (06h) instruction must previously have
been executed for the device to accept the Write Status Register instruction (Status Register bit WEL
must equal 1). Once write enabled, the instruction is entered by driving /CS low, sending the instruction
code “01h/31h/11h”, and then writing the status register data byte as illustrated in Figure 9a.
To write volatile Status Register bits, a Write Enable for Volatile Status Register (50h) instruction must
have been executed prior to the Write Status Register instruction (Status Register bit WEL remains 0).
However, SRL and LB[3:1] cannot be changed from “1” to “0” because of the OTP protection for these
bits. Upon power off or the execution of a Software/Hardware Reset, the volatile Status Register bit values
will be lost, and the non-volatile Status Register bit values will be restored.
During non-volatile Status Register write operation (06h combined with 01h/31h/11h), after /CS is driven
high, the self-timed Write Status Register cycle will commence for a time duration of tW (See AC
Characteristics). While the Write Status Register cycle is in progress, the Read Status Register instruction
may still be accessed to check the status of the BUSY bit. The BUSY bit is a 1 during the Write Status
Register cycle and a 0 when the cycle is finished and ready to accept other instructions again. After the
Write Status Register cycle has finished, the Write Enable Latch (WEL) bit in the Status Register will be
cleared to 0.
During volatile Status Register write operation (50h combined with 01h/31h/11h), after /CS is driven high,
the Status Register bits will be refreshed to the new values within the time period of tSHSL2 (See AC
Characteristics). BUSY bit will remain 0 during the Status Register bit refresh period.
Refer to section 7.1 for Status Register descriptions.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15
Register-1/2/3 in
Mode 3
Mode 0
CLK
Instruction
(01h/31h/11h)
DI
(IO0)
7
6
5
4
3
2
1
0
*
High Impedance
DO
(IO1)
= MSB
*
Figure 9a. Write Status Register-1/2/3 Instruction
Publication Release Date: March 27, 2018
Revision F
- 26 -
W25Q128JV
The W25Q128JV is also backward compatible to Winbond’s previous generations of serial flash
memories, in which the Status Register-1&2 can be written using a single “Write Status Register-1 (01h)”
command. To complete the Write Status Register-1&2 instruction, the /CS pin must be driven high after
the sixteenth bit of data that is clocked in as shown in Figure 9b. If /CS is driven high after the eighth
clock, the Write Status Register-1 (01h) instruction will only program the Status Register-1, the Status
Register-2 will not be affected (Previous generations will clear CMP and QE bits).
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23
Mode 3
Mode 0
CLK
Instruction (01h)
Status Register 1 in
Status Register 2 in
DI
(IO0)
7
6
5
4
3
2
1
0
15 14 13 12 11 10
9
8
*
*
High Impedance
DO
(IO1)
= MSB
*
Figure 9b. Write Status Register-1/2 Instruction
- 27 -
W25Q128JV
8.2.6 Read Data (03h)
The Read Data instruction allows one or more data bytes to be sequentially read from the memory. The
instruction is initiated by driving the /CS pin low and then shifting the instruction code “03h” followed by a
24-bit address (A23-A0) into the DI pin. The code and address bits are latched on the rising edge of the
CLK pin. After the address is received, the data byte of the addressed memory location will be shifted out
on the DO pin at the falling edge of CLK with most significant bit (MSB) first. The address is automatically
incremented to the next higher address after each byte of data is shifted out allowing for a continuous
stream of data. This means that the entire memory can be accessed with a single instruction as long as
the clock continues. The instruction is completed by driving /CS high.
The Read Data instruction sequence is shown in Figure 14. If a Read Data instruction is issued while an
Erase, Program or Write cycle is in process (BUSY=1) the instruction is ignored and will not have any
effects on the current cycle. The Read Data instruction allows clock rates from D.C. to a maximum of fR
(see AC Electrical Characteristics).
The Read Data (03h) instruction is only supported in Standard SPI mode.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10
28 29 30 31 32 33 34 35 36 37 38 39
CLK
Instruction (03h)
24-Bit Address
DI
(IO0)
23 22 21
3
2
1
0
*
Data Out 1
High Impedance
DO
(IO1)
7
6
5
4
3
2
1
0
7
= MSB
*
*
Figure 14. Read Data Instruction
Publication Release Date: March 27, 2018
Revision F
- 28 -
W25Q128JV
8.2.7 Fast Read (0Bh)
The Fast Read instruction is similar to the Read Data instruction except that it can operate at the highest
possible frequency of FR (see AC Electrical Characteristics). This is accomplished by adding eight
“dummy” clocks after the 24-bit address as shown in Figure 16. The dummy clocks allow the devices
internal circuits additional time for setting up the initial address. During the dummy clocks the data value
on the DO pin is a “don’t care”.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10
28 29 30 31
CLK
Instruction (0Bh)
24-Bit Address
DI
(IO0)
23 22 21
3
2
1
0
*
High Impedance
DO
(IO1)
= MSB
*
/CS
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
CLK
Dummy Clocks
DI
(IO0)
0
Data Out 1
Data Out 2
High Impedance
DO
(IO1)
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
7
*
*
Figure 16a. Fast Read Instruction
- 29 -
W25Q128JV
8.2.8 Fast Read Dual Output (3Bh)
The Fast Read Dual Output (3Bh) instruction is similar to the standard Fast Read (0Bh) instruction except
that data is output on two pins; IO0 and IO1. This allows data to be transferred at twice the rate of standard
SPI devices. The Fast Read Dual Output instruction is ideal for quickly downloading code from Flash to
RAM upon power-up or for applications that cache code-segments to RAM for execution.
Similar to the Fast Read instruction, the Fast Read Dual Output instruction can operate at the highest
possible frequency of FR (see AC Electrical Characteristics). This is accomplished by adding eight
“dummy” clocks after the 24-bit address as shown in Figure 18. The dummy clocks allow the device's
internal circuits additional time for setting up the initial address. The input data during the dummy clocks is
“don’t care”. However, the IO0 pin should be high-impedance prior to the falling edge of the first data out
clock.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10
28 29 30 31
CLK
Instruction (3Bh)
24-Bit Address
DI
(IO0)
23 22 21
3
2
1
0
*
High Impedance
DO
(IO1)
= MSB
*
/CS
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
CLK
IO0 switches from
Dummy Clocks
Input to Output
DI
(IO0)
0
6
4
2
0
6
4
5
2
3
0
1
6
4
5
2
3
0
1
6
4
5
2
3
0
1
6
7
High Impedance
DO
(IO1)
7
5
3
1
7
7
7
Data Out 1
Data Out 2
Data Out 3
Data Out 4
*
*
*
*
Figure 18. Fast Read Dual Output Instruction
Publication Release Date: March 27, 2018
Revision F
- 30 -
W25Q128JV
8.2.9 Fast Read Quad Output (6Bh)
The Fast Read Quad Output (6Bh) instruction is similar to the Fast Read Dual Output (3Bh) instruction
except that data is output on four pins, IO0, IO1, IO2, and IO3. The Quad Enable (QE) bit in Status
Register-2 must be set to 1 before the device will accept the Fast Read Quad Output Instruction. The Fast
Read Quad Output Instruction allows data to be transferred at four times the rate of standard SPI devices.
The Fast Read Quad Output instruction can operate at the highest possible frequency of FR (see AC
Electrical Characteristics). This is accomplished by adding eight “dummy” clocks after the 24-bit address
as shown in Figure 20. The dummy clocks allow the device's internal circuits additional time for setting up
the initial address. The input data during the dummy clocks is “don’t care”. However, the IO pins should be
high-impedance prior to the falling edge of the first data out clock.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10
28 29 30 31
CLK
IO0
Instruction (6Bh)
24-Bit Address
23 22 21
3
2
1
0
*
High Impedance
High Impedance
High Impedance
IO1
IO2
IO3
= MSB
*
/CS
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
CLK
IO0 switches from
Dummy Clocks
Input to Output
0
4
5
6
7
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
IO0
IO1
IO2
IO3
High Impedance
High Impedance
High Impedance
Byte 1
Byte 2
Byte 3
Byte 4
Figure 20. Fast Read Quad Output Instruction
- 31 -
W25Q128JV
8.2.10 Fast Read Dual I/O (BBh)
The Fast Read Dual I/O (BBh) instruction allows for improved random access while maintaining two IO
pins, IO0 and IO1. It is similar to the Fast Read Dual Output (3Bh) instruction but with the capability to input
the Address bits (A23-0) two bits per clock. This reduced instruction overhead may allow for code
execution (XIP) directly from the Dual SPI in some applications.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23
CLK
Instruction (BBh)
A23-16
A15-8
A7-0
M7-0
DI
(IO0)
22 20 18 16 14 12 10
8
9
6
7
4
2
0
1
6
4
2
0
1
DO
(IO1)
23 21 19 17 15 13 11
5
3
7
5
3
*
*
= MSB
*
/CS
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
CLK
IOs switch from
Input to Output
DI
(IO0)
0
1
6
4
5
2
0
6
4
5
2
0
1
6
4
5
2
0
1
6
4
5
2
0
1
6
7
DO
(IO1)
7
3
1
7
3
7
3
7
3
*
*
*
*
Byte 1
Byte 2
Byte 3
Byte 4
Figure 22a. Fast Read Dual I/O Instruction (M7-M0 should be set to Fxh)
Publication Release Date: March 27, 2018
Revision F
- 32 -
W25Q128JV
8.2.11 Fast Read Quad I/O (EBh)
The Fast Read Quad I/O (EBh) instruction is similar to the Fast Read Dual I/O (BBh) instruction except
that address and data bits are input and output through four pins IO0, IO1, IO2 and IO3 and four Dummy
clocks are required in SPI mode prior to the data output. The Quad I/O dramatically reduces instruction
overhead allowing faster random access for code execution (XIP) directly from the Quad SPI. The Quad
Enable bit (QE) of Status Register-2 must be set to enable the Fast Read Quad I/O Instruction.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23
CLK
IOs switch from
Input to Output
A23-16
A15-8
A7-0
M7-0
Dummy
Dummy
Instruction (EBh)
20 16 12
21 17 13
8
9
4
0
1
2
3
4
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
IO0
IO1
IO2
IO3
5
6
7
5
6
7
22 18 14 10
23 19 15 11
Byte 1
Byte 2
Byte 3
Figure 24a. Fast Read Quad I/O Instruction (M7-M0 should be set to Fxh)
- 33 -
W25Q128JV
Fast Read Quad I/O with “8/16/32/64-Byte Wrap Around” in Standard SPI mode
The Fast Read Quad I/O instruction can also be used to access a specific portion within a page by issuing
a “Set Burst with Wrap” (77h) command prior to EBh. The “Set Burst with Wrap” (77h) command can
either enable or disable the “Wrap Around” feature for the following EBh commands. When “Wrap
Around” is enabled, the data being accessed can be limited to either an 8, 16, 32 or 64-byte section of a
256-byte page. The output data starts at the initial address specified in the instruction, once it reaches the
ending boundary of the 8/16/32/64-byte section, the output will wrap around to the beginning boundary
automatically until /CS is pulled high to terminate the command.
The Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then
fill the cache afterwards within a fixed length (8/16/32/64-byte) of data without issuing multiple read
commands.
The “Set Burst with Wrap” instruction allows three “Wrap Bits”, W6-4 to be set. The W4 bit is used to
enable or disable the “Wrap Around” operation while W6-5 are used to specify the length of the wrap
around section within a page. Refer to section 8.2.37 for detail descriptions.
Publication Release Date: March 27, 2018
- 34 -
Revision F
W25Q128JV
8.2.12 Set Burst with Wrap (77h)
In Standard SPI mode, the Set Burst with Wrap (77h) instruction is used in conjunction with “Fast Read
Quad I/O” instruction to access a fixed length of 8/16/32/64-byte section within a 256-byte page. Certain
applications can benefit from this feature and improve the overall system code execution performance.
Similar to a Quad I/O instruction, the Set Burst with Wrap instruction is initiated by driving the /CS pin low
and then shifting the instruction code “77h” followed by 24 dummy bits and 8 “Wrap Bits”, W7-0. The
instruction sequence is shown in Figure 28. Wrap bit W7 and the lower nibble W3-0 are not used.
W4 = 0
Wrap Around
W4 =1 (DEFAULT)
W6, W5
Wrap Length
Wrap Around
Wrap Length
0
0
1
1
0
1
0
1
Yes
Yes
Yes
Yes
8-byte
16-byte
32-byte
64-byte
No
No
No
No
N/A
N/A
N/A
N/A
Once W6-4 is set by a Set Burst with Wrap instruction, all the following “Fast Read Quad I/O” instruction
will use the W6-4 setting to access the 8/16/32/64-byte section within any page. To exit the “Wrap Around”
function and return to normal read operation, another Set Burst with Wrap instruction should be issued to
set W4 = 1. The default value of W4 upon power on or after a software/hardware reset is 1.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15
Mode 3
Mode 0
CLK
don't
care
don't
care
don't
care
Wrap Bit
Instruction (77h)
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
w4
w5
w6
X
X
X
X
X
IO0
IO1
IO2
IO3
X
X
X
X
X
X
X
X
X
Figure 28. Set Burst with Wrap Instruction
- 35 -
W25Q128JV
8.2.13 Page Program (02h)
The Page Program instruction allows from one byte to 256 bytes (a page) of data to be programmed at
previously erased (FFh) memory locations. A Write Enable instruction must be executed before the device
will accept the Page Program Instruction (Status Register bit WEL= 1). The instruction is initiated by
driving the /CS pin low then shifting the instruction code “02h” followed by a 24-bit address (A23-A0) and
at least one data byte, into the DI pin. The /CS pin must be held low for the entire length of the instruction
while data is being sent to the device. The Page Program instruction sequence is shown in Figure 29.
If an entire 256 byte page is to be programmed, the last address byte (the 8 least significant address bits)
should be set to 0. If the last address byte is not zero, and the number of clocks exceeds the remaining
page length, the addressing will wrap to the beginning of the page. In some cases, less than 256 bytes (a
partial page) can be programmed without having any effect on other bytes within the same page. One
condition to perform a partial page program is that the number of clocks cannot exceed the remaining
page length. If more than 256 bytes are sent to the device the addressing will wrap to the beginning of the
page and overwrite previously sent data.
As with the write and erase instructions, the /CS pin must be driven high after the eighth bit of the last byte
has been latched. If this is not done the Page Program instruction will not be executed. After /CS is driven
high, the self-timed Page Program instruction will commence for a time duration of tpp (See AC
Characteristics). While the Page Program cycle is in progress, the Read Status Register instruction may
still be accessed for checking the status of the BUSY bit. The BUSY bit is a 1 during the Page Program
cycle and becomes a 0 when the cycle is finished and the device is ready to accept other instructions
again. After the Page Program cycle has finished the Write Enable Latch (WEL) bit in the Status Register
is cleared to 0. The Page Program instruction will not be executed if the addressed page is protected by
the Block Protect (CMP, SEC, TB, BP2, BP1, and BP0) bits or the Individual Block/Sector Locks.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10
28 29 30 31 32 33 34 35 36 37 38 39
CLK
Instruction (02h)
24-Bit Address
Data Byte 1
DI
(IO0)
23 22 21
3
2
1
0
7
6
5
4
3
2
1
0
*
*
= MSB
*
/CS
39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
Mode 3
Mode 0
CLK
Data Byte 2
Data Byte 3
Data Byte 256
DI
(IO0)
0
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
*
*
*
Figure 29a. Page Program Instruction
Publication Release Date: March 27, 2018
Revision F
- 36 -
W25Q128JV
8.2.14 Quad Input Page Program (32h)
The Quad Page Program instruction allows up to 256 bytes of data to be programmed at previously
erased (FFh) memory locations using four pins: IO0, IO1, IO2, and IO3. The Quad Page Program can
improve performance for PROM Programmer and applications that have slow clock speeds <5MHz.
Systems with faster clock speed will not realize much benefit for the Quad Page Program instruction since
the inherent page program time is much greater than the time it take to clock-in the data.
To use Quad Page Program the Quad Enable (QE) bit in Status Register-2 must be set to 1. A Write
Enable instruction must be executed before the device will accept the Quad Page Program instruction
(Status Register-1, WEL=1). The instruction is initiated by driving the /CS pin low then shifting the
instruction code “32h” followed by a 24-bit address (A23-A0) and at least one data byte, into the IO pins.
The /CS pin must be held low for the entire length of the instruction while data is being sent to the device.
All other functions of Quad Page Program are identical to standard Page Program. The Quad Page
Program instruction sequence is shown in Figure 30.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10
28 29 30 31
CLK
IO0
Instruction (32h)
24-Bit Address
23 22 21
3
2
1
0
*
IO1
IO2
IO3
= MSB
*
/CS
31 32 33 34 35 36 37
Mode 3
Mode 0
CLK
Byte
253
Byte
254
Byte
255
Byte
256
Byte 1
Byte 2
Byte 3
0
4
5
6
0
1
2
3
4
5
6
0
1
2
3
4
5
6
0
1
2
3
4
0
1
2
3
4
5
6
0
1
2
3
4
0
1
2
3
4
0
1
2
3
IO0
IO1
IO2
IO3
5
6
5
6
5
6
7
7
7
7
7
7
7
*
*
*
*
*
*
*
Figure 30. Quad Input Page Program Instruction
- 37 -
W25Q128JV
8.2.15 Sector Erase (20h)
The Sector Erase instruction sets all memory within a specified sector (4K-bytes) to the erased state of all
1s (FFh). A Write Enable instruction must be executed before the device will accept the Sector Erase
Instruction (Status Register bit WEL must equal 1). The instruction is initiated by driving the /CS pin low
and shifting the instruction code “20h” followed a 24-bit sector address (A23-A0). The Sector Erase
instruction sequence is shown in Figure 31a.
The /CS pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the
Sector Erase instruction will not be executed. After /CS is driven high, the self-timed Sector Erase
instruction will commence for a time duration of tSE (See AC Characteristics). While the Sector Erase
cycle is in progress, the Read Status Register instruction may still be accessed for checking the status of
the BUSY bit. The BUSY bit is a 1 during the Sector Erase cycle and becomes a 0 when the cycle is
finished and the device is ready to accept other instructions again. After the Sector Erase cycle has
finished the Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Sector Erase
instruction will not be executed if the addressed page is protected by the Block Protect (CMP, SEC, TB,
BP2, BP1, and BP0) bits or the Individual Block/Sector Locks.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
29 30 31
Mode 3
Mode 0
CLK
Instruction (20h)
24-Bit Address
DI
(IO0)
23 22
2
1
0
*
High Impedance
DO
(IO1)
= MSB
*
Figure 31a. Sector Erase Instruction
Publication Release Date: March 27, 2018
Revision F
- 38 -
W25Q128JV
8.2.16 32KB Block Erase (52h)
The Block Erase instruction sets all memory within a specified block (32K-bytes) to the erased state of all
1s (FFh). A Write Enable instruction must be executed before the device will accept the Block Erase
Instruction (Status Register bit WEL must equal 1). The instruction is initiated by driving the /CS pin low
and shifting the instruction code “52h” followed a 24-bit block address (A23-A0). The Block Erase
instruction sequence is shown in Figure 32a.
The /CS pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the
Block Erase instruction will not be executed. After /CS is driven high, the self-timed Block Erase instruction
will commence for a time duration of tBE1 (See AC Characteristics). While the Block Erase cycle is in
progress, the Read Status Register instruction may still be accessed for checking the status of the BUSY
bit. The BUSY bit is a 1 during the Block Erase cycle and becomes a 0 when the cycle is finished and the
device is ready to accept other instructions again. After the Block Erase cycle has finished the Write
Enable Latch (WEL) bit in the Status Register is cleared to 0. The Block Erase instruction will not be
executed if the addressed page is protected by the Block Protect (CMP, SEC, TB, BP2, BP1, and BP0)
bits or the Individual Block/Sector Locks.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
29 30 31
Mode 3
Mode 0
CLK
Instruction (52h)
24-Bit Address
DI
(IO0)
23 22
2
1
0
*
High Impedance
DO
(IO1)
= MSB
*
Figure 32a. 32KB Block Erase Instruction
- 39 -
W25Q128JV
8.2.17 64KB Block Erase (D8h)
The Block Erase instruction sets all memory within a specified block (64K-bytes) to the erased state of all
1s (FFh). A Write Enable instruction must be executed before the device will accept the Block Erase
Instruction (Status Register bit WEL must equal 1). The instruction is initiated by driving the /CS pin low
and shifting the instruction code “D8h” followed a 24-bit block address (A23-A0). The Block Erase
instruction sequence is shown in Figure 33a.
The /CS pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the
Block Erase instruction will not be executed. After /CS is driven high, the self-timed Block Erase instruction
will commence for a time duration of tBE (See AC Characteristics). While the Block Erase cycle is in
progress, the Read Status Register instruction may still be accessed for checking the status of the BUSY
bit. The BUSY bit is a 1 during the Block Erase cycle and becomes a 0 when the cycle is finished and the
device is ready to accept other instructions again. After the Block Erase cycle has finished the Write
Enable Latch (WEL) bit in the Status Register is cleared to 0. The Block Erase instruction will not be
executed if the addressed page is protected by the Block Protect (CMP, SEC, TB, BP2, BP1, and BP0)
bits or the Individual Block/Sector Locks.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
29 30 31
Mode 3
Mode 0
CLK
Instruction (D8h)
24-Bit Address
DI
(IO0)
23 22
2
1
0
*
High Impedance
DO
(IO1)
= MSB
*
Figure 33a. 64KB Block Erase Instruction
Publication Release Date: March 27, 2018
Revision F
- 40 -
W25Q128JV
8.2.18 Chip Erase (C7h / 60h)
The Chip Erase instruction sets all memory within the device to the erased state of all 1s (FFh). A Write
Enable instruction must be executed before the device will accept the Chip Erase Instruction (Status
Register bit WEL must equal 1). The instruction is initiated by driving the /CS pin low and shifting the
instruction code “C7h” or “60h”. The Chip Erase instruction sequence is shown in Figure 34.
The /CS pin must be driven high after the eighth bit has been latched. If this is not done the Chip Erase
instruction will not be executed. After /CS is driven high, the self-timed Chip Erase instruction will
commence for a time duration of tCE (See AC Characteristics). While the Chip Erase cycle is in progress,
the Read Status Register instruction may still be accessed to check the status of the BUSY bit. The BUSY
bit is a 1 during the Chip Erase cycle and becomes a 0 when finished and the device is ready to accept
other instructions again. After the Chip Erase cycle has finished the Write Enable Latch (WEL) bit in the
Status Register is cleared to 0. The Chip Erase instruction will not be executed if any memory region is
protected by the Block Protect (CMP, SEC, TB, BP2, BP1, and BP0) bits or the Individual Block/Sector
Locks.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
Mode 3
Mode 0
CLK
Instruction (C7h/60h)
High Impedance
DI
(IO0)
DO
(IO1)
Figure 34. Chip Erase Instruction Sequence Diagram
- 41 -
W25Q128JV
8.2.19 Erase / Program Suspend (75h)
The Erase/Program Suspend instruction “75h”, allows the system to interrupt a Sector or Block Erase
operation or a Page Program operation and then read from or program/erase data to, any other sectors or
blocks. The Erase/Program Suspend instruction sequence is shown in Figure 35a.
The Write Status Register instruction (01h) and Erase instructions (20h, 52h, D8h, C7h, 60h, 44h) are not
allowed during Erase Suspend. Erase Suspend is valid only during the Sector or Block erase operation. If
written during the Chip Erase operation, the Erase Suspend instruction is ignored. The Write Status
Register instruction (01h) and Program instructions (02h, 32h, 42h) are not allowed during Program
Suspend. Program Suspend is valid only during the Page Program or Quad Page Program operation.
The Erase/Program Suspend instruction “75h” will be accepted by the device only if the SUS bit in the
Status Register equals to 0 and the BUSY bit equals to 1 while a Sector or Block Erase or a Page
Program operation is on-going. If the SUS bit equals to 1 or the BUSY bit equals to 0, the Suspend
instruction will be ignored by the device. A maximum of time of “tSUS” (See AC Characteristics) is required
to suspend the erase or program operation. The BUSY bit in the Status Register will be cleared from 1 to
0 within “tSUS” and the SUS bit in the Status Register will be set from 0 to 1 immediately after
Erase/Program Suspend. For a previously resumed Erase/Program operation, it is also required that the
Suspend instruction “75h” is not issued earlier than a minimum of time of “tSUS” following the preceding
Resume instruction “7Ah”.
Unexpected power off during the Erase/Program suspend state will reset the device and release the
suspend state. SUS bit in the Status Register will also reset to 0. The data within the page, sector or block
that was being suspended may become corrupted. It is recommended for the user to implement system
design techniques against the accidental power interruption and preserve data integrity during
erase/program suspend state.
/CS
tSUS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
Mode 3
Mode 0
CLK
Instruction (75h)
High Impedance
DI
(IO0)
DO
(IO1)
Accept instructions
Figure 35a. Erase/Program Suspend Instruction
Publication Release Date: March 27, 2018
Revision F
- 42 -
W25Q128JV
8.2.20 Erase / Program Resume (7Ah)
The Erase/Program Resume instruction “7Ah” must be written to resume the Sector or Block Erase
operation or the Page Program operation after an Erase/Program Suspend. The Resume instruction “7Ah”
will be accepted by the device only if the SUS bit in the Status Register equals to 1 and the BUSY bit
equals to 0. After issued the SUS bit will be cleared from 1 to 0 immediately, the BUSY bit will be set from
0 to 1 within 200ns and the Sector or Block will complete the erase operation or the page will complete the
program operation. If the SUS bit equals to 0 or the BUSY bit equals to 1, the Resume instruction “7Ah”
will be ignored by the device. The Erase/Program Resume instruction sequence is shown in Figure 36a.
Resume instruction is ignored if the previous Erase/Program Suspend operation was interrupted by
unexpected power off. It is also required that a subsequent Erase/Program Suspend instruction not to be
issued within a minimum of time of “tSUS” following a previous Resume instruction.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
Mode 3
Mode 0
CLK
Instruction (7Ah)
DI
(IO0)
Resume previously
suspended Program or
Erase
Figure 36a. Erase/Program Resume Instruction
- 43 -
W25Q128JV
8.2.21 Power-down (B9h)
Although the standby current during normal operation is relatively low, standby current can be further
reduced with the Power-down instruction. The lower power consumption makes the Power-down
instruction especially useful for battery powered applications (See ICC1 and ICC2 in AC Characteristics).
The instruction is initiated by driving the /CS pin low and shifting the instruction code “B9h” as shown in
Figure 37a.
The /CS pin must be driven high after the eighth bit has been latched. If this is not done the Power-down
instruction will not be executed. After /CS is driven high, the power-down state will entered within the time
duration of tDP (See AC Characteristics). While in the power-down state only the Release Power-down /
Device ID (ABh) instruction, which restores the device to normal operation, will be recognized. All other
instructions are ignored. This includes the Read Status Register instruction, which is always available
during normal operation. Ignoring all but one instruction makes the Power Down state a useful condition
for securing maximum write protection. The device always powers-up in the normal operation with the
standby current of ICC1.
/CS
tDP
Mode 3
Mode 0
0
1
2
3
4
5
6
7
Mode 3
Mode 0
CLK
Instruction (B9h)
DI
(IO0)
Stand-by current
Power-down current
Figure 37a. Deep Power-down Instruction
Publication Release Date: March 27, 2018
Revision F
- 44 -
W25Q128JV
8.2.22 Release Power-down / Device ID (ABh)
The Release from Power-down / Device ID instruction is a multi-purpose instruction. It can be used to
release the device from the power-down state, or obtain the devices electronic identification (ID) number.
To release the device from the power-down state, the instruction is issued by driving the /CS pin low,
shifting the instruction code “ABh” and driving /CS high as shown in Figure 38a. Release from power-down
will take the time duration of tRES1 (See AC Characteristics) before the device will resume normal
operation and other instructions are accepted. The /CS pin must remain high during the tRES1 time
duration.
When used only to obtain the Device ID while not in the power-down state, the instruction is initiated by
driving the /CS pin low and shifting the instruction code “ABh” followed by 3-dummy bytes. The Device ID
bits are then shifted out on the falling edge of CLK with most significant bit (MSB) first. The Device ID
value for the W25Q128JV is listed in Manufacturer and Device Identification table. The Device ID can be
read continuously. The instruction is completed by driving /CS high.
When used to release the device from the power-down state and obtain the Device ID, the instruction is
the same as previously described, and shown in Figure 38c, except that after /CS is driven high it must
remain high for a time duration of tRES2 (See AC Characteristics). After this time duration the device will
resume normal operation and other instructions will be accepted. If the Release from Power-down /
Device ID instruction is issued while an Erase, Program or Write cycle is in process (when BUSY equals
1) the instruction is ignored and will not have any effects on the current cycle.
/CS
tRES1
Mode 3
Mode 0
0
1
2
3
4
5
6
7
Mode 3
Mode 0
CLK
Instruction (ABh)
DI
(IO0)
Power-down current
Stand-by current
Figure 38a. Release Power-down Instruction
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
29 30 31 32 33 34 35 36 37 38
Mode 3
Mode 0
tRES2
CLK
Instruction (ABh)
3 Dummy Bytes
DI
(IO0)
23 22
2
1
0
Device ID
*
High Impedance
DO
(IO1)
7
6
5
4
3
2
1
0
*
= MSB
Power-down current
Stand-by current
*
Figure 38c. Release Power-down / Device ID Instruction
- 45 -
W25Q128JV
8.2.23 Read Manufacturer / Device ID (90h)
The Read Manufacturer/Device ID instruction is an alternative to the Release from Power-down / Device
ID instruction that provides both the JEDEC assigned manufacturer ID and the specific device ID.
The Read Manufacturer/Device ID instruction is very similar to the Release from Power-down / Device ID
instruction. The instruction is initiated by driving the /CS pin low and shifting the instruction code “90h”
followed by a 24-bit address (A23-A0) of 000000h. After which, the Manufacturer ID for Winbond (EFh)
and the Device ID are shifted out on the falling edge of CLK with most significant bit (MSB) first as shown
in Figure 39. The Device ID values for the W25Q128JV are listed in Manufacturer and Device
Identification table. The instruction is completed by driving /CS high.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10
28 29 30 31
CLK
Instruction (90h)
Address (000000h)
DI
(IO0)
23 22 21
3
2
1
0
*
High Impedance
DO
(IO1)
= MSB
*
/CS
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
Mode 3
Mode 0
CLK
DI
(IO0)
0
DO
(IO1)
7
6
5
4
3
2
1
0
Manufacturer ID (EFh)
Device ID
*
Figure 39. Read Manufacturer / Device ID Instruction
Publication Release Date: March 27, 2018
Revision F
- 46 -
W25Q128JV
8.2.24 Read Manufacturer / Device ID Dual I/O (92h)
The Read Manufacturer / Device ID Dual I/O instruction is an alternative to the Read Manufacturer /
Device ID instruction that provides both the JEDEC assigned manufacturer ID and the specific device ID
at 2x speed.
The Read Manufacturer / Device ID Dual I/O instruction is similar to the Fast Read Dual I/O instruction.
The instruction is initiated by driving the /CS pin low and shifting the instruction code “92h” followed by a
24-bit address (A23-A0) of 000000h, but with the capability to input the Address bits two bits per clock.
After which, the Manufacturer ID for Winbond (EFh) and the Device ID are shifted out 2 bits per clock on
the falling edge of CLK with most significant bits (MSB) first as shown in Figure 40. The Device ID values
for the W25Q128JV are listed in Manufacturer and Device Identification table. The Manufacturer and
Device IDs can be read continuously, alternating from one to the other. The instruction is completed by
driving /CS high.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23
CLK
A23-16
A15-8
A7-0 (00h)
M7-0
Instruction (92h)
High Impedance
DI
(IO0)
6
4
2
0
1
6
4
2
0
1
6
4
2
0
1
6
4
2
0
1
DO
(IO1)
7
5
3
7
5
3
7
5
3
7
5
3
= MSB
*
*
*
*
*
/CS
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
Mode 3
Mode 0
CLK
IOs switch from
Input to Output
DI
(IO0)
0
1
6
4
5
2
0
6
4
5
2
3
0
1
6
4
5
2
3
0
1
6
4
5
2
3
0
1
DO
(IO1)
7
3
1
7
7
7
MFR ID
(repeat)
Device ID
(repeat)
*
*
*
*
MFR ID
Device ID
Figure 40. Read Manufacturer / Device ID Dual I/O Instruction
Note:
The “Continuous Read Mode” bits M(7-0) must be set to Fxh to be compatible with Fast Read Dual I/O instruction.
- 47 -
W25Q128JV
8.2.25 Read Manufacturer / Device ID Quad I/O (94h)
The Read Manufacturer / Device ID Quad I/O instruction is an alternative to the Read Manufacturer /
Device ID instruction that provides both the JEDEC assigned manufacturer ID and the specific device ID
at 4x speed.
The Read Manufacturer / Device ID Quad I/O instruction is similar to the Fast Read Quad I/O instruction.
The instruction is initiated by driving the /CS pin low and shifting the instruction code “94h” followed by a
four clock dummy cycles and then a 24-bit address (A23-A0) of 000000h, but with the capability to input
the Address bits four bits per clock. After which, the Manufacturer ID for Winbond (EFh) and the Device ID
are shifted out four bits per clock on the falling edge of CLK with most significant bit (MSB) first as shown
in Figure 41. The Device ID values for the W25Q128JV are listed in Manufacturer and Device
Identification table. The Manufacturer and Device IDs can be read continuously, alternating from one to
the other. The instruction is completed by driving /CS high.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23
CLK
A7-0
(00h)
IOs switch from
Input to Output
A23-16
A15-8
M7-0
Dummy
Dummy
Instruction (94h)
4
5
6
7
0
1
2
3
4
0
1
2
3
4
0
1
2
3
4
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
0
1
2
3
IO0
IO1
IO2
IO3
High Impedance
High Impedance
High Impedance
5
6
7
5
6
7
5
6
7
MFR ID Device ID
/CS
23 24 25 26 27 28 29 30
Mode 3
Mode 0
CLK
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
0
1
2
3
IO0
IO1
IO2
IO3
MFR ID Device ID MFR ID Device ID
(repeat) (repeat) (repeat) (repeat)
Figure 41. Read Manufacturer / Device ID Quad I/O Instruction
Note:
The “Continuous Read Mode” bits M(7-0) must be set to Fxh to be compatible with Fast Read Quad I/O instruction.
Publication Release Date: March 27, 2018
- 48 -
Revision F
W25Q128JV
8.2.26 Read Unique ID Number (4Bh)
The Read Unique ID Number instruction accesses a factory-set read-only 64-bit number that is unique to
each W25Q128JV device. The ID number can be used in conjunction with user software methods to help
prevent copying or cloning of a system. The Read Unique ID instruction is initiated by driving the /CS pin
low and shifting the instruction code “4Bh” followed by a four bytes of dummy clocks. After which, the 64-
bit ID is shifted out on the falling edge of CLK as shown in Figure 42.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23
CLK
Instruction (4Bh)
Dummy Byte 1
Dummy Byte 2
DI
(IO0)
High Impedance
DO
(IO1)
/CS
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42
Mode 3
Mode 0
CLK
Dummy Byte 3
Dummy Byte 4
DI
(IO0)
High Impedance
DO
(IO1)
63 62 61
2
1
0
= MSB
64-bit Unique Serial Number
*
*
Figure 42. Read Unique ID Number Instruction
- 49 -
W25Q128JV
8.2.27 Read JEDEC ID (9Fh)
For compatibility reasons, the W25Q128JV provides several instructions to electronically determine the
identity of the device. The Read JEDEC ID instruction is compatible with the JEDEC standard for SPI
compatible serial memories that was adopted in 2003. The instruction is initiated by driving the /CS pin low
and shifting the instruction code “9Fh”. The JEDEC assigned Manufacturer ID byte for Winbond (EFh) and
two Device ID bytes, Memory Type (ID15-ID8) and Capacity (ID7-ID0) are then shifted out on the falling
edge of CLK with most significant bit (MSB) first as shown in Figure 43a. For memory type and capacity
values refer to Manufacturer and Device Identification table.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15
CLK
Instruction (9Fh)
High Impedance
DI
(IO0)
Manufacturer ID (EFh)
DO
(IO1)
= MSB
*
/CS
15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
Mode 3
Mode 0
CLK
DI
(IO0)
Memory Type ID15-8
Capacity ID7-0
DO
(IO1)
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
*
*
Figure 43a. Read JEDEC ID Instruction
Publication Release Date: March 27, 2018
Revision F
- 50 -
W25Q128JV
8.2.28 Read SFDP Register (5Ah)
The W25Q128JV features a 256-Byte Serial Flash Discoverable Parameter (SFDP) register that contains
information about device configurations, available instructions and other features. The SFDP parameters
are stored in one or more Parameter Identification (PID) tables. Currently only one PID table is specified,
but more may be added in the future. The Read SFDP Register instruction is compatible with the SFDP
standard initially established in 2010 for PC and other applications, as well as the JEDEC standard
JESD216-serials that is published in 2011. Most Winbond SpiFlash Memories shipped after June 2011
(date code 1124 and beyond) support the SFDP feature as specified in the applicable datasheet.
The Read SFDP instruction is initiated by driving the /CS pin low and shifting the instruction code “5Ah”
followed by a 24-bit address (A23-A0)(1) into the DI pin. Eight “dummy” clocks are also required before the
SFDP register contents are shifted out on the falling edge of the 40th CLK with most significant bit (MSB)
first as shown in Figure 44. For SFDP register values and descriptions, please refer to the Winbond
Application Note for SFDP Definition Table.
Note 1: A23-A8 = 0; A7-A0 are used to define the starting byte address for the 256-Byte SFDP Register.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10
28 29 30 31
CLK
Instruction (5Ah)
24-Bit Address
DI
(IO0)
23 22 21
3
2
1
0
*
High Impedance
DO
(IO1)
/CS
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
CLK
Dummy Byte
DI
(IO0)
0
7
6
5
4
3
2
1
0
Data Out 1
Data Out 2
High Impedance
DO
(IO1)
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
7
= MSB
*
*
*
Figure 44. Read SFDP Register Instruction Sequence Diagram
- 51 -
W25Q128JV
8.2.29 Erase Security Registers (44h)
The W25Q128JV offers three 256-byte Security Registers which can be erased and programmed
individually. These registers may be used by the system manufacturers to store security and other
important information separately from the main memory array.
The Erase Security Register instruction is similar to the Sector Erase instruction. A Write Enable
instruction must be executed before the device will accept the Erase Security Register Instruction (Status
Register bit WEL must equal 1). The instruction is initiated by driving the /CS pin low and shifting the
instruction code “44h” followed by a 24-bit address (A23-A0) to erase one of the three security registers.
ADDRESS
A23-16
00h
A15-12
0 0 0 1
0 0 1 0
0 0 1 1
A11-8
0 0 0 0
0 0 0 0
0 0 0 0
A7-0
Security Register #1
Security Register #2
Security Register #3
Don’t Care
Don’t Care
Don’t Care
00h
00h
The Erase Security Register instruction sequence is shown in Figure 45. The /CS pin must be driven high
after the eighth bit of the last byte has been latched. If this is not done the instruction will not be executed.
After /CS is driven high, the self-timed Erase Security Register operation will commence for a time
duration of tSE (See AC Characteristics). While the Erase Security Register cycle is in progress, the Read
Status Register instruction may still be accessed for checking the status of the BUSY bit. The BUSY bit is
a 1 during the erase cycle and becomes a 0 when the cycle is finished and the device is ready to accept
other instructions again. After the Erase Security Register cycle has finished the Write Enable Latch
(WEL) bit in the Status Register is cleared to 0. The Security Register Lock Bits (LB3-1) in the Status
Register-2 can be used to OTP protect the security registers. Once a lock bit is set to 1, the corresponding
security register will be permanently locked, Erase Security Register instruction to that register will be
ignored (Refer to section 7.1.9 for detail descriptions).
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
29 30 31
Mode 3
Mode 0
CLK
Instruction (44h)
24-Bit Address
DI
(IO0)
23 22
2
1
0
*
High Impedance
DO
(IO1)
= MSB
*
Figure 45. Erase Security Registers Instruction
Publication Release Date: March 27, 2018
Revision F
- 52 -
W25Q128JV
8.2.30 Program Security Registers (42h)
The Program Security Register instruction is similar to the Page Program instruction. It allows from one
byte to 256 bytes of security register data to be programmed at previously erased (FFh) memory locations.
A Write Enable instruction must be executed before the device will accept the Program Security Register
Instruction (Status Register bit WEL= 1). The instruction is initiated by driving the /CS pin low then shifting
the instruction code “42h” followed by a 24-bit address (A23-A0) and at least one data byte, into the DI pin.
The /CS pin must be held low for the entire length of the instruction while data is being sent to the device.
ADDRESS
A23-16
00h
A15-12
0 0 0 1
0 0 1 0
0 0 1 1
A11-8
0 0 0 0
0 0 0 0
0 0 0 0
A7-0
Security Register #1
Security Register #2
Security Register #3
Byte Address
Byte Address
Byte Address
00h
00h
The Program Security Register instruction sequence is shown in Figure 46. The Security Register Lock
Bits (LB3-1) in the Status Register-2 can be used to OTP protect the security registers. Once a lock bit is
set to 1, the corresponding security register will be permanently locked, Program Security Register
instruction to that register will be ignored (See 7.1.9 for detail descriptions).
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10
28 29 30 31 32 33 34 35 36 37 38 39
CLK
Instruction (42h)
24-Bit Address
Data Byte 1
DI
(IO0)
23 22 21
3
2
1
0
7
6
5
4
3
2
1
0
*
*
= MSB
*
/CS
39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
Mode 3
Mode 0
CLK
Data Byte 2
Data Byte 3
Data Byte 256
DI
(IO0)
0
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
*
*
*
Figure 46. Program Security Registers Instruction
- 53 -
W25Q128JV
8.2.31 Read Security Registers (48h)
The Read Security Register instruction is similar to the Fast Read instruction and allows one or more data
bytes to be sequentially read from one of the four security registers. The instruction is initiated by driving
the /CS pin low and then shifting the instruction code “48h” followed by a 24-bit address (A23-A0) and
eight “dummy” clocks into the DI pin. The code and address bits are latched on the rising edge of the CLK
pin. After the address is received, the data byte of the addressed memory location will be shifted out on
the DO pin at the falling edge of CLK with most significant bit (MSB) first. The byte address is
automatically incremented to the next byte address after each byte of data is shifted out. Once the byte
address reaches the last byte of the register (byte address FFh), it will reset to address 00h, the first byte
of the register, and continue to increment. The instruction is completed by driving /CS high. The Read
Security Register instruction sequence is shown in Figure 47. If a Read Security Register instruction is
issued while an Erase, Program or Write cycle is in process (BUSY=1) the instruction is ignored and will
not have any effects on the current cycle. The Read Security Register instruction allows clock rates from
D.C. to a maximum of FR (see AC Electrical Characteristics).
ADDRESS
A23-16
00h
A15-12
0 0 0 1
0 0 1 0
0 0 1 1
A11-8
0 0 0 0
0 0 0 0
0 0 0 0
A7-0
Security Register #1
Security Register #2
Security Register #3
Byte Address
Byte Address
Byte Address
00h
00h
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10
28 29 30 31
CLK
Instruction (48h)
24-Bit Address
DI
(IO0)
23 22 21
3
2
1
0
*
High Impedance
DO
(IO1)
= MSB
*
/CS
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
CLK
Dummy Byte
DI
(IO0)
0
7
6
5
4
3
2
1
0
Data Out 1
Data Out 2
High Impedance
DO
(IO1)
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
7
*
*
Figure 47. Read Security Registers Instruction
Publication Release Date: March 27, 2018
Revision F
- 54 -
W25Q128JV
8.2.32 Individual Block/Sector Lock (36h)
The Individual Block/Sector Lock provides an alternative way to protect the memory array from adverse
Erase/Program. In order to use the Individual Block/Sector Locks, the WPS bit in Status Register-3 must
be set to 1. If WPS=0, the write protection will be determined by the combination of CMP, SEC, TB,
BP[2:0] bits in the Status Registers. The Individual Block/Sector Lock bits are volatile bits. The default
values after device power up or after a Reset are 1, so the entire memory array is being protected.
To lock a specific block or sector as illustrated in Figure 4d, an Individual Block/Sector Lock command
must be issued by driving /CS low, shifting the instruction code “36h” into the Data Input (DI) pin on the
rising edge of CLK, followed by a 24-bit address and then driving /CS high. A Write Enable instruction
must be executed before the device will accept the Individual Block/Sector Lock Instruction (Status
Register bit WEL= 1).
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
29 30 31
Mode 3
Mode 0
CLK
Instruction (36h)
24-Bit Address
DI
(IO0)
23 22
2
1
0
*
High Impedance
DO
(IO1)
= MSB
*
Figure 53a. Individual Block/Sector Lock Instruction
- 55 -
W25Q128JV
8.2.33 Individual Block/Sector Unlock (39h)
The Individual Block/Sector Lock provides an alternative way to protect the memory array from adverse
Erase/Program. In order to use the Individual Block/Sector Locks, the WPS bit in Status Register-3 must
be set to 1. If WPS=0, the write protection will be determined by the combination of CMP, SEC, TB,
BP[2:0] bits in the Status Registers. The Individual Block/Sector Lock bits are volatile bits. The default
values after device power up or after a Reset are 1, so the entire memory array is being protected.
To unlock a specific block or sector as illustrated in Figure 4d, an Individual Block/Sector Unlock
command must be issued by driving /CS low, shifting the instruction code “39h” into the Data Input (DI) pin
on the rising edge of CLK, followed by a 24-bit address and then driving /CS high. A Write Enable
instruction must be executed before the device will accept the Individual Block/Sector Unlock Instruction
(Status Register bit WEL= 1).
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
29 30 31
Mode 3
Mode 0
CLK
Instruction (39h)
24-Bit Address
DI
(IO0)
23 22
2
1
0
*
High Impedance
DO
(IO1)
= MSB
*
Figure 54a. Individual Block Unlock Instruction
Publication Release Date: March 27, 2018
Revision F
- 56 -
W25Q128JV
8.2.34 Read Block/Sector Lock (3Dh)
The Individual Block/Sector Lock provides an alternative way to protect the memory array from adverse
Erase/Program. In order to use the Individual Block/Sector Locks, the WPS bit in Status Register-3 must
be set to 1. If WPS=0, the write protection will be determined by the combination of CMP, SEC, TB,
BP[2:0] bits in the Status Registers. The Individual Block/Sector Lock bits are volatile bits. The default
values after device power up or after a Reset are 1, so the entire memory array is being protected.
To read out the lock bit value of a specific block or sector as illustrated in Figure 4d, a Read Block/Sector
Lock command must be issued by driving /CS low, shifting the instruction code “3Dh” into the Data Input
(DI) pin on the rising edge of CLK, followed by a 24-bit address. The Block/Sector Lock bit value will be
shifted out on the DO pin at the falling edge of CLK with most significant bit (MSB) first as shown in Figure
55. If the least significant bit (LSB) is 1, the corresponding block/sector is locked; if LSB=0, the
corresponding block/sector is unlocked, Erase/Program operation can be performed.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
8
9
10
28 29 30 31 32 33 34 35 36 37 38 39
Mode 3
Mode 0
CLK
Instruction (3Dh)
24-Bit Address
DI
(IO0)
23 22 21
3
2
1
0
*
Lock Value Out
High Impedance
DO
(IO1)
X
X
X
X
X
X
X
0
= MSB
*
*
Figure 55a. Read Block Lock Instruction
- 57 -
W25Q128JV
8.2.35 Global Block/Sector Lock (7Eh)
All Block/Sector Lock bits can be set to 1 by the Global Block/Sector Lock instruction. The command must
be issued by driving /CS low, shifting the instruction code “7Eh” into the Data Input (DI) pin on the rising
edge of CLK, and then driving /CS high. A Write Enable instruction must be executed before the device
will accept the Global Block/Sector Lock Instruction (Status Register bit WEL= 1).
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
Mode 3
Mode 0
CLK
Instruction (7Eh)
High Impedance
DI
(IO0)
DO
(IO1)
Figure 56. Global Block Lock Instruction for SPI Mode
8.2.36 Global Block/Sector Unlock (98h)
All Block/Sector Lock bits can be set to 0 by the Global Block/Sector Unlock instruction. The command
must be issued by driving /CS low, shifting the instruction code “98h” into the Data Input (DI) pin on the
rising edge of CLK, and then driving /CS high. A Write Enable instruction must be executed before the
device will accept the Global Block/Sector Unlock Instruction (Status Register bit WEL= 1).
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
Mode 3
Mode 0
CLK
Instruction (98h)
High Impedance
DI
(IO0)
DO
(IO1)
Figure 57. Global Block Unlock Instruction for SPI Mode
Publication Release Date: March 27, 2018
Revision F
- 58 -
W25Q128JV
8.2.37 Enable Reset (66h) and Reset Device (99h)
Because of the small package and the limitation on the number of pins, the W25Q128JV provide a
software Reset instruction instead of a dedicated RESET pin. Once the Reset instruction is accepted, any
on-going internal operations will be terminated and the device will return to its default power-on state and
lose all the current volatile settings, such as Volatile Status Register bits, Write Enable Latch (WEL)
status, Program/Erase Suspend status, Read parameter setting (P7-P0), and Wrap Bit setting (W6-W4).
“Enable Reset (66h)” and “Reset (99h)” instructions can be issued in SPI. To avoid accidental reset, both
instructions must be issued in sequence. Any other commands other than “Reset (99h)” after the “Enable
Reset (66h)” command will disable the “Reset Enable” state. A new sequence of “Enable Reset (66h)” and
“Reset (99h)” is needed to reset the device. Once the Reset command is accepted by the device, the
device will take approximately tRST=30us to reset. During this period, no command will be accepted.
Data corruption may happen if there is an on-going or suspended internal Erase or Program operation
when Reset command sequence is accepted by the device. It is recommended to check the BUSY bit and
the SUS bit in Status Register before issuing the Reset command sequence.
/CS
Mode 3
Mode 0
0
1
2
3
4
5
6
7
Mode 3
Mode 0
0
1
2
3
4
5
6
7
Mode 3
Mode 0
CLK
Instruction (66h)
High Impedance
Instruction (99h)
DI
(IO0)
DO
(IO1)
Figure 58a. Enable Reset and Reset Instruction Sequence
- 59 -
W25Q128JV
9. ELECTRICAL CHARACTERISTICS
9.1 Absolute Maximum Ratings(1)
PARAMETERS
SYMBOL
VCC
CONDITIONS
RANGE
UNIT
Supply Voltage
–0.6 to 4.6
V
V
Voltage Applied to Any Pin
VIO
Relative to Ground
–0.6 to VCC+0.4
<20nS Transient
Relative to Ground
Transient Voltage on any Pin
VIOT
–2.0V to VCC+2.0V
V
Storage Temperature
TSTG
TLEAD
VESD
–65 to +150
°C
°C
V
Lead Temperature
See Note (2)
Electrostatic Discharge Voltage
Human Body Model(3) –2000 to +2000
Notes:
1. This device has been designed and tested for the specified operation ranges. Proper operation outside
of these levels is not guaranteed. Exposure to absolute maximum ratings may affect device reliability.
Exposure beyond absolute maximum ratings may cause permanent damage.
2. Compliant with JEDEC Standard J-STD-20C for small body Sn-Pb or Pb-free (Green) assembly and the
European directive on restrictions on hazardous substances (RoHS) 2002/95/EU.
3. JEDEC Std JESD22-A114A (C1=100pF, R1=1500 ohms, R2=500 ohms).
9.2 Operating Ranges
SPEC
PARAMETER
SYMBOL CONDITIONS
UNIT
MIN
3.0
MAX
3.6
FR = 133MHz,
VCC
fR = 50MHz
fR = 50MHz
V
V
Supply Voltage(1)
FR = 104MHz,
2.7
3.0
Industrial
TA
–40
–40
+85
+105
°C
°C
Ambient Temperature,
Operating
Industrial Plus
Note:
1. VCC voltage during Read can operate across the min and max range but should not exceed ±10% of
the programming (erase/write) voltage.
Publication Release Date: March 27, 2018
- 60 -
Revision F
W25Q128JV
9.3 Power-Up Power-Down Timing and Requirements
SPEC
PARAMETER
SYMBOL
UNIT
MIN
20
5
MAX
VCC (min) to /CS Low
tVSL(1)
tPUW(1)
VWI(1)
µs
ms
V
Time Delay Before Write Instruction
Write Inhibit Threshold Voltage
1.0
2.0
Note:
1. These parameters are characterized only.
VCC
VCC (max)
Program, Erase and Write Instructions are ignored
/CS must track VCC
VCC (min)
VWI
Read Instructions
Allowed
Device is fully
Accessible
tVSL
Reset
State
tPUW
Time
Figure 58a. Power-up Timing and Voltage Levels
/CS must track VCC
during VCC Ramp Up/Down
VCC
/CS
Time
Figure 58b. Power-up, Power-Down Requirement
- 61 -
W25Q128JV
9.4 DC Electrical Characteristics-
SPEC
TYP
PARAMETER
SYMBOL CONDITIONS
UNIT
MAX
MIN
(1)
(1)
Input Capacitance
Output Capacitance
Input Leakage
CIN
VIN = 0V
6
8
pF
pF
µA
µA
(1)
(1)
Cout
ILI
VOUT = 0V
±2
±2
I/O Leakage
ILO
/CS = VCC,
VIN = GND or VCC
Standby Current
ICC1
ICC2
10
1
60
20
µA
µA
/CS = VCC,
VIN = GND or VCC
Power-down Current
Current Read Data /
C = 0.1 VCC / 0.9 VCC
DO = Open
ICC3
ICC3
ICC3
8
15
18
20
mA
mA
mA
(2)
Dual /Quad 50MHz
Current Read Data /
Dual /Quad 80MHz
C = 0.1 VCC / 0.9 VCC
DO = Open
10
12
(2)
Current Read Data /
Dual /Quad 104MHz
C = 0.1 VCC / 0.9 VCC
DO = Open
(2)
Current Write Status
Register
ICC4
ICC5
ICC6
/CS = VCC
/CS = VCC
/CS = VCC
/CS = VCC
20
20
20
20
25
25
25
mA
mA
mA
Current Page Program
Current Sector/Block
Erase
Current Chip Erase
Input Low Voltage
Input High Voltage
Output Low Voltage
Output High Voltage
ICC7
VIL
25
mA
V
–0.5
VCC x 0.3
VCC + 0.4
0.2
VIH
VCC x 0.7
V
VOL
VOH
IOL = 100 µA
V
IOH = –100 µA
VCC – 0.2
V
Notes:
1. Tested on sample basis and specified through design and characterization data. TA = 25° C, VCC = 3.0V.
2. Checker Board Pattern.
Publication Release Date: March 27, 2018
Revision F
- 62 -
W25Q128JV
9.5 AC Measurement Conditions
SPEC
PARAMETER
SYMBOL
UNIT
MAX
MIN
Load Capacitance
CL
TR, TF
VIN
30
5
pF
ns
V
Input Rise and Fall Times
Input Pulse Voltages
0.1 VCC to 0.9 VCC
0.3 VCC to 0.7 VCC
0.5 VCC to 0.5 VCC
Input Timing Reference Voltages
Output Timing Reference Voltages
IN
V
OUT
V
Note:
1. Output Hi-Z is defined as the point where data out is no longer driven.
Input and Output
Timing Reference Levels
Input Levels
0.9 VCC
0.5 VCC
0.1 VCC
Figure 59. AC Measurement I/O Waveform
- 63 -
W25Q128JV
9.6 AC Electrical Characteristics(6)
SPEC
UNIT
DESCRIPTION
SYMBOL
ALT
MIN
TYP
MAX
Clock frequency except for Read Data (03h)
instructions (3.0V-3.6V)
FR
FR
fC1
fC2
D.C.
133
MHz
Clock frequency except for Read Data (03h)
instructions( 2.7V-3.0V)
D.C.
D.C.
104
50
MHz
MHz
ns
fR
Clock frequency for Read Data instruction (03h)
tCLH,
Clock High, Low Time
for all instructions except for Read Data (03h)
45%
PC
(1)
tCLL
tCRLH,
tCRLL
Clock High, Low Time
for Read Data (03h) instruction
45%
PC
(1)
ns
(2)
Clock Rise Time peak to peak
Clock Fall Time peak to peak
/CS Active Setup Time relative to CLK
/CS Not Active Hold Time relative to CLK
Data In Setup Time
tCLCH
0.1
0.1
3
V/ns
V/ns
ns
(2)
tCHCL
tSLCH
tCHSL
tDVCH
tCHDX
tCHSH
tSHCH
tSHSL1
tSHSL2
tCSS
3
ns
tDSU
tDH
1
ns
Data In Hold Time
2
ns
/CS Active Hold Time relative to CLK
/CS Not Active Setup Time relative to CLK
/CS Deselect Time (for Read)
/CS Deselect Time (for Erase or Program or Write)
Output Disable Time
3
ns
3
ns
tCSH
tCSH
tDIS
10
50
ns
ns
(2)
tSHQZ
7
6
ns
Clock Low to Output Valid
tCLQV
tCLQX
tV
ns
ns
Output Hold Time
tHO
1.5
Continued – next page AC Electrical Characteristics (cont’d)
Publication Release Date: March 27, 2018
Revision F
- 64 -
W25Q128JV
SPEC
DESCRIPTION
SYMBOL
ALT
UNIT
MIN
20
TYP
MAX
(3)
Write Protect Setup Time Before /CS Low
Write Protect Hold Time After /CS High
tWHSL
ns
ns
(3)
tSHWL
100
(2)
/CS High to Power-down Mode
tDP
3
3
µs
µs
µs
(2)
/CS High to Standby Mode without ID Read
/CS High to Standby Mode with ID Read
tRES1
(2)
tRES2
1.8
(2)
/CS High to next Instruction after Suspend
/CS High to next Instruction after Reset
/RESET pin Low period to reset the device
Write Status Register Time
tSUS
20
30
µs
µs
(2)
tRST
tRESET
1(4)
µs
(2)
tW
10
15
3
ms
ms
Page Program Time
tPP
0.4
Sector Erase Time (4KB)
tSE
45
400
ms
Block Erase Time (32KB)
Block Erase Time (64KB)
tBE1
tBE2
tCE
120
150
40
1,600
2,000
200
ms
ms
s
Chip Erase Time
Notes:
1. Clock high or Clock low must be more than or equal to 45%Pc. Pc = 1/fc(max).
2. Value guaranteed by design and/or characterization, not 100% tested in production.
3. Only applicable as a constraint for a Write Status Register instruction when SRP=1.
4. It’s possible to reset the device with shorter tRESET (as short as a few hundred ns), a 1us minimum is recommended to
ensure reliable operation.
5. Tested on sample basis and specified through design and characterization data. TA = 25° C, VCC = 3.0V, 25% driver
strength.
6. 4-bytes address alignment for Quad Read
- 65 -
W25Q128JV
9.7 Serial Output Timing
/CS
tCLH
CLK
tCLQV
tCLQX
tCLQV
tCLL
tSHQZ
tCLQX
IO
output
MSB OUT
LSB OUT
9.8 Serial Input Timing
/CS
tSHSL
tSHCH
tCHSL
tSLCH
tCHSH
CLK
tDVCH
tCHDX
tCLCH
tCHCL
IO
input
MSB IN
LSB IN
9.9 /WP Timing
/CS
tWHSL
/WP
tSHWL
CLK
IO
input
Write Status Register is allowed
Write Status Register is not allowed
Publication Release Date: March 27, 2018
Revision F
- 66 -
W25Q128JV
10. PACKAGE SPECIFICATIONS
10.1 8-Pin SOIC 208-mil (Package Code S)
Millimeters
Symbol
Inches
Nom
Min
Nom
Max
Min
Max
A
A1
A2
b
C
D
D1
E
E1
e
H
L
1.75
0.05
1.70
0.35
0.19
5.18
5.13
5.18
5.13
1.95
0.15
1.80
0.42
0.20
5.28
5.23
5.28
5.23
1.27 BSC
7.90
0.65
---
2.16
0.25
1.91
0.48
0.25
5.38
5.33
5.38
5.33
0.069
0.002
0.067
0.014
0.007
0.204
0.202
0.204
0.202
0.077
0.006
0.071
0.017
0.008
0.208
0.206
0.208
0.206
0.050 BSC
0.311
0.026
---
0.085
0.010
0.075
0.019
0.010
0.212
0.210
0.212
0.210
7.70
0.50
---
8.10
0.80
0.10
8°
0.303
0.020
---
0.319
0.031
0.004
8°
y
θ
0°
---
0°
---
- 67 -
W25Q128JV
10.2 16-Pin SOIC 300-mil (Package Code F)
Millimeters
Symbol
Inches
Nom
0.098
---
Min
2.36
0.10
---
Nom
2.49
---
Max
2.64
0.30
---
Min
0.093
0.004
---
Max
0.104
0.012
---
A
A1
A2
b
2.31
0.41
0.23
10.31
10.31
7.49
1.27 BSC
0.81
---
0.091
0.016
0.009
0.406
0.406
0.295
0.050 BSC
0.032
---
0.33
0.18
10.08
10.01
7.39
0.51
0.28
10.49
10.64
7.59
0.013
0.007
0.397
0.394
0.291
0.020
0.011
0.413
0.419
0.299
C
D
E
E1
e
L
0.38
---
1.27
0.10
8°
0.015
---
0.050
0.004
8°
y
θ
0°
---
0°
---
Publication Release Date: March 27, 2018
Revision F
- 68 -
W25Q128JV
10.3 8-Pad WSON 6x5-mm (Package Code P)
Millimeters
Symbol
Inches
Min
0.70
0.00
Nom
Max
0.80
0.05
Min
0.028
0.000
Nom
0.030
0.001
Max
0.031
0.002
A
0.75
A1
0.02
b
C
0.35
---
0.40
0.20 REF
6.00
0.48
---
0.014
---
0.016
0.008 REF
0.236
0.019
---
D
5.90
3.35
4.90
4.25
6.10
3.45
5.10
4.35
0.232
0.132
0.193
0.167
0.240
0.136
0.201
0.171
D2
E
3.40
0.134
5.00
0.197
E2
e
4.30
0.169
1.27 BSC
0.050 BSC
L
y
0.55
0.00
0.60
---
0.65
0.022
0.000
0.024
---
0.026
0.003
0.075
Note:
The metal pad area on the bottom center of the package is not connected to any internal electrical signals. It can be
left floating or connected to the device ground (GND pin). Avoid placement of exposed PCB vias under the pad.
- 69 -
W25Q128JV
10.4 8-Pad WSON 8x6-mm (Package Code E)
MILLIMETERS
SYMBOL
INCHES
Min
0.70
0.00
0.35
---
Nom
0.75
Max
0.80
0.05
0.48
---
Min
0.028
0.000
0.014
---
Nom
0.030
Max
0.031
0.002
0.019
---
A
A1
b
0.02
0.001
0.40
0.016
C
0.20 Ref.
8.00
0.008 Ref.
0.315
D
7.90
3.35
5.90
4.25
8.10
3.45
6.10
4.35
0.311
0.132
0.232
0.167
0.319
0.136
0.240
0.171
D2
E
3.40
0.134
6.00
0.236
E2
e
4.30
0.169
1.27 BSC
0.50
0.050 BSC
0.020
L
0.45
0.00
0.55
0.05
0.018
0.000
0.022
0.002
y
---
---
Note:
The metal pad area on the bottom center of the package is not connected to any internal electrical signals. It can be
left floating or connected to the device ground (GND pin). Avoid placement of exposed PCB vias under the pad.
Publication Release Date: March 27, 2018
- 70 -
Revision F
W25Q128JV
10.5 24-Ball TFBGA 8x6-mm (Package Code B, 5x5-1 ball array)
Note:
Ball land: 0.45mm.
Ball Opening: 0.35mm
PCB ball land suggested <= 0.35mm
Millimeters
Inches
Nom
---
Symbol
Min
---
Nom
---
Max
1.20
0.35
---
Min
---
Max
0.047
0.014
---
A
A1
A2
b
0.25
---
0.30
0.010
---
0.012
0.85
0.033
0.35
7.90
0.40
0.45
8.10
0.014
0.311
0.016
0.018
0.319
D
8.00
0.315
D1
E
4.00 BSC
6.00
0.157 BSC
0.236
5.90
6.10
0.232
0.240
E1
SE
SD
e
4.00 BSC
1.00 TYP
1.00 TYP
1.00 BSC
0.157 BSC
0.039 TYP
0.039 TYP
0.039 BSC
- 71 -
W25Q128JV
10.6 24-Ball TFBGA 8x6-mm (Package Code C, 6x4 ball array)
Note:
Ball land: 0.45mm.
Ball Opening: 0.35mm
PCB ball land suggested <= 0.35mm
Millimeters
Inches
Symbol
Min
---
Nom
---
Max
1.20
0.35
0.45
8.05
Min
---
Nom
---
Max
0.047
0.014
0.018
0.317
A
A1
b
0.25
0.35
7.95
0.30
0.010
0.014
0.313
0.012
0.40
0.016
D
8.00
0.315
D1
E
5.00 BSC
6.00
0.197 BSC
0.236
5.95
6.05
0.234
0.238
E1
e
3.00 BSC
1.00 BSC
0.118 BSC
0.039 BSC
Publication Release Date: March 27, 2018
Revision F
- 72 -
W25Q128JV
10.7 24-Ball WLCSP (Package Code Y)
Millimeters
Symbol
Inches
Min
0.454
0.152
0.302
Nom
0.497
0.167
0.330
2.500
2.100
0.50
Max
0.540
0.182
0.358
Min
0.018
0.006
0.012
Nom
0.020
0.007
0.013
0.0984
0.0827
0.0197
0.0197
0.012
0.004
0.004
0.001
0.006
0.002
Max
0.021
0.007
0.014
A
A1
C
D1
E1
eD
eE
b
0.50
0.240
0.300
0.10
0.360
0.009
0.014
aaa
bbb
ccc
ddd
eee
0.10
0.03
0.15
0.05
Notes:
1. Dimension b is measured at the maximum solder bump diameter, parallel to primary datum C.
2. Dimension D/D2/D3 and E/E2/E3; please contact Winbond for details.
- 73 -
W25Q128JV
11. ORDERING INFORMATION
(1)
(2)
W 25Q 128J V x I
W
=
Winbond
25Q
=
SpiFlash Serial Flash Memory with 4KB sectors, Dual/Quad I/O
128J
=
128M-bit
V
=
2.7V to 3.6V
S = 8-pin SOIC 208-mil
P = WSON8 6x5-mm
F = 16-pin SOIC 300-mil
E = WSON8 8x6-mm
B = TFBGA 8x6-mm (5x5-1 ball array)
Y = 24-ball WLCSP
C = TFBGA 8x6-mm (6x4 ball array)
I
=
Industrial (-40°C to +85°C)
J
=
Industrial Plus(-40°C to +105°C)
(3,4)
(5)
Q
=
=
Green Package (Lead-free, RoHS Compliant, Halogen-free (TBBA), Antimony-Oxide-free Sb2O3)
with QE = 1 (fixed) in Status register-2. Backward compatible to FV family.
(6)
M
Green Package (Lead-free, RoHS Compliant, Halogen-free (TBBA), Antimony-Oxide-free Sb2O3)
with QE = 0 (programmable) in Status register-2. New device ID is used to identify JV family
Notes:
1. The “W” prefix is not included on the part marking.
2. Only the 2nd letter is used for the part marking; WSON package type ZP & ZE are not used for the part
marking.
3. Standard bulk shipments are in Tube (shape E). Please specify alternate packing method, such as Tape and
Reel (shape T) or Tray (shape S), when placing orders.
4. For shipments with OTP feature enabled, please contact Winbond for details.
5. /HOLD function is disabled to support Standard, Dual and Quad I/O without user setting.
6. For DTR, QPI supporting, please refer to W25Q128JV DTR datasheet.
Publication Release Date: March 27, 2018
- 74 -
Revision F
W25Q128JV
11.1 Valid Part Numbers and Top Side Marking
The following table provides the valid part numbers for the W25Q128JV SpiFlash Memory. Please contact
Winbond for specific availability by density and package type. Winbond SpiFlash memories use a 12-digit
Product Number for ordering. However, due to limited space, the Top Side Marking on all packages uses
an abbreviated 10-digit number.
W25Q128JV-IQ/JQ valid part numbers:
W25Q128JV-IQ
DENSITY
PRODUCT NUMBER TOP SIDE MARKING
S
128M-bit
128M-bit
W25Q128JVSIQ
W25Q128JVFIQ
25Q128JVSQ
25Q128JVFQ
SOIC-8 208-mil
F
SOIC-16 300-mil
P
128M-bit
128M-bit
W25Q128JVPIQ
W25Q128JVEIQ
25Q128JVPQ
25Q128JVEQ
WSON-8 6x5-mm
E
WSON-8 8x6-mm
B(1)
TFBGA-24 8x6-mm
(5x5 Ball Array)
128M-bit
W25Q128JVBIQ
25Q128JVBQ
25Q128JVCQ
C(1)
TFBGA-24 8x6-mm
(6x4 Ball Array)
128M-bit
128M-bit
W25Q128JVCIQ
W25Q128JVYIQ
Y(3)
Q128J
VYIQ
24-ball WLCSP
W25Q128JV-JQ
DENSITY
PRODUCT NUMBER TOP SIDE MARKING
S
128M-bit
128M-bit
W25Q128JVSJQ
W25Q128JVFJQ
Q128JVSJQ
Q128JVFJQ
SOIC-8 208-mil
F
SOIC-16 300-mil
P
128M-bit
128M-bit
W25Q128JVPJQ
W25Q128JVEJQ
Q128JVPJQ
Q128JVEJQ
WSON-8 6x5-mm
E
WSON-8 8x6-mm
B(1)
TFBGA-24 8x6-mm
(5x5 Ball Array)
128M-bit
128M-bit
W25Q128JVBJQ
W25Q128JVCJQ
Q128JVBJQ
Q128JVCJQ
C(1)
TFBGA-24 8x6-mm
(6x4 Ball Array)
Continued – next page
- 75 -
W25Q128JV
W25Q128JV-IM/JM(2) valid part numbers:
W25Q128JV-IM
DENSITY
PRODUCT NUMBER TOP SIDE MARKING
S
128M-bit
128M-bit
W25Q128JVSIM
W25Q128JVFIM
25Q128JVSM
25Q128JVFM
SOIC-8 208-mil
F
SOIC-16 300-mil
P
128M-bit
128M-bit
W25Q128JVPIM
W25Q128JVEIM
25Q128JVPM
25Q128JVEM
WSON-8 6x5-mm
E
WSON-8 8x6-mm
B(1)
TFBGA-24 8x6-mm
(5x5 Ball Array)
128M-bit
128M-bit
W25Q128JVBIM
W25Q128JVCIM
25Q128JVBM
25Q128JVCM
C(1)
TFBGA-24 8x6-mm
(6x4 Ball Array)
W25Q128JV-JM
DENSITY
PRODUCT NUMBER TOP SIDE MARKING
S
128M-bit
128M-bit
W25Q128JVSJM
W25Q128JVFJM
Q128JVSJM
Q128JVFJM
SOIC-8 208-mil
F
SOIC-16 300-mil
P
128M-bit
128M-bit
W25Q128JVPJM
W25Q128JVEJM
Q128JVPJM
Q128JVEJM
WSON-8 6x5-mm
E
WSON-8 8x6-mm
B(1)
TFBGA-24 8x6-mm
(5x5 Ball Array)
128M-bit
128M-bit
W25Q128JVBJM
W25Q128JVCJM
Q128JVBJM
Q128JVCJM
C(1)
TFBGA-24 8x6-mm
(6x4 Ball Array)
Note:
1. These package types are special order, please contact Winbond for more information.
2. For DTR, QPI supporting, please refer to W25Q128JV DTR datasheet.
3. These package types are special order, please contact Winbond for more information
Publication Release Date: March 27, 2018
Revision F
- 76 -
W25Q128JV
12. REVISION HISTORY
VERSION
DATE
PAGE
DESCRIPTION
New Create Datasheet
A
B
C
01/09/2015
11/04/2016
11/16/2016
Removed “Preliminary”
Updated Status Register-1
Updated /WP information
12
D
E
05/02/2017
11/23/2017
72-73
Updated W25Q128JV-IM order information
8, 73-75
Added WLCP information
73
Updated WLCSP E2 Drawing
F
2018/03/27
4,74-76
62,64-65
Updated industrial plus information
Updated ICC3,tPP,tSLCH, tCHSL, tDVCH, tCHDX
Trademarks
Winbond and SpiFlash are trademarks of Winbond Electronics Corporation.
All other marks are the property of their respective owner.
Important Notice
Winbond products are not designed, intended, authorized or warranted for use as components in systems
or equipment intended for surgical implantation, atomic energy control instruments, airplane or spaceship
instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for
other applications intended to support or sustain life. Furthermore, Winbond products are not intended for
applications wherein failure of Winbond products could result or lead to a situation wherein personal injury,
death or severe property or environmental damage could occur. Winbond customers using or selling these
products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any
damages resulting from such improper use or sales.
Information in this document is provided solely in connection with Winbond products. Winbond
reserves the right to make changes, corrections, modifications or improvements to this document
and the products and services described herein at any time, without notice.
- 77 -
相关型号:
©2020 ICPDF网 联系我们和版权申明