XC95108-7PC84I [XILINX]
XC95108 In-System Programmable CPLD; XC95108在系统可编程CPLD型号: | XC95108-7PC84I |
厂家: | XILINX, INC |
描述: | XC95108 In-System Programmable CPLD |
文件: | 总8页 (文件大小:72K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
1
XC95108 In-System Programmable
CPLD
1
1*
December 4, 1998 (Version 3.0)
Product Specification
Features
Power Management
•
•
7.5 ns pin-to-pin logic delays on all pins
to 125 MHz
Power dissipation can be reduced in the XC95108 by con-
figuring macrocells to standard or low-power modes of
operation. Unused macrocells are turned off to minimize
power dissipation.
f
CNT
•
•
•
108 macrocells with 2400 usable gates
Up to 108 user I/O pins
5 V in-system programmable (ISP)
Operating current for each design can be approximated for
specific operating conditions using the following equation:
-
-
Endurance of 10,000 program/erase cycles
Program/erase over full commercial voltage and
temperature range
I
(mA) =
CC
MC
•
•
Enhanced pin-locking architecture
Flexible 36V18 Function Block
(1.7) + MC (0.9) + MC (0.006 mA/MHz) f
HP LP
Where:
-
90 product terms drive any or all of 18 macrocells
within Function Block
MC
= Macrocells in high-performance mode
HP
-
Global and product term clocks, output enables, set
and reset signals
MC = Macrocells in low-power mode
LP
MC = Total number of macrocells used
f = Clock frequency (MHz)
•
•
Extensive IEEE Std 1149.1 boundary-scan (JTAG)
support
Programmable power reduction mode in each
macrocell
Slew rate control on individual outputs
User programmable ground pin capability
Extended pattern security features for design protection
High-drive 24 mA outputs
Figure 1 shows a typical calculation for the XC95108
device.
•
•
•
•
•
•
•
300
3.3 V or 5 V I/O capability
Advanced CMOS 5V FastFLASH technology
Supports parallel programming of more than one
XC9500 concurrently
Available in 84-pin PLCC, 100-pin PQFP, 100-pin TQFP
and 160-pin PQFP packages
(250)
High Performance
200
•
(180)
(170)
Low Power
Description
The XC95108 is a high-performance CPLD providing
advanced in-system programming and test capabilities for
general purpose logic integration. It is comprised of six
36V18 Function Blocks, providing 2,400 usable gates with
propagation delays of 7.5 ns. See Figure 2 for the architec-
ture overview.
100
0
50
100
Clock Frequency (MHz)
X5898
Figure 1: Typical ICC vs. Frequency for XC95108
December 4, 1998 (Version 3.0)
1
XC95108 In-System Programmable CPLD
3
JTAG
In-System Programming Controller
1
JTAG Port
Controller
36
Function
18
18
18
18
18
18
Block 1
I/O
Macrocells
1 to 18
I/O
I/O
I/O
36
36
36
36
36
Function
Block 2
Macrocells
1 to 18
I/O
Blocks
I/O
I/O
Function
Block 3
Macrocells
1 to 18
I/O
I/O
3
I/O/GCK
I/O/GSR
I/O/GTS
Function
Block 4
1
2
Macrocells
1 to 18
Function
Block 5
Macrocells
1 to 18
Function
Block 6
Macrocells
1 to 18
X5897
Figure 2: XC95108 Architecture
Note: Function Block outputs (indicated by the bold line) drive the I/O Blocks directly
2
December 4, 1998 (Version 3.0)
XC95108 In-System Programmable CPLD
Absolute Maximum Ratings
Symbol
CC
Parameter
Value
Units
V
V
V
V
Supply voltage relative to GND
-0.5 to 7.0
DC input voltage relative to GND
-0.5 to V
+ 0.5
V
IN
CC
CC
Voltage applied to 3-state output with respect to GND
Storage temperature
-0.5 to V
+ 0.5
V
TS
T
T
-65 to +150
°C
°C
STG
SOL
Max soldering temperature (10 s @ 1/16 in = 1.5 mm)
+260
Warning: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are
stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under
Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Rating conditions for extended periods
of time may affect device reliability.
1
Recommended Operation Conditions
Symbol
Parameter
Min
Max
Units
V
V
Supply voltage for internal logic and input buffer
4.75
(4.5)
5.25
(5.5)
V
CCINT
Supply voltage for output drivers for 5 V operation
Supply voltage for output drivers for 3.3 V operation
Low-level input voltage
4.75 (4.5)
5.25 (5.5)
3.6
V
V
V
V
V
CCIO
3.0
0
V
V
V
0.80
IL
IH
O
High-level input voltage
2.0
0
V
+0.5
CCINT
Output voltage
V
CCIO
Note: 1. Numbers in parenthesis are for industrial-temperature range versions.
Endurance Characteristics
Symbol
Parameter
Min
20
Max
Units
Years
Cycles
Data Retention
Program/Erase Cycles
-
-
t
DR
10,000
N
PE
December 4, 1998 (Version 3.0)
3
XC95108 In-System Programmable CPLD
DC Characteristics Over Recommended Operating Conditions
Symbol
Parameter
Test Conditions
Min
Max
Units
V
Output high voltage for 5 V operation
I
V
= -4.0 mA
= Min
2.4
V
OH
OH
CC
Output high voltage for 3.3 V operation
Output low voltage for 5 V operation
Output low voltage for 3.3 V operation
Input leakage current
I
V
= -3.2 mA
= Min
V
V
OH
2.4
CC
V
I
V
= 24 mA
= Min
0.5
0.4
OL
OL
CC
I
= 10 mA
= Min
V
OL
V
V
V
V
V
V
CC
I
I
= Max
CC
±10.0
±10.0
10.0
µA
µA
pF
ma
IL
IH
= GND or V
IN
CC
CC
I/O high-Z leakage current
= Max
CC
= GND or V
IN
C
I/O capacitance
= GND
IN
IN
f = 1.0 MHz
I
Operating Supply Current
(low power mode, active)
V = GND, No load
f = 1.0 MHz
100 (Typ)
CC
I
AC Characteristics
XC95108-7 XC95108-10 XC95108-15 XC95108-20
Min Max Min Max Min Max Min Max
Symbol
Parameter
Units
t
t
t
t
f
f
t
t
t
t
t
t
t
t
I/O to output valid
7.5
10.0
15.0
20.0
ns
ns
PD
I/O setup time before GCK
I/O hold time after GCK
4.5
0.0
6.0
0.0
8.0
0.0
10.0
0.0
SU
H
ns
GCK to output valid
4.5
6.0
8.0
10.0
ns
CO
CNT
1
16-bit counter frequency
125.0
83.3
0.5
111.1
66.7
2.0
95.2
55.6
4.0
83.3
50.0
4.0
MHz
MHz
ns
2
Multiple FB internal operating frequency
I/O setup time before p-term clock input
I/O hold time after p-term clock input
P-term clock to output valid
GTS to output valid
SYSTEM
PSU
PH
4.0
4.0
4.0
6.0
ns
8.5
5.5
5.5
9.5
9.5
10.0
6.0
12.0
11.0
11.0
14.0
14.0
16.0
16.0
16.0
18.0
18.0
ns
PCO
OE
ns
GTS to output disable
6.0
ns
OD
Product term OE to output enabled
Product term OE to output disabled
GCK pulse width (High or Low)
10.0
10.0
ns
POE
POD
WLH
ns
4.0
4.5
5.5
5.5
ns
Note: 1. fCNT is the fastest 16-bit counter frequency available, using the local feedback when applicable.
fCNT is also the Export Control Maximum flip-flop toggle rate, fTOG
2. f is the internal operating frequency for general purpose system designs spanning multiple FBs.
.
SYSTEM
4
December 4, 1998 (Version 3.0)
XC95108 In-System Programmable CPLD
V
TEST
R
1
Output Type
V
V
R
R
C
L
CCIO
TEST
1
2
Device Output
5.0 V
3.3 V
5.0 V
3.3 V
160 Ω
260 Ω
120 Ω
360 Ω
35 pF
35 pF
R
C
L
2
X5906
Figure 3: AC Load Circuit
Internal Timing Parameters
XC95108-7 XC95108-10 XC95108-15 XC95108-20
Min Max Min Max Min Max Min Max
Symbol
Parameter
Units
Buffer Delays
t
t
t
t
t
t
Input buffer delay
2.5
1.5
4.5
5.5
2.5
0.0
3.5
2.5
6.0
6.0
3.0
0.0
4.5
3.0
6.5
3.0
9.5
ns
ns
ns
ns
ns
ns
IN
GCK buffer delay
GSR buffer delay
GTS buffer delay
Output buffer delay
GCK
GSR
GTS
OUT
EN
7.5
11.0
4.5
16.0
6.5
Output buffer enable/disable delay
0.0
0.0
Product Term Control Delays
t
t
t
Product term clock delay
Product term set/reset delay
Product term 3-state delay
3.0
2.0
4.5
3.0
2.5
3.5
2.5
3.0
5.0
2.5
3.0
5.0
ns
ns
ns
PTCK
PTSR
PTTS
Internal Register and Combinatorial delays
t
t
t
t
t
t
t
Combinatorial logic propagation delay
Register setup time
0.5
1.0
3.0
4.0
ns
ns
ns
ns
ns
ns
ns
ns
PDI
SUI
HI
1.5
3.0
2.5
3.5
3.5
4.5
3.5
6.5
Register hold time
Register clock to output valid time
Register async. S/R to output delay
0.5
6.5
0.5
7.0
0.5
8.0
0.5
8.0
COI
AOI
RAI
LOGI
Register async. S/R recovery before clock 7.5
Internal logic delay
10.0
10.0
10.0
2.0
2.5
3.0
3.0
tLOGILP
Internal low power logic delay
10.0
11.0
11.5
11.5
Feedback Delays
t
t
FastCONNECT matrix feedback delay
Function Block local feeback delay
8.0
4.0
9.5
3.5
11.0
3.5
13.0
5.0
ns
ns
F
LF
Time Adders
3
t
t
Incremental Product Term Allocator delay
Slew-rate limited delay
1.0
4.0
1.0
4.5
1.0
5.0
1.5
5.5
ns
ns
PTA
SLEW
Note: 3. tPTA is multiplied by the span of the function as defined in the family data sheet.
December 4, 1998 (Version 3.0)
5
XC95108 In-System Programmable CPLD
XC95108 I/O Pins
Function
Block
BScan
Order
Function
Block
BScan
Order
Macrocell PC84 PQ100 TQ100 PQ160
Notes
Macrocell PC84 PQ100 TQ100 PQ160
Notes
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
1
2
–
1
–
15
16
21
17
18
–
–
13
14
19
15
16
–
25
21
22
29
23
24
27
26
28
36
30
33
34
35
37
42
44
43
321
318
315
312
309
306
303
300
297
294
291
288
285
282
279
276
273
270
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
1
2
–
–
–
45
47
49
57
54
56
50
58
59
69
60
62
52
63
64
68
77
74
213
210
207
204
201
198
195
192
189
186
183
180
177
174
171
168
165
162
14
15
–
31
32
36
34
35
–
29
30
34
32
33
–
3
2
3
4
–
4
5
3
5
17
18
–
6
4
6
7
–
7
8
5
19
20
26
22
24
–
17
18
24
20
22
–
8
19
20
–
37
38
45
39
41
–
35
36
43
37
39
–
9
6
9
10
11
12
13
14
15
16
17
18
1
–
10
11
12
13
14
15
16
17
18
1
7
21
23
–
9
[1]
[1]
[1]
–
10
11
12
13
–
25
27
29
30
–
23
25
27
28
–
24
25
26
31
–
42
43
44
51
–
40
41
42
49
–
–
–
–
158 267
154 264
156 261
–
–
–
123 159
134 156
135 153
133 150
138 147
139 144
128 141
140 138
142 135
147 132
143 129
144 126
153 123
146 120
148 117
145 114
152 111
155 108
2
71
72
–
98
99
4
96
97
2
2
57
58
–
83
84
82
87
88
–
81
82
80
85
86
–
3
3
4
4
258
4
5
74
75
–
1
99
1
159 255
[1]
5
61
62
–
6
3
2
252
249
246
243
240
237
234
231
228
225
222
219
216
6
7
–
–
9
7
8
76
77
–
5
3
6
[1]
[1]
8
63
65
–
89
91
–
87
89
–
9
6
4
8
9
10
11
12
13
14
15
16
17
18
9
7
12
11
13
14
15
17
18
19
16
10
11
12
13
14
15
16
17
18
79
80
–
8
6
66
67
–
92
93
–
90
91
–
10
–
8
–
81
82
83
84
–
11
12
13
14
–
9
68
69
–
95
96
94
97
–
93
94
92
95
–
10
11
12
–
70
–
Notes: [1] Global control pin
6
December 4, 1998 (Version 3.0)
XC95108 In-System Programmable CPLD
XC95108 I/O Pins (continued)
Function
BScan
Order
Function
Block
BScan
Order
Macrocell PC84 PQ100 TQ100 PQ160
Block
Notes
Macrocell PC84 PQ100 TQ100 PQ160
Notes
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
1
2
–
32
33
–
–
–
76
79
82
72
86
88
78
90
92
84
95
97
87
98
101
96
102
89
105
102
99
96
93
90
87
84
81
78
75
72
69
66
63
60
57
54
6
1
2
–
45
46
–
–
–
91
51
48
45
42
39
36
33
30
27
24
21
18
15
12
9
52
54
48
55
56
–
50
52
46
53
54
–
6
67
68
75
69
70
–
65
66
73
67
68
–
103
104
116
106
108
105
111
113
107
115
117
112
122
124
129
126
114
3
6
3
4
6
4
5
34
35
–
6
5
47
48
–
6
6
6
7
6
7
8
36
37
–
57
58
–
55
56
–
6
8
50
51
–
72
73
–
70
71
–
9
6
9
10
11
12
13
14
15
16
17
18
6
10
11
12
13
14
15
16
17
18
39
40
–
60
62
–
58
60
–
6
52
53
–
74
76
–
72
74
–
6
6
41
43
–
63
65
61
66
–
61
63
59
64
–
6
54
55
–
78
79
81
80
–
76
77
79
78
–
6
6
6
44
–
6
56
–
3
6
0
XC95108 Global, JTAG and Power Pins
Pin Type
I/O/GCK1
I/O/GCK2
I/O/GCK3
I/O/GTS1
I/O/GTS2
I/O/GSR
TCK
PC84
PQ100
TQ100
22
PQ160
9
24
33
10
25
23
35
12
29
27
42
76
5
3
6
77
6
4
8
74
1
99
159
30
50
47
48
75
TDI
28
45
71
136
TDO
59
85
83
TMS
29
49
47
73
V
5 V
38,73,78
7,59,100
28,40,53,90
5,57,98
10,46,94,157
CCINT
3.3 V/5 V
V
22,64
26,38,51,88
1,41,61,81,121,141
20,31,40,51,70,80,99
100,110,120,127,137
160
CCIO
GND
GND
8,16,27,42,49,60
2,23,33,46,64,71,77,86 100,21,31,44,62,69,75,84
–
–
–
–
–
–
–
–
–
GND
No connects
3,5,7,32,38,39,48,53,55,6
5,66,67,83,85,93,109,
118,119,125,130,131,
132,149,150,151
December 4, 1998 (Version 3.0)
7
XC95108 In-System Programmable CPLD
Ordering Information
XC95108 -7 PQ 160 C
Device Type
Speed
Temperature Range
Number of Pins
Package Type
Speed Options
- 20 20 ns pin-to-pin delay
Packaging Options
PC84 84-Pin Plastic Leaded Chip Carrier (PLCC)
PQ100 100-Pin Plastic Quad Flat Pack (PQFP)
TQ100 100-Pin Very Thin Quad Flat Pack (TQFP)
PQ160 160-Pin Plastic Quad Flat Pack (PQFP)
-15 15 ns pin-to-pin delay
-10 10 ns pin-to-pin delay
-7
7 ns pin-to-pin delay
Temperature Options
C
I
Commercial 0°C to +70°C
Industrial –40°C to +85°C
Component Availability
Pins
Type
Code
84
100
160
Plastic
PLCC
Plastic
PQFP
Plastic
TQFP
Plastic
PQFP
PC84
C(I)
C(I)
C(I)
C(I)
PQ100
C(I)
TQ100
C(I)
PQ160
C(I)
–20
–15
–10
–7
C(I)
C(I)
C(I)
XC95108
C(I)
C(I)
C(I)
C(I)
C(I)
C(I)
C = Commercial = 0° to +70°C I = Industrial = –40° to +85°C
Revision Control
Date
Revision
Update AC Characteristics and Internal Parameters
12/04/98
8
December 4, 1998 (Version 3.0)
相关型号:
©2020 ICPDF网 联系我们和版权申明