转到网站首页
转为中文步骤:
1、请用电脑端360浏览器打开本页地址,如您电脑未安装360浏览器,请点这里下载;
2、点击360浏览器右上角的翻译插件,如右图红圈中所示:
3、点击所弹出窗口里的右下角的按钮 “翻译当前网页”;
4、弹窗提示翻译完毕后关闭弹窗即可;
821024  
QUAD NON-PROGRAMMABLE  
PCM CODEC  
DATASHEET  
DESCRIPTION  
FEATURES  
4 channel CODEC with on-chip digital lters  
Selectable A-law or μ-law companding  
Master clock frequency selection: 2.048 MHz, 4.096 MHz or  
8.192 MHz  
The IDT821024 is a single-chip, four channel PCM CODEC with on-  
chip lters. The device provides analog-to-digital and digital-to-analog  
conversions and supports both a-law and μ−law companding. The digital  
lters in IDT821024 provides the necessary transmit and receive ltering for  
voice telephone circuit to interface with time-division multiplexed systems.  
All of the digital lters are performed in digital signal processors operating  
from an internal clock, which is derived from MCLK. The xed lters set  
the transmit and receive gain and frequency response.  
- Internal timing automatically adjusted based on MCLK and frame  
sync signal  
Separate PCM and master clocks  
Single PCM port with up to 8.192 MHz data rate (128 time slots)  
Transhybrid balance impedance hardware adjustable via external  
components  
Transmit gains hardware adjustable via external components  
Low power +5.0 V CMOS technology  
In the IDT821024 the PCM data is transmitted to and received from the  
PCM highway in time slots determined by the individual Frame Sync signals  
(FSRn and FSXn, where n = 1-4) at rates from 256 KHz to 8.192 MHz. Both  
Long and Short Frame Sync modes are available in the IDT821024.  
The IDT821024 can be used in digital telecommunication applications  
such as PBX, Central Ofce Switch, Digital Telephone and Integrated  
Voice/Data Access Unit.  
+5.0 V single power supply  
Package available: 32 pin PLCC, 44 pin TQFP  
FUNCTIONAL BLOCK DIAGRAM  
821024 REVISION A JUNE 25, 2014  
PIN CONFIGURATIONS  
PCLK  
TSC  
29  
28  
27  
26  
25  
24  
23  
22  
21  
IIN1  
IIN2  
5
6
DGND  
DX  
VOUT2  
VCCA  
IREF  
7
8
32-Pin  
PLCC  
VCCD  
DR  
9
AGND  
VOUT3  
IIN3  
10  
11  
12  
13  
FSR1  
FSX1  
FSR2  
IIN4  
NC  
33  
32  
31  
30  
29  
28  
27  
26  
25  
24  
23  
1
IIN2  
VOUT2  
NC  
NC  
2
TSC  
DGND  
NC  
3
4
NC  
44-Pin  
TQFP  
5
VCCA  
IREF  
AGND  
NC  
DX  
6
VCCD  
DR  
7
8
FSR1  
FSX1  
FSR2  
9
NC  
10  
11  
VOUT3  
IIN3  
QUAD NON-PROGRAMMABLE  
PCM CODEC  
2
REVISION A 06/25/14  
821024 DATA HEE
PIN DESCRIPTION  
REVISION A 06/25/14  
3
QUAD NON-PROGRAMMABLE  
PCM CODEC  
PIN DESCRIPTION (cont’d)  
QUAD NON-PROGRAMMABLE  
PCM CODEC  
4
REVISION A 06/25/14  
FUNCTIONAL DESCRIPTION  
Transmit PCM Interface  
The IDT821024 contains four channel PCM CODEC with on chip digital  
lters. It provides the four-wire solution for the subscriber line circuitry in  
digital switches. The device converts analog voice signal to digital PCM  
data, and converts digital PCM data back to analog signal. Digital lters  
are used to bandlimit the voice signals during the conversion. Either A-law  
or μ-law is supported by the IDT821024. The law selection is performed  
by A/μ pin.  
The transmit PCM interface clocks out 1 byte (8 bits) PCM data out of  
DX pin every 125 μs. The transmit logic, synchronized by the Transmit  
Frame Sync signal (FSXn), controls the data transmission. The FSXn  
pulse identies the transmit time slot of the PCM frame for Channel N.  
The PCM Data is transmitted serially on DX pin with the Most Signicant  
Bit (MSB) rst. When the PCM data is being output on DX pin, the TSC  
signal will be pulled low.  
The frequency of the master clock (MCLK) can be 2.048 MHz, 4.096 MHz,  
or 8.192 MHz. Internal circuitry determines the master clock frequency  
automatically.  
Receive Signal Processing  
In the receive path, the PCM code is received at the rate of 8,000  
samples per second. The PCM code is expanded and sent to the DSP  
for interpolation. A receive lter is implemented in the DSP as a digital  
lowpass lter. The ltered signal is then sent to an oversampling DAC. The  
DAC output is post-ltered and delivered at VOUT pin by an amplier. The  
amplier can drive resistive load higher than 2 KΩ.  
The serial PCM data for four channels are time multiplexed via two pins,  
DX and DR. The time slots of the four channels are determined by the  
individual Frame Sync signals at rates from 256 kHz to 8.192 MHz. For  
each channel, the IDT821024 provides a transmit Frame Sync signal and  
a receive Frame Sync signal.  
Each channel of the IDT821024 can be powered down independently to  
save power consumption. The Channel Power Down Pins PDN1-4 congure  
channels to be active (power-on) or standby (power-down) separately.  
Receive PCM Interface  
The receive PCM interface clocks 1 byte (8 bits) PCM data into DR  
pin every 125 μs. The receive logic, synchronized by the Receive Frame  
Sync signal (FSRn), controls the data receiving process. The FSRn pulse  
identies the receive time slot of the PCM frame for Channel N. The PCM  
Data is received serially on DR pin with the Most Signicant Bit (MSB) rst.  
Signal Processing  
High performance oversamplingAnalog-to-Digital Converters (ADC) and  
Digital-to-Analog Converters (DAC) are used in the IDT821024 to provide  
the required conversion accuracy. The associated decimation and interpo-  
lation ltering are realized with both dedicated hardware and Digital Signal  
Processor (DSP). The DSP also handles all other necessary functions such  
as PCM bandpass ltering and sample rate conversion.  
Hardware Gain Setting In Transmit Path  
The transmit gain of the IDT821024 for each channel can be set by 2  
resistors, RREF and RTXn (as shown in Figure 1), according to the following  
equation:  
Transmit Signal Processing  
In the transmit path, the analog input signal is received by the ADC and  
converted into digital data. The digital output of the oversampling ADC is  
decimated and sent to the DSP. The transmit lter is implemented in the  
DSP as a digital bandpass lter. The ltered signal is further decimated  
and compressed to PCM format.  
The receive gain of IDT821024 is xed and equal to 1.  
Figure 1. IDT821024 Transmit Gain Setting for Channel 1  
REVISION A 06/25/14  
5
QUAD NON-PROGRAMMABLE  
PCM CODEC  
OPERATING THE IDT821024  
The following descriptions about operation applies to all four channels of  
the IDT821024.  
Power-on Sequence and Master Clock Conguration  
To power on the IDT821024 users should follow this sequence:  
1. Apply ground;  
2. Apply VCC, nish signal connections;  
3. Set PDN1-4 pins high, thus all of the 4 channels are powered down;  
The master clock (MCLK) frequency of IDT821024 can be congured  
as 2.048 MHz, 4.096 MHz or 8.192 MHz. Using the Transmit Frame Sync  
(FSX) inputs, the device determines the MCLK frequency and makes the  
necessary internal adjustments automatically. The MCLK frequency must  
be an integer multiple of the Frame Sync frequency.  
Operating Modes  
There are two operating modes for each transmit or receive channel:  
standby mode (when the channel is powered down) and normal mode (when  
the channel is powered on). The mode selection of each channel is done  
by its corresponding PDN pin. When PDNn is 1, Channel N is in standby  
mode; when PDNn is 0, Channel N is in normal mode.  
In standby mode, all circuits are powered down with the analog outputs  
placed in high impedance state.  
In normal mode, each channel of the IDT821024 is able to transmit and  
receive both PCM and analog information. The normal mode is used when  
a telephone call is in progress.  
Companding Law Selection  
An A/μ pin is provided by IDT821024 for the companding law selection.  
When this pin is low, μ-law is selected; when the pin is high, A-law is  
selected.  
QUAD NON-PROGRAMMABLE  
PCM CODEC  
6
REVISION A 06/25/14  
ABSOLUTE MAXIMUM RATINGS  
RECOMMENDED DC OPERATING  
CONDITIONS  
NOTE: MCLK: 2.048 MHz, 4.096 MHz or 8.192 MHz with tolerance of ± 50 ppm  
NOTE:StressesgreaterthanthoselistedunderABSOLUTEMAXIMUMRATINGSmaycause  
permanent damage to the device. This is a stress rating only and functional operation of the  
device at these or any other conditions above those indicated in the operational sections of  
this specication is not implied. Exposure to absolute maximum rating conditions for extended  
periods may affect reliability.  
ELECTRICAL CHARACTERISTICS  
Digital Interface  
Note: Total current must not exceed absolute maximum ratings.  
Power Dissipation  
Note: Power measurements are made at MCLK = 4.096 MHz, outputs unloaded  
Analog Interface  
REVISION A 06/25/14  
7
QUAD NON-PROGRAMMABLE  
PCM CODEC  
TRANSMISSION CHARACTERISTICS  
0dBm0 is dened as 0.6832Vrms for A-law and 0.6778 Vrms for A-law, both for 600 Ω load. Unless otherwise noted, the analog input is a 0 dBm0,  
1020 Hz sine wave; the input amplier is set for unity gain. The digital input is a PCM bit stream equivalent to that obtained by passing a 0 dBm0, 1020  
Hz sine wave through an ideal encoder. The output level is sin(x)/x-corrected. Typical value are tested at VDD = 5V and TA = 25°C.  
Absolute Gain  
Gain Tracking  
Frequency Response  
Group Delay  
Note*: Minimum value in transmit and receive path.  
QUAD NON-PROGRAMMABLE  
PCM CODEC  
8
REVISION A 06/25/14  
Distortion  
Noise  
REVISION A 06/25/14  
9
QUAD NON-PROGRAMMABLE  
PCM CODEC  
Interchannel Crosstalk  
Intrachannel Crosstalk  
QUAD NON-PROGRAMMABLE  
PCM CODEC  
10  
REVISION A 06/25/14  
821024 DATA HEE
TIMING CHARACTERISTICS  
Clock  
Transmit  
Note: Timing parameter t13 is referenced to a high-impedance state.  
Figure 2. MCLK Timing  
REVISION A 06/25/14  
11  
QUAD NON-PROGRAMMABLE  
PCM CODEC  
Figure 3. PCM Interface Timing for Short Frame Mode  
Figure 4. PCM Interface Timing for Long Frame Mode  
QUAD NON-PROGRAMMABLE  
PCM CODEC  
12  
REVISION A 06/25/14  
ORDERING INFORMATION  
Data Sheet Document History  
01/16/2002  
02/21/2002  
09/10/2002  
01/08/2003  
04/03/2003  
06/25/2014  
pgs. 4, 5  
pgs. 1-4, 13  
pg. 8  
pgs. 1, 13  
pg. 1  
821024PP package Product Discontinuation Notice - Last time buy expires 7/26/14, PDN CQ-13-01  
Changed Datasheet format  
Added Contacts page  
REVISION A 06/25/14  
13  
QUAD NON-PROGRAMMABLE  
PCM CODEC  
IMPORTANT NOTICE AND DISCLAIMER  
RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES (“RENESAS”) PROVIDES TECHNICAL  
SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING  
REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND  
OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED,  
INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A  
PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.  
These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible  
for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3)  
ensuring your application meets applicable standards, and any other safety, security, or other requirements. These  
resources are subject to change without notice. Renesas grants you permission to use these resources only for  
development of an application that uses Renesas products. Other reproduction or use of these resources is strictly  
prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property.  
Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims,  
damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject  
to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources  
expands or otherwise alters any applicable warranties or warranty disclaimers for these products.  
('LVFODLPHUꢀRev.1.0 Mar 2020)  
Corporate Headquarters  
TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
Contact Information  
For further information on a product, technology, the most  
up-to-date version of a document, or your nearest sales  
www.renesas.com  
office, please visit:  
www.renesas.com/contact/  
Trademarks  
Renesas and the Renesas logo are trademarks of Renesas  
Electronics Corporation. All trademarks and registered  
trademarks are the property of their respective owners.  
© 202Renesas Electronics Corporation. All rights reserved.