AD1864N-J [ADI]
Complete Dual 18-Bit Audio DAC; 完整的双通道18位音频DAC型号: | AD1864N-J |
厂家: | ADI |
描述: | Complete Dual 18-Bit Audio DAC |
文件: | 总12页 (文件大小:303K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Complete Dual
18-Bit Audio DAC
a
AD1864
FEATURES
DIP BLOCK DIAGRAMS
AD1864
Dual Serial Input, Voltage Output DACs
No External Components Required
Operates at 8
؋
Oversampling per Channel ؎5 V to ؎12 V Operation
24
+VS
1
2
3
4
5
6
7
8
9
–VS
TRIM
23 TRIM
REFERENCE
REFERENCE
22
21
MSB
I OUT
AGND
SJ
MSB
I OUT
Cophased Outputs
115 dB Channel Separation
؎0.3% Interchannel Gain Matching
0.0017% THD+N
20 AGND
19
SJ
RF
18
17
16
R F
APPLICATIONS
Multichannel Audio Applications:
Compact Disc Players
–
–
+
VOUT
+VL
VOUT
–VL
+
Multivoice Keyboard Instruments
DAT Players and Recorders
Digital Mixing Consoles
Multimedia Workstations
DR 10
LR 11
15 DL
18-BIT
LATCH
18-BIT
LATCH
18-BIT
D/A
18-BIT
D/A
14
13
LL
CLK 12
DGND
PRODUCT DESCRIPTION
A versatile digital interface allows the AD1864 to be directly
connected to standard digital filter chips. This interface employs
five signals: Data Left (DL), Data Right (DR), Latch Left (LL),
Latch Right (LR) and Clock (CLK). DL and DR are the serial
input pins for the left and right DAC input registers. Input data
bits are clocked into the input register on the rising edge of
CLK. A low going latch edge updates the respective DAC
output. For systems using only a single latch signal, LL and LR
may be connected together. For systems using only one DATA
signal, DR and DL may be connected together.
The AD1864 is a complete dual 18-bit DAC offering excellent
THD+N, while requiring no external components. Two com-
plete signal channels are included. This results in cophased
voltage or current output signals and eliminates the need for
output demultiplexing circuitry. The monolithic AD1864 chip
includes CMOS logic elements, bipolar and MOS linear
elements and laser-trimmed thin-film resistor elements, all
fabricated on Analog Devices BiMOS II process.
The DACs on the AD1864 chip employ a partially-segmented
architecture. The first four MSBs of each DAC are segmented
into 15 elements. The 14 LSBs are produced using standard
R-2R techniques. Segment and R-2R resistors are laser-
trimmed to provide extremely low total harmonic distortion.
This architecture minimizes errors at major code transitions
resulting in low output glitch and eliminating the need for an
external deglitcher. When used in the current output mode, the
AD1864 provides two cophased ±1 mA output signals.
The AD1864 operates from ±5 V to ±12 V power supplies. The
digital supplies, VL and –VL, can be separated from the analog
supplies, VS and –VS, for reduced digital feedthrough. Separate
analog and digital ground pins are also provided. The AD1864
typically dissipates only 225 mW, with a maximum power
dissipation of 265 mW.
The AD1864 is packaged in both a 24-pin plastic DIP and a
28-pin PLCC. Operation is guaranteed over the temperature
range of –25°C to +70°C and over the voltage supply range of
±4.75 V to ±13.2 V.
Each channel is equipped with a high performance output
amplifier. These amplifiers achieve fast settling and high slew
rate, producing ±3 V signals at load currents up to 8 mA. Each
output amplifier is short-circuit protected and can withstand
indefinite short circuits to ground.
PRODUCT HIGHLIGHTS
1. The AD1864 is a complete dual 18-bit audio DAC.
The AD1864 was designed to balance two sets of opposing
requirements, channel separation and DAC matching. High
channel separation is the result of careful layout techniques. At
the same time, both channels of the AD1864 have been designed
to ensure matched gain and linearity as well as tracking over time
and temperature. This assures optimum performance when used in
stereo and multi-DAC per channel applications.
2. 108 dB signal-to-noise ratio for low noise operation.
3. THD+N is typically 0.0017%.
4. Interchannel gain and midscale matching.
5. Output voltages and currents are cophased.
6. Low glitch for improved sound quality.
7. Both channels are 100% tested at 8 × FS.
8. Low Power—only 225 mW typ, 265 mW max.
9. Five-wire Interface for individual DAC control.
REV. A
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 617/329-4700
Fax: 617/326-8703
World Wide Web Site: http://www.analog.com
© Analog Devices, Inc., 1997
AD1864–SPECIFICATIONS (T = +25؇C, ؎V = ؎V = ؎5 V, F = 352.8 kHz, without MSB adjustment
unless otherwise noted)
A
L
S
S
Min
Typ
Max
Units
RESOLUTION
18
Bits
DIGITAL INPUTS
VIH
VIL
IIH, VIH = +VL
IIL, VIL = 0.4 V
Clock Input Frequency
2.0
+VL
0.8
1.0
V
V
µA
µA
MHz
–10
12.7
ACCURACY
Gain Error
Interchannel Gain Matching
Midscale Error
0.4
0.3
4
1.0
0.8
% of FSR
% of FSR
mV
Interchannel Midscale Matching
Gain Linearity Error (0 dB to –90 dB)
5
<2
mV
dB
DRIFT (0°C to +70°C)
Gain Drift
Midscale Drift
±25
±4
ppm of FSR/°C
ppm of FSR/°C
TOTAL HARMONIC DISTORTION + NOISE*
0 dB, 990.5 Hz
AD1864N, P
AD1864N-J, P-J
AD1864N-K
AD1864N, P
AD1864N-J, P-J
AD1864N-K
AD1864N, P
AD1864N-J, P-J
AD1864N-K
0.004
0.003
0.0017
0.010
0.010
0.010
1.0
0.006
0.004
0.0025
0.040
0.020
0.020
4.0
%
%
%
%
%
%
%
%
%
—20 dB, 990.5 Hz
—60 dB, 990.5 Hz
1.0
1.0
2.0
2.0
CHANNEL SEPARATION*
0 dB, 990.5 Hz
110
115
dB
SIGNAL-TO-NOISE RATIO*
(20 Hz to 30 kHz) N, N-J, N-K
P, P-J
102
95
108
108
dB
dB
D-RANGE* (WITH A-WEIGHT FILTER)
–60 dB, 990.5 Hz
AD1864N, P
AD1864N-J, P-J
AD1864N-K
88
94
94
100
100
100
dB
dB
dB
OUTPUT
Voltage Output Configuration
Output Range (±3%)
Output Impedance
؎2.88
±8
±3.0
0.1
؎3.12
V
Ω
mA
Load Current
Short-Circuit Duration
Current Output Configuration
Bipolar Output Range (±30%)
Output Impedance (±30%)
Indefinite to Common
±1
1.7
mA
kΩ
POWER SUPPLY
+VL and +VS
–VL and –VS
+I, (+VL and +VS = +5 V)
–I, (–VL and –VS = –5 V)
4.75
–13.2
5.0
–5.0
22
13.2
–4.75
25
V
V
mA
mA
–23
–28
POWER DISSIPATION, ±VL = ±VS = ±5 V
225
265
mW
TEMPERATURE RANGE
Specification
Operation
0
–25
–60
+25
+70
+70
+100
°C
°C
°C
Storage
WARM-UP TIME
1
min
NOTES
Specifications shown in boldface are tested on production units at final test without optional MSB adjustment.
*Tested in accordance with EIAJ Test Standard CP-307 with 18-bit data.
Specifications subject to change without notice.
REV. A
–2–
AD1864
Typical Performance Data—
700
100
90
0dB
600
500
400
300
200
100
0
–20dB
80
70
60
50
–60dB
40
30
20
10
0
0
6
8
10
12
0
2
4
6
8
10
+
V
SUPPLY VOLTAGE –
FREQUENCY – kHz
Figure 4. Power Dissipation vs. Supply Voltage
Figure 1. THD+N vs. Frequency
100
90
80
70
60
50
40
30
20
10
0
130
120
110
100
90
80
70
60
50
40
30
20
10
0
500
1000
1500
2000
2500
3000
0
5
10
15
FREQUENCY – kHz
LOAD RESISTANCE
–
Ω
Figure 5. THD+N vs. Load Resistance
Figure 2. Channel Separation vs. Frequency
10
8
100
6
95
90
85
80
4
2
0
–2
–4
–6
–8
–10
–100 –90
–10
–70
–60 –50
–40 –30 –20
INPUT AMPLITUDE – dB
0
–80
20
40
60
0
TEMPERATURE –
C
Figure 6. Gain Linearity Error vs. Input Amplitude
Figure 3. THD+N vs. Temperature
REV. A
–3–
AD1864
ABSOLUTE MAXIMUM RATINGS*
VL to DGND . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 V to 13.2 V
VS to AGND . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 V to 13.2 V
–VL to DGND . . . . . . . . . . . . . . . . . . . . . . . . . –13.2 V to 0 V
–VS to AGND . . . . . . . . . . . . . . . . . . . . . . . . . –13.2 V to 0 V
AGND to DGND . . . . . . . . . . . . . . . . . . . . . . . . . . . . +0.3 V
Digital Inputs to DGND . . . . . . . . . . . . . . . . . . . –0.3 V to VL
Short-Circuit Protection . . . . . . . . Indefinite Short to Ground
Soldering (10 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . . .+300°C
*Stresses greater than those listed under Absolute Maximum Ratings may cause
permanent damage to the device. This is a stress rating only; functional operation
of the device at these or any other conditions above those indicated in the
operational section of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect device reliability.
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection.
Although the AD1864 features proprietary ESD protection circuitry, permanent damage may
occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD
precautions are recommended to avoid performance degradation or loss of functionality.
WARNING!
ESD SENSITIVE DEVICE
PIN FUNCTION DESCRIPTIONS
Description
PIN CONFIGURATIONS
DIP Package
Signal
–VS
Negative Analog Supply
24
+VS
1
2
–VS
TRIM
MSB
IOUT
AGND
SJ
Right Channel Trim Network Connection
Right Channel Trim Potentiometer Connection
Right Channel Output Current
Right Channel Analog Common Pin
Right Channel Amplifier Summing Junction
Right Channel Feedback Resistor
Right Channel Output Voltage
Positive Digital Supply
Right Channel Data Input Pin
Right Channel Latch Pin
Clock Input Pin
Digital Common Pin
Left Channel Latch Pin
TRIM
23 TRIM
22
21
20
19
18
17
16
15
14
13
3
MSB
I OUT
AGND
SJ
MSB
I OUT
AGND
SJ
RIGHT
CHANNEL
LEFT
CHANNEL
4
RF
5
VOUT
+VL
DR
AD1864
6
TOP VIEW
(Not to Scale)
RF
7
RF
LR
8
VOUT
–V L
DL
VOUT
+VL
CLK
DGND
LL
DL
–VL
9
10
DR
Left Channel Data Input Pin
Negative Digital Supply
LR 11
12
LL
CLK
DGND
VOUT
RF
SJ
AGND
IOUT
MSB
TRIM
+VS
Left Channel Output Voltage
Left Channel Feedback Resistor
Left Channel Amplifier Summing Junction
Left Channel Analog Common Pin
Left Channel Output Current
Left Channel Trim Potentiometer Wiper Connection
Left Channel Trim Network Connection
Positive Analog Supply
PLCC Package
28 27 26
3
2
1
4
I
25
5
I
OUT
OUT
AGND
6
7
24
23
22
AGND
SJ
ORDERING GUIDE
SJ
NC
RF
AD1864
THD+N
@ Full Scale
Package
Option*
8
NC
TOP VIEW
(Not to Scale)
Model
9
21 RF
V
10
11
AD1864N
0.006%
0.004%
0.0025%
0.006%
0.004%
N-24
N-24
N-24
P-28A
P-28A
20
V
OUT
OUT
AD 1864N-J
AD1864N-K
AD1864P
19 –V
+V
L
L
12 13
17 18
14 15 16
AD1864P-J
*N = Plastic DIP; P = Plastic Leaded Chip Carrier.
NC = NO CONNECT
REV. A
–4–
AD1864
TOTAL HARMONIC DISTORTION + NOISE
INTERCHANNEL MIDSCALE MATCHING
Total Harmonic Distortion plus Noise (THD+N) is defined as
the ratio of the square root of the sum of the squares of the
amplitudes of the harmonics and noise to the value of the
fundamental input frequency. It is usually expressed in percent.
The midscale matching specification indicates how closely the
amplitudes of the output signals of the two channels match
when the twos complement input code representing half scale is
loaded into the input register of both channels. It is expressed in
mV and is measured with half-scale output signals.
THD+N is a measure of the magnitude and distribution of
linearity error, differential linearity error, quantization error and
noise. The distribution of these errors may be different, depending
on the amplitude of the output signal. Therefore, to be most
useful, THD+N should be specified for both large (0 dB) and
small (–20 dB, –60 dB) signal amplitudes. THD+N measure-
ments for the AD1864 are made using the first 19 harmonics
and noise out to 30 kHz.
24
+VS
1
2
3
4
5
6
7
8
9
–VS
AD1864
TRIM
23 TRIM
REFERENCE
REFERENCE
22
21
MSB
I OUT
AGND
SJ
MSB
I OUT
20 AGND
19
18
17
16
SJ
SIGNAL-TO-NOISE RATIO
RF
R F
The Signal-to-Noise Ratio is defined as the ratio of the ampli-
tude of the output when a full- scale code is entered to the
amplitude of the output when a midscale code is entered. It is
measured using a standard A-Weight filter. SNR for the
AD1864 is measured for noise components up to 30 kHz.
–
–
+
VOUT
+VL
VOUT
–VL
+
DR 10
LR 11
15 DL
18-BIT
LATCH
18-BIT
LATCH
18-BIT
D/A
18-BIT
D/A
14
13
LL
CLK 12
DGND
CHANNEL SEPARATION
Channel separation is defined as the ratio of the amplitude of a
full-scale signal appearing on one channel to the amplitude of
that same signal which couples onto the adjacent channel. It is
usually expressed in dB. For the AD1864 channel separation is
measured in accordance with EIAJ Standard CP-307, Section 5.5.
DIP Block Diagram
FUNCTIONAL DESCRIPTION
The AD1864 is a complete, monolithic, dual 18-bit audio DAC.
No external components are required for operation. As shown in
the block diagram, each chip contains two voltage references,
two output amplifiers, two 18-bit serial input registers and two
18-bit DACs.
D-RANGE DISTORTION
D-Range distortion is equal to the value of the total harmonic
distortion + noise (THD+N) plus 60 dB when a signal level of
60 dB below full-scale is reproduced. D-Range is tested with a
1 kHz input sine wave. This is measured with a standard
A-Weight filter as specified by EIAJ Standard CP-307.
The voltage reference section provides a reference voltage for
each DAC circuit. These voltages are produced by low-noise
bandgap circuits. Buffer amplifiers are also included. This
combination of elements produces reference voltages that are
unaffected by changes in temperature and time.
GAIN ERROR
The gain error specification indicates how closely the output of
a given channel matches the ideal output for given input data. It
is expressed in % of FSR and is measured with a full-scale output
signal.
The output amplifiers use both MOS and bipolar devices and
incorporate an all NPN output stage. This design technique
produces higher slew rate and lower distortion than previous
techniques. Frequency response is also improved. When
combined with the appropriate on-chip feedback resistor, the
output op amps convert the output current to output voltages.
INTERCHANNEL GAIN MATCHING
The gain matching specification indicates how closely the
amplitudes of the output signals match when producing
identical input data. It is expressed in % of FSR (Full-Scale
Range = 6 V for the AD1864) and is measured with full-scale
output signals.
The 18-bit D/A converters use a combination of segmented
decoder and R-2R architecture to achieve consistent linearity
and differential linearity. The resistors which form the ladder
structure are fabricated with silicon chromium thin film. Laser
trimming of these resistors further reduces linearity errors
resulting in low output distortion.
MIDSCALE ERROR
Midscale error is the deviation of the actual analog output of a
given channel from the ideal output (0 V) when the twos comple-
ment input code representing half scale is loaded into the input
register of the DAC. It is expressed in mV.
The input registers are fabricated with CMOS logic gates.
These gates allow the achievement of fast switching speeds and
low power consumption, contributing to the low glitch and low
power dissipation of the AD1864.
REV. A
–5–
AD1864
GROUNDING RECOMMENDATIONS
Though separate positive and negative power supply pins are
provided for the analog and digital portions of the AD1864, it is
also possible to use the AD1864 in systems featuring a single
positive and a single negative power supply. In this case, the
+VS and +VL input pins should be connected to the positive
power supply. –VS and –VL should be connected to the single
negative supply. This feature allows reduction of the cost and
complexity of the system power supply.
The AD1864 has three ground pins, two labeled AGND and
one labeled DGND. AGND, the analog ground pins, are the
“high quality” ground references for the device. To minimize
distortion and reduce crosstalk between channels, the analog
ground pins should be connected together only at the analog
common point in the system. As shown in Figure 7, the AGND
pins should not be connected at the chip.
As with most linear circuits, changes in the power supplies will
affect the output of the DAC. Analog Devices recommends that
well regulated power supplies with less than 1% ripple be
incorporated into the design of an audio system.
AD1864
–ANALOG
SUPPLY
ANALOG
SUPPLY
24
1
2
+VS
–V
S
TRIM
MSB
I OUT
TRIM 23
22
21
20
3
MSB
I OUT
DISTORTION PERFORMANCE AND TESTING
The THD+N figure of an audio DAC represents the amount of
undesirable signal produced during reconstruction and playback
of an audio waveform. The THD+N specification, therefore,
provides a direct method to classify and choose an audio DAC
for a desired level of performance. Figure 1 illustrates the typical
THD+N performance of the AD1864 versus frequency. A load
impedance of at least 1.5 kΩ is recommended for best THD+N
performance.
4
5
AGND AGND
6
SJ 19
SJ
18
7
R F
R F
VOUT
VOUT
8
17
16
15
14
13
VOUT
+VL
DR
VOUT
–V L
DL
9
DIGITAL
SUPPLY
–DIGITAL
SUPPLY
10
11 LR
LL
Analog Devices tests and grades all AD1864s on the basis of
THD+N performance. During the distortion test, a high speed
digital pattern generator transmits digital data to each channel
of the device under test. Eighteen-bit data is latched into the
DAC at 352.8 kHz (8 × FS). The test waveform is a 990.5 kHz
sine wave with 0 dB, –20 dB and –60 dB amplitudes. A 4096
point FFT calculates total harmonic distortion + noise,
signal-to-noise ratio, D-Range and channel separation. No
deglitchers or MSB trims are used.
12 CLK
DGND
DIGITAL
COMMON
Figure 7. Recommended DIP Circuit Schematic
The digital ground pin returns ground current from the digital
logic portions of the AD1864 circuitry. This pin should be
connected to the digital common pin in the system. Other
digital logic chips should also be referred to that point. The
analog and digital grounds should be connected together at one
point in the system, preferably at the power supply.
OPTIONAL MSB ADJUSTMENT
Use of optional adjust circuitry allows residual distortion error
to be eliminated. This distortion is especially important when
low amplitude signals are being reproduced. The MSB adjust
circuitry is shown in Figure 8. The trim pot should be adjusted
to produce the lowest distortion using an input signal with a
–60 dB amplitude.
POWER SUPPLIES AND DECOUPLING
The AD1864 has four power supply pins. ±VS provides the
supply voltages that operate the analog portions of the DAC,
including the voltage references, output amplifiers and control
amplifiers. The ±VS supplies are designed to operate from ±5 V
to ±12 V. These supplies should be decoupled to analog
common using 0.1 µF capacitors. Good engineering practice
suggests that the bypass capacitors be placed as close as possible
to the package pins. This minimizes the parasitic inductive
effects of printed circuit board traces.
AD1864
+VS
24
1
2
–VS
TRIM
MSB
IOUT
200kΩ
100kΩ 470kΩ
470kΩ 100kΩ 200kΩ
TRIM 23
22
21
20
3
MSB
I OUT
4
The ±VL supplies operate the digital portions of the chip,
including the input shift registers and the input latching
circuitry. These supplies should be bypassed to digital common
using 0.1 µF capacitors. ±VL operates with ±5 V to ±12 V
supplies. In order to assure proper operation of the AD1864,
–VS must be the most negative power supply voltage at all times.
5
AGND AGND
6
SJ 19
SJ
18
7
RF
RF
8
17
16
15
14
13
VOUT
+VL
DR
VOUT
–V L
DL
9
10
11 LR
LL
12 CLK
DGND
Figure 8. Optional DIP THD+N Adjust Circuitry
REV. A
–6–
AD1864
CURRENT OUTPUT MODE
lowest possible component count and achieves the performance
One or both channels of the ADl864 can be operated in current
output mode. IOUT can be used to directly drive an external
current-to-voltage (I-V) converter. The internal feedback
resistor, RF, can still be used in the feedback path of the external
I-V converter, thus assuring that RF tracks the DAC over time
and temperature.
shown on the specifications page while operating at 8 × FS.
INPUT DATA
Data is transmitted to the AD1864 in a bit stream composed of
18-bit words with a serial, twos complement, MSB first format.
Data Left (DL) and Data Right (DR) are the serial inputs for
the left and right DACs, respectively. Similarly, Latch Left (LL)
and Latch Right (LR) update the left and right DACs. The
falling edges of LL and LR cause the last 18 bits clocked into
the Serial Registers to be shifted into the DACs, thereby
updating the DAC outputs. Left and Right channels share the
Clock (CLK) signal. Data is clocked into the input registers on
the rising edge of CLK.
Of course, the AD1864 can also be used in voltage output mode
utilizing the onboard I-V converter.
VOLTAGE OUTPUT MODES As shown in the ADl864
block diagram, each channel of the ADl864 is complete with an
I-V converter and a feedback resistor. These can be connected
externally to provide direct voltage output from one or both
AD1864 channels. Figure 7 shows these connections. IOUT is
connected to the summing junction, SJ. VOUT is connected to
the feedback resistor, RF. This implementation results in the
Figure 9 illustrates the general signal requirements for data
transfer for the AD1864.
CLK
L
S
B
M
S
B
DL
DR
LL
L
S
B
M
S
B
LR
Figure 9. Control Signals
TIMING
The minimum clock rate of the AD1864 is at least 12.7 MHz.
This clock rate allows data transfer rates of 2×, 4×, 8× and
16 × FS (where FS equals 44.1 kHz). The applications section
of this data sheet contains additional guidelines for using the
AD1864.
Figure 10 illustrates the specific timing requirements that must
be met in order for the data transfer to be properly accomplished.
The input pins of the AD1864 are both TTL and 5 V CMOS
compatible.
>80ns
>30ns
>30ns
CLK
>15ns
>60ns
>40ns
>40ns
LL/LR
DL/DR
INTERNAL DAC REGISTER
>40ns
>15ns
UPDATED WITH 18 MOST RECENT BITS
>15ns
MSB
1st BIT
LSB
(18th BIT)
NEXT
WORD
2nd BIT
BITS CLOCKED
TOSHIFT REGISTER
Figure 10. Timing Diagram
–7–
REV. A
AD1864
+5V ANALOG SUPPLY
–5V ANALOG SUPPLY
AD1864
SM5813AP/A
1
2
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
1
2
+VS
TRIM
MSB
IOUT
–V
S
PT
TRIM
MSB
I OUT
LEFT
CHANNEL
OUTPUT
3
BCKO
WCKO
3
C2
C1
4
4
DOL 24
DOR 23
5
5
AGND AGND
RIGHT
CHANNEL
OUTPUT
6
6
SJ
RF
SJ
8
7
6
5
1
2
3
4
+VS
7
22
21
VDD
7
RF
8
8
VSS1
VSS2
VOUT
+VL
DR
VOUT
–VL
9
DG 20
19
9
–V
S
10
10
11
12
13
14
DL
AD712
OR
NE5532
18
11 LR
LL
OW18 17
12 CLK
DGND
16
15
OW20
+5V DIGITAL SUPPLY
–5V DIGITAL SUPPLY
Figure 11. Complete 8 × FS 18-Bit CD Player
An AD712 or NE5532 dual op amp is used to provide the
output antialias filters required for adequate image rejection.
One 2-pole filter section is provided for each channel. An
additional pole is created from the combination of the internal
feedback resistors (RF) and the external capacitors C1 and C2.
For example, the nominal 3 kΩ RF with a 360 pF capacitor for
C1 and C2 will place a pole at approximately 147 kHz, effec-
tively eliminating all high frequency noise components.
8-BIT CD PLAYER DESIGN
Figure 11 illustrates an 18-bit CD player design incorporating
an AD1864 D/A converter, an AD712 or NE5532 dual op amp
and the SM5813 digital filter chip manufactured by NPC. In
this design, the SM5813 filter transmits left and right digital
data to both channels of the AD1864. The left and right latch
signals, LL and LR, are both provided by the word clock signal
(WCKO) of the digital filter. The digital filter supplies data at
an 8 × FS oversample rate to each channel.
Close matching of the ac characteristics of the amplifiers on the
AD712 as well as their low distortion make it an ideal choice for
the task.
The digital data is converted to analog output voltages by the
output amplifiers on the AD1864. Note that no external
components are required by the AD1864. Also, no deglitching
circuitry is required.
LOW distortion, superior channel separation, low power
consumption and a low component count are all realized by this
simple design.
REV. A
–8–
AD1864
VOICE 1
OUTPUT
VOICE 2
VOICE 3
VOICE 4
VOICE 5
VOICE 6
OUTPUT
OUTPUT OUTPUT
OUTPUT OUTPUT
+5V ANALOG
SUPPLY
–5V ANALOG
SUPPLY
AD1864
AD1864
AD1864
1
2
+VS
24
1
2
3
4
5
6
7
8
9
–V
+V 24
1
2
+V
S
24
–VS
S
–VS
S
TRIM
MSB
I OUT
TRIM 23
TRIM 23
TRIM 23
TRIM
TRIM
MSB
IOUT
22
21
20
22
21
22
3
MSB
I OUT
3
MSB
I OUT
MSB
MSB
4
4
21
I OUT
I OUT
AGND AGND 20
20
19
18
17
16
15
14
13
5
AGND AGND
5
AGND AGND
ANALOG
COMMON
6
SJ 19
SJ 19
6
SJ
SJ
RF
SJ
SJ
18
18
17
7
RF
R F
RF
7
RF
R F
8
8
17
VOUT
+VL
VOUT
VOUT
+VL
DR
VOUT
VOUT
+VL
DR
VOUT
–V L
DL
9
–V L 16
–V L 16
DL 15
9
10
15
14
13
10 DR
11 LR
10
DL
LL
11 LR
LL 14
11 LR
LL
VOICE 1 LOAD
VOICE 6 LOAD
12 CLK
DGND
12 CLK
DGND 13
12 CLK
DGND
VOICE 2 LOAD
VOICE 3 LOAD
DATA
VOICE 5 LOAD
VOICE 4 LOAD
CLOCK
DIGITAL COMMON
–5V DIGITAL COMMON
Figure 12. Cascaded AD1864s in a Multichannel Keyboard Instrument
MULTICHANNEL DIGITAL KEYBOARD DESIGN
The AD1864 requires no external components, simplifying the
design, reducing the total number of components required and
enhancing reliability.
Figure 12 illustrates how to cascade AD1864s to add multiple
voices to an electronic musical instrument. In this example, the
data and clock signals are shared between all six DACs. As the
data representing an output for a specific voice is loaded, the
appropriate DAC is updated. For example, after the 18 bits
representing the next output value for Voice #4 is clocked out
on the data line, then “Voice 4 Load” is pulled low. This produces
a new output for Voice 4. Furthermore, all voices can be
returned to the same output by pulling all six load signals low.
ADDITIONAL APPLICATIONS
Figures 13 through 16 show connection diagrams for the
AD1864 and a number of standard digital filter chips from
Yamaha, NPC and Sony. Figure 13 shows the SM5814AP
operating with pipelined data. Cophase operation is not
available with the SM5814AP in 18-bit mode. Figures 14
through 16 are all examples of cophase operation. Each
application operates at 8 × FS for each channel. The 2-pole
Rauch low-pass filters shown in Figure 11 can be used with all
of the applications shown in this data sheet. The AD711 single
op amp can also be used in these applications in order to ensure
maximum channel separation.
In this application, the advantages of choosing the AD1864 are
clear. Its flexible digital interface allows the clock and data to
be shared among all DACs. This reduces printed circuit board
area requirements and also simplifies the actual layout of the
board. The low power requirement of the AD1864 (typically
215 mW) is an advantage in a multiple DAC system where its
power advantage is multiplied by the number of DACs used.
REV. A
–9–
AD1864
–5V ANALOG
SUPPLY
+5V ANALOG
SUPPLY
AD1864
+V 24
1
2
3
4
5
–VS
TRIM
MSB
IOUT
1
2
22
21
20
19
18
17
16
15
14
13
12
S
SM5814AP
(22-PIN DIP)
RIGHT
CHANNEL
OUTPUT
TRIM
23
LPF
LPF
MSB 22
21
3
I OUT
SOMD1
SOMD2
4
AGND AGND 20
5
SJ 19
SJ
VSS
6
7
VDD
6
LEFT
CHANNEL
OUTPUT
BCKO
WDCO
DOR
RF
VOUT
–VL
18
17
16
15
14
13
R F
7
8
VOUT
+VL
DR
8
9
9
DL
10
DOL
10
11
LL
11 LR
12
DGL
DGND
CLK
+5V DIGITAL
SUPPLY
–5V DIGITAL
SUPPLY
Figure 13. AD1864 with NPC SM5814AP Digital Filter
–5V ANALOG
SUPPLY
+5V ANALOG
SUPPLY
AD1864
24
+V
1
2
3
–VS
TRIM
MSB
I OUT
S
RIGHT
TRIM 23
MSB 22
CHANNEL
OUTPUT
LPF
LPF
21
20
19
18
I OUT
4
5
AGND AGND
YM3434
6
SJ
RF
SJ
RF
SHL
SHR
1
2
3
4
5
6
7
8
16
15
14
13
12
LEFT
CHANNEL
OUTPUT
7
16/18
ST
VOUT 17
–VL
8
VOUT
+VL
DR
16
9
V DD2
VSS
DL 15
LL 14
10
11
12
BCO
LR
WCO 11
13
DGND
CLK
10
9
DRO
DLO
V DD1
+5V DIGITAL
SUPPLY
–5V DIGITAL
SUPPLY
Figure 14. AD1864 with Yamaha YM3434 Digital Filter
REV. A
–10–
AD1864
1
2
3
4
5
6
7
8
9
GND
TEST 40
+5V ANALOG
SUPPLY
–5V ANALOG
SUPPLY
TEST TEST 39
TEST 38
TEST 37
36
AD1864
24
+VS
1
2
3
–VS
CXD1244S
RIGHT
35
TRIM 23
MSB 22
TRIM
MSB
CHANNEL
OUTPUT
LPF
LPF
34
33
21
BCKO
DATAL 32
GND
I OUT
4
5
6
7
8
9
I OUT
16.9344
MHz
XIN
20
AGND AGND
10 VDD
31
SJ 19
RF 18
SJ
LEFT
CHANNEL
OUTPUT
11
12
13
14
15
16
VDD
GND 30
DATAR 29
28
RF
VOUT 17
–VL 16
DL 15
VOUT
+VL
LE/WS 27
OUT 16/18 26
25
10 DR
11
12
LL 14
LR
DGND 13
CLK
17 LFS
DPOL 24
18 SONY/12S
19
TEST 22
20 TEST TEST 21
23
+5V DIGITAL
SUPPLY
–5V DIGITAL
SUPPLY
Figure 15. AD1864 with Sony CXD1244S Digital Filter
–5V ANALOG
SUPPLY
+5V ANALOG
SUPPLY
AD1864
24
1
2
3
4
5
+V
S
–VS
TRIM
MSB
I OUT
RIGHT
TRIM 23
MSB 22
CHANNEL
OUTPUT
LPF
LPF
21
20
I OUT
SM5818AP
(16-PIN DIP)
VDD
AGND AGND
6
7
SJ 19
RF 18
1
2
3
4
5
6
7
8
16
15
SJ
LEFT
CHANNEL
OUTPUT
BCKO
RF
VOUT 17
8
WDCO 14
OMOD2 13
DOR 12
DOL 11
10
VOUT
+VL
9
–VL 16
DL 15
10 DR
11
LL 14
LR
12
DGND 13
CLK
VSS
9
OMOD1
+5V DIGITAL
SUPPLY
–5V DIGITAL
SUPPLY
Figure 16. AD1864 with NPC SM5818AP Digital Filter
REV. A
–11–
AD1864
OTHER DIGITAL AUDIO COMPONENTS AVAILABLE
FROM ANALOG DEVICES
AD1856 16-BIT AUDIO DAC
Complete, No External Components
Required
0.0025% THD
Low Cost
AD1860 18-BIT AUDIO DAC
Complete, No External Components
Required
AD1862 20-BIT AUDIO DAC
120 dB Signal-to-Noise Ratio
0.0012% THD+N
105 dB D-Range Performance
±1 dB Gain Linearity
16-Pin DIP
0.002% THD+N
108 dB Signal-to-Noise Ratio
16-Pin DIP or SOIC Package
Standard Pinout
16-Pin DIP or SOIC Package
Standard Pinout
OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).
24-Pin Plastic DIP
28-Pin PLCC
–12–
REV. A
相关型号:
AD1865NZ-J
IC DUAL, SERIAL INPUT LOADING, 18-BIT DAC, PDIP24, PLASTIC, DIP-24, Digital to Analog Converter
ADI
AD1865PZ
IC DUAL, SERIAL INPUT LOADING, 18-BIT DAC, PQCC28, PLASTIC, LCC-28, Digital to Analog Converter
ADI
©2020 ICPDF网 联系我们和版权申明