AD5201ARM10-REEL7 [ADI]
IC SPECIALTY ANALOG CIRCUIT, PDSO10, MICRO, SOIC-10, Analog IC:Other;型号: | AD5201ARM10-REEL7 |
厂家: | ADI |
描述: | IC SPECIALTY ANALOG CIRCUIT, PDSO10, MICRO, SOIC-10, Analog IC:Other 光电二极管 |
文件: | 总16页 (文件大小:742K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
256-Position and 33-Position
Digital Potentiometers
a
AD5200/AD5201
FUNCTIONAL BLOCK DIAGRAM
FEATURES
AD5200—256-Position
AD5201—33-Position
10 kꢀ, 50 kꢀ
AD5200/AD5201
V
V
SS
DD
A
3-Wire SPI-Compatible Serial Data Input
Single Supply 2.7 V to 5.5 V or
Dual Supply ꢁ2.7 V for AC or Bipolar Operations
Internal Power-On Midscale Preset
CS
W
B
CLK
SER
REG
8/6 RDAC
REG
SDI
Dx
APPLICATIONS
SHDN
GND
Mechanical Potentiometer Replacement
Instrumentation: Gain, Offset Adjustment
Programmable Voltage-to-Current Conversion
Programmable Filters, Delays, Time Constants
Line Impedance Matching
PWR-ON
PRESET
GENERAL DESCRIPTION
VR latch is updated from an SPI-compatible serial-to-parallel
shift register that is loaded from a standard 3-wire serial-input
digital interface. Eight data bits for the AD5200 and six data
bits for the AD5201 make up the data word that is clocked into
the serial input register. The internal preset forces the wiper to
the midscale position by loading 80H and 10H into AD5200 and
AD5201 VR latches respectively. The SHDN pin forces the
resistor to an end-to-end open-circuit condition on the A terminal
and shorts the wiper to the B terminal, achieving a microwatt
power shutdown state. When SHDN is returned to logic high,
the previous latch setting puts the wiper in the same resistance
setting prior to shutdown. The digital interface is still active dur-
ing shutdown so that code changes can be made that will produce
a new wiper position when the device is returned from shutdown.
The AD5200 and AD5201 are programmable resistor devices,
with 256 positions and 33 positions respectively, that can be digi-
tally controlled through a 3-wire SPI serial interface. The terms
programmable resistor, variable resistor (VR), and RDAC are
commonly used interchangeably to refer to digital potentiometers.
These devices perform the same electronic adjustment function
as a potentiometer or variable resistor. Both AD5200/AD5201
contain a single variable resistor in the compact µSOIC-10
package. Each device contains a fixed wiper resistance at the
wiper contact that taps the programmable resistance at a point
determined by a digital code. The code is loaded in the serial
input register. The resistance between the wiper and either end
point of the programmable resistor varies linearly with respect to
the digital code transferred into the VR latch. Each variable
resistor offers a completely programmable value of resistance,
between the A terminal and the wiper, or the B terminal and the
wiper. The fixed A-to-B terminal resistance of 10 kΩ or 50 kΩ
has a nominal temperature coefficient of 500 ppm/°C. The VR
has a VR latch that holds its programmed resistance value. The
All parts are guaranteed to operate over the extended industrial
temperature range of –40°C to +85°C.
REV. 0
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
Fax: 781/326-8703
World Wide Web Site: http://www.analog.com
© Analog Devices, Inc., 2000
AD5200/AD5201–SPECIFICATIONS
(VDD = 5 V ꢁ 10%, or 3 V ꢁ 10%, VSS = 0 V, VA = +VDD, VB = 0 V,
–40ꢂC < T < +85ꢂC unless otherwise noted.)
AD5200 ELECTRICAL CHARACTERISTICS
A
Parameter
Symbol
Conditions
Min Typ1 Max
Unit
DC CHARACTERISTICS RHEOSTAT MODE
Resistor Differential Nonlinearity2
Resistor Integral Nonlinearity2
Nominal Resistor Tolerance3
Resistance Temperature Coefficient
Wiper Resistance
R-DNL
RWB, VA = No Connect
RWB, VA = No Connect
TA = 25°C
VAB = VDD, Wiper = No Connect
VDD = 5 V
–1
–2
–30
0.25 +1
0.5 +2
LSB
LSB
%
ppm/°C
Ω
R-INL
∆RAB
RAB/∆T
RW
+30
500
50
100
DC CHARACTERISTICS POTENTIOMETER DIVIDER MODE (Specifications apply to all VRs.)
Resolution
N
DNL
INL
8
–1
–2
Bits
LSB
LSB
Differential Nonlinearity4
1/4 +1
1/2 +2
Integral Nonlinearity4
Voltage Divider Temperature Coefficient ∆VW/∆T
Code = 80H
Code = FFH
Code = 00H
5
ppm/°C
LSB
LSB
Full-Scale Error
VWFSE
–1.5 –0.5
0
Zero-Scale Error
VWZSE
0
+0.5 +1.5
RESISTOR TERMINALS
Voltage Range5
VA, B, W
CA, B
CW
IDD_SD
ICM
VSS
VDD
V
Capacitance6 A, B
f = 1 MHz, Measured to GND, Code = 80H
f = 1 MHz, Measured to GND, Code = 80H
VDD = 5.5 V
45
60
0.01
1
pF
pF
µA
nA
Capacitance6 W
Shutdown Supply Current7
Common-Mode Leakage
5
VA = VB = VDD/2
DIGITAL INPUTS AND OUTPUTS
Input Logic High
Input Logic Low
Input Logic High
Input Logic Low
VIH
VIL
VIH
VIL
IIL
2.4
2.1
V
V
V
V
µA
pF
0.8
VDD = 3 V, VSS = 0 V
VDD = 3 V, VSS = 0 V
VIN = 0 V or 5 V
0.6
1
Input Current
Input Capacitance6
CIL
5
POWER SUPPLIES
Logic Supply
VLOGIC
VDD RANGE
VDD/SS RANGE
IDD
ISS
PDISS
2.7
–0.3
2.3
5.5
5.5
2.7
40
40
0.2
V
V
V
µA
µA
mW
Power Single-Supply Range
Power Dual-Supply Range
Positive Supply Current
Negative Supply Current
Power Dissipation8
VSS = 0 V
VIH = +5 V or VIL = 0 V
VSS = –5 V
VIH = +5 V or VIL = 0 V, VDD = +5 V, VSS = 0 V
∆VDD = +5 V 10%, Code = Midscale
15
15
Power Supply Sensitivity
PSS
–0.01 0.001 +0.01 %/%
DYNAMIC CHARACTERISTICS6, 9
Bandwidth –3 dB
BW_10 kΩ
BW_50 kΩ
THDW
tS
RAB = 10 kΩ, Code = 80H
RAB = 50 kΩ, Code = 80H
VA = 1 V rms, VB = 0 V, f = 1 kHz, RAB = 10 kΩ
VA = 5 V, VB = 0 V, 1 LSB Error Band
RWB = 5 kΩ, RS = 0
600
100
0.003
2/9
kHz
kHz
%
µs
nV√Hz
Total Harmonic Distortion
VW Settling Time (10 kΩ/50 kΩ)
Resistor Noise Voltage Density
eN_WB
9
NOTES
1Typicals represent average readings at 25°C and VDD = 5 V, VSS = 0 V.
2Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper posi-
tions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. I W = VDD/R for both VDD = +2.7 V,
VSS = –2.7 V.
3VAB = VDD, Wiper (VW) = No connect.
4INL and DNL are measured at VW with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. VA = VDD and VB = 0 V. DNL
specification limits of 1 LSB maximum are Guaranteed Monotonic operating conditions.
5Resistor Terminals A, B, W have no limitations on polarity with respect to each other.
6Guaranteed by design and not subject to production test.
7Measured at the A terminal. A terminal is open-circuited in shutdown mode.
8PDISS is calculated from (IDD × VDD). CMOS logic level inputs result in minimum power dissipation.
9All dynamic characteristics use VDD = 5 V, VSS = 0 V.
Specifications subject to change without notice.
–2–
REV. 0
AD5200/AD5201
(VDD = 5 V ꢁ 10%, or 3 V ꢁ 10%, VSS = 0 V, VA = +VDD, VB = 0 V,
–40ꢂC < T < +85ꢂC unless otherwise noted.)
AD5201 ELECTRICAL CHARACTERISTICS
A
Parameter
Symbol
Conditions
Min Typ1 Max
Unit
DC CHARACTERISTICS RHEOSTAT MODE
Resistor Differential Nonlinearity2
Resistor Integral Nonlinearity2
Nominal Resistor Tolerance3
Resistance Temperature Coefficient
Wiper Resistance
R-DNL
RWB, VA = No Connect
RWB, VA = No Connect
TA = 25°C
VAB = VDD, Wiper = No Connect
VDD = 5 V
–0.5
–1
–30
0.05 +0.5
0.1 +1
+30
LSB
LSB
%
ppm/°C
Ω
R-INL
∆RAB
RAB/∆T
RW
500
50
100
DC CHARACTERISTICS POTENTIOMETER DIVIDER MODE (Specifications apply to all VRs.)
Resolution4
N
DNL
INL
6
–0.5
–1
Bits
LSB
LSB
Differential Nonlinearity5
Integral Nonlinearity5
0.01 +0.5
0.02 +1
Voltage Divider Temperature Coefficient ∆VW/∆T
Code = 10H
Code = 20H
Code = 00H
5
ppm/°C
LSB
LSB
Full-Scale Error
VWFSE
–1/2 –1/4
0
Zero-Scale Error
VWZSE
0
+1/4 +1/2
RESISTOR TERMINALS
Voltage Range6
VA, B, W
CA, B
CW
IDD_SD
ICM
VSS
VDD
V
Capacitance7 A, B
f = 1 MHz, Measured to GND, Code = 10H
f = 1 MHz, Measured to GND, Code = 10H
VDD = 5.5 V
45
60
0.01
1
pF
pF
µA
nA
Capacitance7 W
Shutdown Supply Current8
Common-Mode Leakage
5
VA = VB = VDD/2
DIGITAL INPUTS AND OUTPUTS
Input Logic High
Input Logic Low
Input Logic High
Input Logic Low
VIH
VIL
VIH
VIL
IIL
2.4
2.1
V
V
V
V
µA
pF
0.8
VDD = 3 V, VSS = 0 V
VDD = 3 V, VSS = 0 V
VIN = 0 V or 5 V
0.6
1
Input Current
Input Capacitance7
CIL
5
POWER SUPPLIES
Logic Supply
VLOGIC
VDD RANGE
VDD/SS RANGE
IDD
ISS
PDISS
2.7
–0.3
2.3
5.5
5.5
2.7
40
40
0.2
V
V
V
µA
µA
mW
Power Single-Supply Range
Power Dual-Supply Range
Positive Supply Current
Negative Supply Current
Power Dissipation9
VSS = 0 V
VIH = +5 V or VIL = 0 V
VSS = –5 V
VIH = +5 V or VIL = 0 V, VDD = +5 V, VSS = –5 V
∆VDD = +5 V 10%
15
15
Power Supply Sensitivity
PSS
–0.01 0.001 +0.01 %/%
DYNAMIC CHARACTERISTICS7, 10
Bandwidth –3 dB
BW_10 kΩ
BW_50 kΩ
THDW
tS
RAB = 10 kΩ, Code = 10H
RAB = 50 kΩ, Code = 10H
VA = 1 V rms, VB = 0 V, f = 1 kHz, RAB = 10 kΩ
VA = 5 V, VB = 0 V, 1 LSB Error Band
RWB = 5 kΩ, RS = 0
600
100
0.003
2/9
kHz
kHz
%
µs
nV√Hz
Total Harmonic Distortion
VW Settling Time (10 kΩ/50 kΩ)
Resistor Noise Voltage Density
eN_WB
9
NOTES
1Typicals represent average readings at 25°C and VDD = 5 V, VSS = 0 V.
2 Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper posi-
tions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. I W = VDD/R for both VDD = +2.7 V,
VSS = –2.7 V.
3 VAB = VDD, Wiper (VW) = No connect.
4 Six bits are needed for 33 positions even though it is not a 64-position device.
5 INL and DNL are measured at VW with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. VA = VDD and VB = 0 V. DNL
specification limits of 1 LSB maximum are Guaranteed Monotonic operating conditions.
6 Resistor Terminals A, B, W have no limitations on polarity with respect to each other.
7 Guaranteed by design and not subject to production test.
8 Measured at the A terminal. A terminal is open-circuited in shutdown mode.
9 PDISS is calculated from (IDD × VDD). CMOS logic level inputs result in minimum power dissipation.
10 All dynamic characteristics use VDD = 5 V, VSS = 0 V.
Specifications subject to change without notice.
–3–
REV. 0
AD5200/AD5201–SPECIFICATIONS
(VDD = 5 V ꢁ 10%, or 3 V ꢁ 10%, VSS = 0 V, VA = +VDD, VB = 0 V, –40ꢂC < TA < +85ꢂC
unless otherwise noted.)
ELECTRICAL CHARACTERISTICS
Parameter
Symbol
Conditions
Min
Typ1
Max
Unit
INTERFACE TIMING CHARACTERISTICS (Applies to All Parts [Notes 2, 3])
Input Clock Pulsewidth
Data Setup Time
Data Hold Time
CS Setup Time
t
tDS
tDH
tCSS
tCSW
tCSH0
tCSH1
tCS1
CH, tCL
Clock Level High or Low
20
5
5
15
40
0
ns
ns
ns
ns
ns
ns
ns
ns
CS High Pulsewidth
CLK Fall to CS Fall Hold Time
CLK Fall to CS Rise Hold Time
CS Rise to Clock Rise Setup
0
10
NOTES
1Typicals represent average readings at 25°C and VDD = 5 V, VSS = 0 V.
2Guaranteed by design and not subject to production test.
3See timing diagram for location of measured values. All input control voltages are specified with tR = tF = 2 ns (10% to 90% of 3 V) and timed from a voltage level of
1.5 V. Switching characteristics are measured using VLOGIC = 5 V.
Specifications subject to change without notice.
1
1
SDI
SDI
D7
D6
D5
D4
D3
D2
D1
D0
Dx
Dx
(DATA IN)
0
1
0
1
tDS
tDH
tCH
tCS1
CLK
0
1
CLK
0
1
0
DAC REGISTER LOAD
CS
tCSH0
tCL
0
1
tCSH1
tCSS
VOUT
tCSW
tS
CS
0
Figure 1a. AD5200 Timing Diagram
V
DD
VOUT
0
1
ꢃ1LSB
SDI
D5
D4
D3
D2
D1
D0
Figure 1c. Detail Timing Diagram
0
1
CLK
0
1
DAC REGISTER LOAD
CS
0
1
VOUT
0
Figure 1b. AD5201 Timing Diagram
–4–
REV. 0
AD5200/AD5201
PIN FUNCTION DESCRIPTIONS
ABSOLUTE MAXIMUM RATINGS1
(TA = 25°C, unless otherwise noted)
Pin
Name
Description
VDD to VSS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
VDD to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3, +7 V
1
2
B
VSS
B Terminal.
Negative Power Supply, specified for opera-
tion from 0 V to –2.7 V.
V
SS to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 V, –7 V
VA, VB, VW to GND . . . . . . . . . . . . . . . . . . . . . . . . . VSS, VDD
A–B, A–W, B–W at 10 kΩ . . . . . . . . . . . . . . . . . . . . . 5 mA2
A–B, A–W, B–W at 50 kΩ . . . . . . . . . . . . . . . . . . . . 2.5 mA2
Digital Inputs and Output Voltage to GND . . . . . . . 0 V, 7 V
Operating Temperature Range . . . . . . . . . . . –40°C to +85°C
Maximum Junction Temperature (TJ Max) . . . . . . . . . 150°C
Storage Temperature . . . . . . . . . . . . . . . . . . –65°C to +150°C
Lead Temperature (Soldering, 10 sec) . . . . . . . . . . . . 300°C
Thermal Resistance θJA, µSOIC-10 . . . . . . . . . . . . . 200°C/W
Package Power Dissipation = (TJ Max – TA)/θJA
3
4
GND
CS
Ground.
Chip Select Input, Active Low. When CS
returns high, data will be loaded into the
DAC register.
Serial Data Input.
Serial Clock Input, positive edge triggered.
Active Low Input. Terminal A open circuit.
Shutdown controls Variable Resistors of
RDAC to temporary infinite.
5
6
7
SDI
CLK
SHDN
NOTES
1Stresses above those listed under Absolute Maximum Ratings may cause perma-
nent damage to the device. This is a stress rating; functional operation of the device
at these or any other conditions above those listed in the operational sections of this
specification is not implied. Exposure to absolute maximum rating conditions for
extended periods may affect device reliability.
8
VDD
Positive Power Supply (Sum of VDD + VSS
≤ 5.5 V).
9
10
W
A
Wiper Terminal.
A Terminal.
2Max current increases at lower resistance values.
PIN CONFIGURATION
1
2
3
4
5
10
9
B
A
W
V
V
SS
AD5200/
AD5201
TOP VIEW
(Not to Scale)
8
GND
DD
7
CS
SHDN
6
SDI
CLK
ORDERING GUIDE
Temperature
Range
Package
Description
Package
Option
Full
Reel Qty.
Branding
Information
Model
RES
kꢀ
AD5200ARM10-REEL7
AD5200ARM50-REEL7
AD5201ARM10-REEL7
AD5201ARM50-REEL7
256
256
33
10
50
10
50
–40°C/+85°C
–40°C/+85°C
–40°C/+85°C
–40°C/+85°C
µSOIC-10
µSOIC-10
µSOIC-10
µSOIC-10
RM-10
RM-10
RM-10
RM-10
5000
5000
5000
5000
DLA
DLB
DUA
DUB
33
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection. Although
the AD5200/AD5201 features proprietary ESD protection circuitry, permanent damage may occur
on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions
are recommended to avoid performance degradation or loss of functionality.
WARNING!
ESD SENSITIVE DEVICE
REV. 0
–5–
AD5200/AD5201–Typical Performance Characteristics
0.20
0.15
0.10
0.05
0.12
0.10
0.08
V
= 2.7V, V = 0V
SS
DD
V
= 5.5V, V = 0V
SS
DD
V
V
= +2.7V
DD
SS
= –2.7V
0.06
0.04
0.00
ꢄ0.05
ꢄ0.10
0.02
0.00
V
= +2.7V, V = –2.7V
SS
DD
V
= 2.7V, V = 0V
DD
SS
ꢄ0.15
ꢄ0.20
V
= 5.5V, V = 0V
SS
DD
–0.02
0
32
64
96
128
160
192
224
256
0
4
8
12
16
20
24
28
32
CODE – Decimal
CODE – Decimal
TPC 1. AD5200 10 kΩ RDNL vs. Code
TPC 4. AD5201 10 kΩ RINL vs. Code
0.10
0.05
0.03
0.02
V
= 2.7V, V = 0V
SS
DD
V
= 5.5V, V = 0V
SS
DD
V
= 2.7V, V = 0V
SS
DD
0.00
0.01
0.00
–0.05
–0.10
–0.15
–0.20
–0.25
–0.30
–0.01
–0.02
–0.03
V
= +2.7V, V = –2.7V
SS
DD
V
= 5.5V, V = 0V
SS
DD
V
= +2.7V, V = –2.7V
SS
DD
0
4
8
12
16
20
24
28
32
0
32
64
96
128
160
192
224
256
CODE – Decimal
CODE – Decimal
TPC 2. AD5201 10 kΩ RDNL vs. Code
TPC 5. AD5200 10 kΩ DNL vs. Code
0.020
0.7
0.6
0.5
0.4
0.3
0.2
0.1
0.0
–0.1
0.015
0.010
V
= 2.7V, V = 0V
SS
DD
V
= 5.5V, V = 0V
SS
DD
V
= +2.7V, V = –2.7V
SS
DD
0.005
V
= 5.5V, V = 0V
SS
DD
0.000
–0.005
–0.010
V
= 2.7V, V = 0V
SS
V
= +2.7V, V = –2.7V
DD
DD
SS
0
4
8
12
16
20
24
28
32
0
32
64
96
128
160
192
224
256
CODE – Decimal
CODE – Decimal
TPC 6. AD5201 10 kΩ DNL vs. Code
TPC 3. AD5200 10 kΩ RINL vs. Code
–6–
REV. 0
AD5200/AD5201
0.3
0.2
20
18
V
V
= V
SS
IL
= V
IH
DD
V = 5.5V
DD
V
= 5.5V, V = 0V
DD
SS
16
14
0.1
0.0
12
10
8
–0.1
–0.2
–0.3
–0.4
–0.5
V
= 2.7V
DD
6
4
2
0
V
= +2.7V, V = –2.7V
SS
DD
V
= 2.7V, V = 0V
SS
DD
0
32
64
96
128
160
192
224
256
–40
–20
0
20
40
60
80
100
CODE – Decimal
TEMPERATURE – ꢂC
TPC 7. AD5200 10 kΩ INL vs. Code
TPC 10. Supply Current vs. Temperature
0.020
0.015
0.010
0.005
0.000
14
V
= +2.7V, V = –2.7V
SS
V
= 5.5V
DD
DD
12
10
8
V
= 5.5V, V = 0V
SS
DD
6
4
2
–0.005
–0.010
0
V
= 2.7V, V = 0V
SS
DD
–
2
–40
0
4
8
12
16
20
24
28
32
–20
0
20
40
60
80
100
CODE – Decimal
TEMPERATURE – ꢂC
TPC 8. AD5201 10 kΩ INL vs. Code
TPC 11. Shutdown Current vs. Temperature
160
10
1.0
SEE TEST CIRCUIT 13
A
I
@ V /V = 5V/0V
T = 25ꢂC
DD
DD SS
140
120
V
= 2.7V
DD
I
@ V /V = ꢁ2.5V
DD SS
DD
100
80
0.1
60
40
V
= 5.5V
DD
I
@ V /V = ꢁ2.5V
DD SS
SS
0.01
0.001
I
@ V /V = 3V/0V
DD SS
DD
20
0
0
1
2
3
4
5
6
0.0
1.0
2.0
3.0
4.0
5.0
V
– V
V
– V
SUPPLY
IH
TPC 12. Wiper ON Resistance vs. VSUPPLY
TPC 9. Supply Current vs. Logic Input Voltage
REV. 0
–7–
AD5200/AD5201
6
0
500
450
400
350
300
CODE FF
H
80
H
H
H
H
H
–6
–12
–18
40
20
10
08
–24
–30
–36
–42
–48
–54
250
200
150
100
I
@ V /V
= ꢁ2.5V
= ꢁ2.5V
SS
DD SS
I
@ V /V
04
DD
DD SS
H
H
02
01
I
@ V /V = 5V/0V
DD SS
DD
H
I
@ V /V = 3V/0V
DD SS
DD
50
0
1M
1k
10k
100k
1M
10M
10k
100k
FREQUENCY – Hz
FREQUENCY – Hz
TPC 13. AD5200 10 kΩ Supply Current vs. Clock Frequency
TPC 16. AD5200 10 kΩ Gain vs. Frequency vs. Code
500
6
0
CODE 55
H
450
400
80
40
20
10
H
H
H
H
–6
–12
–18
350
300
I
@ V /V
DD SS
= ꢁ2.5V
= ꢁ2.5V
SS
250
200
150
–24
–30
–36
–42
–48
–54
I
@ V /V
DD SS
DD
08
04
H
H
I
@ V /V = 5V/0V
DD SS
DD
02
01
H
100
50
I
@ V /V = 3V/0V
DD SS
DD
H
0
1M
10M
1M
10k
100k
FREQUENCY – Hz
1k
10k
100k
FREQUENCY – Hz
TPC 14. AD5200 10 kΩ Supply Current vs. Clock Frequency
TPC 17. AD5200 50 kΩ Gain vs. Frequency vs. Code
80
6
0
CODE = 80 , V = V , V = 0V
H
A
DD
B
10
H
+PSRR @ V
DD
= 5V DC ꢁ10% p-p AC
–6
–12
–18
60
40
20
0
8
4
2
H
H
H
–24
–30
–36
–42
–48
–54
+PSRR @ V
= 3V DC ꢁ10% p-p AC
= 3V DC ꢁ10% p-p AC
DD
1
H
–PSRR @ V
DD
100
1M
1k
10k
100k
1M
1k
10k
100k
FREQUENCY – Hz
FREQUENCY – Hz
TPC 15. Power Supply Rejection Ratio vs. Frequency
TPC 18. AD5201 10 kΩ Gain vs. Frequency vs. Code
–8–
REV. 0
AD5200/AD5201
6
0
12
6
SEE TEST CIRCUIT 10
CODE = 80
H
10
V
= 5V
H
DD
= 25ꢂC
–6
–12
–18
0
T
A
10kꢀ
8
H
–6
4
50kꢀ
H
–12
2
H
–24
–30
–36
–42
–48
–54
–18
–24
–30
–36
–42
–48
1
H
1M
1k
10k
100k
10
100
1M
1k
10k
100k
FREQUENCY – Hz
FREQUENCY – Hz
TPC 19. AD5201 50 kΩ Gain vs. Frequency vs. Code
TPC 22. Normalized Gain Flatness vs. Frequency
12
12
6
SEE TEST CIRCUIT 10
6
CODE = 10
H
V
= 5V
10kꢀ
DD
0
0
T = 25ꢂC
A
–6
–6
50kꢀ
10kꢀ
–12
–12
50kꢀ
–18
–24
–30
–36
–42
–48
–18
–24
–30
V
V
R
= 100mV rms
IN
–36
–42
–48
= 5V
DD
= 1Mꢀ
L
10
100
1M
1M
1k
10k
100k
1k
10k
100k
FREQUENCY – Hz
FREQUENCY – Hz
TPC 23. AD5201 Normalized Gain Flatness vs. Frequency
TPC 20. AD5200 –3 dB Bandwidth
12
6
10kꢀ
0
–6
50kꢀ
V
W
–12
(20mV/DIV)
–18
–24
–30
–36
–42
–48
V
V
R
= 100mV rms
IN
CS
(5V/DIV)
= 5V
DD
= 1Mꢀ
L
1M
1k
10k
100k
FREQUENCY – Hz
TPC 21. AD5201 –3 dB Bandwidth
TPC 24. One Position Step Change at Half Scale
REV. 0
–9–
AD5200/AD5201
3500
3000
2500
OUTPUT
(2V/DIV)
2000
1500
1000
INPUT
(5V/DIV)
500
0
ꢄ500
0
32
64
96
128
160
192
224
256
CODE – Decimal
TPC 25. Large Signal Settling Time
TPC 28. AD5200 ∆RWB/∆T Rheostat Mode Temperature
Coefficient
3000
2500
2000
V
1500
1000
OUT
(20mV/DIV)
500
0
–500
0
4
8
12
16
20
24
28
32
CODE – Decimal
TPC 29. AD5201 Potentiometer Mode Temperature
Coefficient
TPC 26. Digital Feedthrough vs. Time
4000
50
3500
3000
2500
2000
40
30
20
1500
1000
10
0
500
0
–10
ꢄ500
0
32
64
96
128
160
192
224
256
–20
CODE – Decimal
0
4
8
12
16
20
24
28
32
CODE – Decimal
TPC 27. AD5200 ∆VWB/∆T Potentiometer Mode
Temperature Coefficient
TPC 30. AD5201 ∆VWB/∆T Potentiometer Mode Tempco
–10–
REV. 0
AD5200/AD5201
OPERATION
resistor ladder until the last tap point is reached. Figures 2a and
2b show the simplified diagrams of the equivalent RDAC circuits.
The AD5200/AD5201 provide 255 and 33 positions digitally-
controlled variable resistor (VR) devices. Changing the
programmed VR settings is accomplished by clocking in an
8-bit serial data word for AD5200, and a 6-bit serial data word
for AD5201, into the SDI (Serial Data Input) pins. Table I pro-
vides the serial register data word format. The AD5200/AD5201
are preset to a midscale internally during power-on condition.
In addition, the AD5200/AD5201 contain power shutdown
SHDN pins that place the RDAC in a zero power consumption
state where the immediate switches next to Terminals A and B are
open-circuited. Meanwhile, the wiper W is connected to B ter-
minal, resulting in only leakage current consumption in the VR
structure. During shutdown, the VR latch contents are maintained
when the RDAC is inactive. When the part is returned from
shutdown, the stored VR setting will be applied to the RDAC.
A
SHDN
SHDN
SW
D7
N
SW
2
ꢄ1
D6
D5
D4
D3
D2
D1
D0
R
N
SW
2
ꢄ2
W
SW
SW
1
R
R
R
AB
R
N
0
2
–1
RDAC
LATCH &
DECODER
DIGITAL CIRCUITRY
OMITTED FOR CLARITY
B
Table I. AD5200 Serial-Data Word Format
Figure 2a. AD5200 Equivalent RDAC Circuit. 255 positions
N
B7
D7
B6
D6
B5
D5
B4
D4
B3
D3
B2
D2
B1
D1
B0
D0
LSB
20
can be achieved up to Switch SW2
.
–1
A
SHDN
SW
SHDN
MSB
27
N
SW
2
N
R
R
SW
2
2
ꢄ1
ꢄ2
D5
D4
D3
D2
D1
D0
Table II. AD5201 Serial-Data Word Format
N
SW
B5*
D5*
MSB
25
B4
D4
B3
D3
B2
D2
B1
D1
B0
D0
LSB
20
W
SW
SW
R
R
1
R
AB
N
R
0
RDAC
2
LATCH &
DECODER
DIGITAL CIRCUITRY
OMITTED FOR CLARITY
B
*Six data bits are needed for 33 positions.
Figure 2b. AD5201 Equivalent RDAC Circuit. Unlike AD5200,
PROGRAMMING THE VARIABLE RESISTOR
Rheostat Operation
N
33 positions can be achieved all the way to Switch SW2
.
The nominal resistance of the RDAC between Terminals A and
B are available with values of 10 kΩ and 50 kΩ. The final two
digits of the part number determine the nominal resistance
value, e.g., 10 kΩ = 10 and 50 kΩ = 50. The nominal resistance
(RAB) of AD5200 has 256 contact points accessed by the wiper
terminal. The 8-bit data word in the RDAC latch of AD5200 is
decoded to select one of the 256 possible settings. In both parts,
the wiper’s first connection starts at the B terminal for data 00H.
This B-terminal connection has a wiper contact resistance of
50 Ω as long as valid VDD/VSS is applied, regardless of the nomi-
nal resistance. For a 10 kΩ part, the second connection of AD5200
is the first tap point with 89 Ω [RWB = RAB/255 + RW = 39 Ω +
50 Ω] for data 01H. The third connection is the next tap point
representing 78 + 50 = 128 Ω for data 02H. Due to its unique
internal structure, AD5201 has 5-bit + 1 resolution, but needs
a 6-bit data word to achieve the full 33 steps resolution. The 6-
bit data word in the RDAC latch is decoded to select one of the
33 possible settings. Data 34 to 63 will automatically be equal to
Position 33. The wiper 00H connection of AD5201 gives 50 Ω.
Similarly, for a 10 kΩ part, the first tap point of AD5201 yields
363 Ω for data 01H, 675 Ω for data 02H. For both AD5200 and
AD5201, each LSB data value increase moves the wiper up the
The general equation determining the digitally programmed
output resistance between W and B is:
D
255
for AD5200
for AD5201
(1)
(2)
RWB D =
RAB + 50 Ω
( )
D
RWB D =
RAB + 50 Ω
( )
32
where:
D
is the decimal equivalent of the data contained in
RDAC latch.
RAB is the nominal end-to-end resistance.
RW is the wiper resistance contributed by the on-resistance
of the internal switch.
Note D in AD5200 is between 0 to 255 for 256 positions. On
the other hand, D in AD5201 is between 0 to 32 so that 33
positions can be achieved due to the slight internal structure
difference, Figure 2b.
REV. 0
–11–
AD5200/AD5201
Again if RAB = 10 kΩ and A terminal can be opened or tied to
W, the following output resistance between W to B will be set
for the following RDAC latch codes:
AD5201 Wiper-to-A Resistance
RWA
D
(DEC)
(ꢀ)
Output State
AD5200 Wiper-to-B Resistance
32
16
1
50
Full-Scale (RW)
Midscale
1 LSB
5050
9738
10050
D
(DEC)
RWB
(ꢀ)
Output State
0
Zero-Scale (RAB + RW)
255
128
1
10050
5070
89
Full-Scale (RAB + RW)
Midscale
1 LSB
The tolerance of the nominal resistance can be 30% due to
process lot dependance. If users apply the RDAC in rheostat
(variable resistance) mode, they should be aware of such specifi-
cation of tolerance. The change in RAB with temperature has a
500 ppm/°C temperature coefficient.
0
50
Zero-Scale (Wiper Contact Resistance)
AD5201 Wiper-to-B Resistance
PROGRAMMING THE POTENTIOMETER DIVIDER
Voltage Output Operation
The digital potentiometer easily generates output voltages at
wiper-to-B and wiper-to-A to be proportional to the input volt-
age at A to B.
D
(DEC)
RWB
(ꢀ)
Output State
32
16
1
10050
5050
363
Full-Scale (RAB + RW)
Midscale
1 LSB
Unlike the polarity of VDD – VSS, which must be positive, volt-
age across A–B, W–A, and W–B can be at either polarity.
0
50
Zero-Scale (Wiper Contact Resistance)
Note that in the zero-scale condition a finite wiper resistance of
50 Ω is present. Care should be taken to limit the current flow
between W and B in this state to no more than 20 mA to avoid
degradation or possible destruction of the internal switch contact.
If ignoring the effects of the wiper resistance for an approxima-
tion, connecting A terminal to 5 V and B terminal to ground
produces an output voltage at the wiper which can be any value
starting at almost zero to almost full scale with the minor devia-
tion contributed by the wiper resistance. Each LSB of voltage is
equal to the voltage applied across Terminal AB divided by the
2N-1 and 2N position resolution of the potentiometer divider for
AD5200 and AD5201 respectively. The general equation defin-
ing the output voltage with respect to ground for any valid input
voltage applied to Terminals A and B is:
Like the mechanical potentiometer the RDAC replaces, it is
totally symmetrical. The resistance between the wiper W and
Terminal A also produces a digitally controlled resistance RWA
.
When these terminals are used, the B terminal should be tied to
the wiper. Setting the resistance value for RWA starts at a maxi-
mum value of resistance and decreases as the data loaded in
the latch is increased in value. The general equation for this
operation is:
D
for AD5200
for AD5201
(5)
(6)
VW D =
VAB + VB
( )
255
255 − D
(
)
D
32
for AD5200
(3)
RWA D =
RAB + 50Ω
( )
VW D =
VAB + VB
( )
255
where D in AD5200 is between 0 to 255 and D in AD5201 is
between 0 to 32.
32 − D
(
)
for AD5201
(4)
RWA D =
RAB + 50Ω
( )
32
For more accurate calculation, including the effects of wiper
resistance, VW can be found as:
Similarly, D in AD5200 is between 0 to 255, whereas D in
AD5201 is between 0 to 32.
RWB
D
RWA
D
For RAB = 10 kΩ and B terminal is opened or tied to the wiper
W, the following output resistance between W and A will be set
for the following RDAC latch codes:
( )
( )
(7)
VW D =
VA
+
VB
( )
RAB
RAB
where RWB(D) and RWA(D) can be obtained from Equations
1 to 4.
AD5200 Wiper-to-A Resistance
Operation of the digital potentiometer in the divider mode results
in more accurate operation over temperature. Here the output
voltage is dependent on the ratio of the internal resistors and not
the absolute values; therefore, the drift reduces to 15 ppm/°C.
D
(DEC)
RWA
(ꢀ)
Output State
255
128
1
50
Full-Scale (RW)
Midscale
1 LSB
5030
10011
10050
0
Zero-Scale (RAB + RW)
–12–
REV. 0
AD5200/AD5201
DIGITAL INTERFACING
All digital inputs are protected with a series input resistor and
parallel Zener ESD structure shown in Figure 4. Applies to
digital input pins CS, SDI, SHDN, CLK.
The AD5200/AD5201 contain a standard three-wire serial input
control interface. The three inputs are clock (CLK), CS, and
serial data input (SDI). The positive-edge-sensitive CLK input
requires clean transitions to avoid clocking incorrect data into
the serial input register. Standard logic families work well. If
mechanical switches are used for product evaluation, they
should be debounced by a flip-flop or other suitable means.
Figure 3 shows more detail of the internal digital circuitry. When
CS is low, the clock loads data into the serial register on each
positive clock edge (see Table III).
340ꢀ
LOGIC
V
SS
Figure 4. ESD Protection of Digital Pins
A,B,W
V
V
SS
DD
AD5200/AD5201
A
CS
W
B
V
SS
CLK
SER
REG
Dx
Figure 5. ESD Protection of Resistor Terminals
RDAC
REG
8/6
SDI
SHDN
GND
PWR-ON
PRESET
Figure 3. Block Diagram
Table III. Input Logic Control Truth Table
CLK CS SHDN
Register Activity
L
P
X
X
X
L
L
P
H
H
H
H
H
H
L
No SR effect.
Shift one bit in from the SDI pin.
Load SR data into RDAC latch.
No operation.
Open circuit on A terminal and short
circuit between W to B terminals.
NOTE
P = positive edge, X = don’t care, SR = shift register.
REV. 0
–13–
AD5200/AD5201
TEST CIRCUITS
Figures 6 to 14 define the test conditions used in the product
specification table.
5V
OP279
V
OUT
V
IN
DUT
A
V+ = V
1 LSB = V+/2
DD
W
N
OFFSET
GND
W
V+
A
DUT
B
B
V
MS
OFFSET BIAS
Figure 6. Potentiometer Divider Nonlinearity Error Test
Circuit (INL, DNL)
Figure 11. Noninverting Gain Test Circuit
NO CONNECT
DUT
+15V
A
I
W
W
A
V
IN
W
OP42
V
OUT
B
OFFSET
GND
B
2.5V
V
MS
–15V
Figure 7. Resistor Position Nonlinearity Error
(Rheostat Operation; R-INL, R-DNL)
Figure 12. Gain vs. Frequency Test Circuit
0.1V
R
=
SW
DUT
B
I
SW
DUT
CODE = OO
H
W
I
= V /R
NOMINAL
W
DD
V
A
MS2
V
+
W
W
I
SW
0.1V
–
B
V
R
MS1
V
TO V
DD
SS
= [V
MS1
– V ]/I
W
MS2
W
Figure 8. Wiper Resistance Test Circuit
Figure 13. Incremental ON Resistance Test Circuit
NC
V
A
V
DUT
DD
I
A
B
CM
W
V
DD
A
B
V+ = V ꢁ10%
V+
DD
W
ꢆV
ꢆV
V
MS
DD
GND
SS
V
CM
PSRR (dB) = 20 LOG
V
ꢆV
ꢆV
%
MS
MS
PSS (%/%) =
NC
NC = NO CONNECT
%
DD
Figure 9. Power Supply Sensitivity Test Circuit
(PSS, PSRR)
Figure 14. Common-Mode Leakage Current Test Circuit
A
DUT B
5V
W
V
IN
OP279
V
OUT
OFFSET
GND
OFFSET BIAS
Figure 10. Inverting Gain Test Circuit
–14–
REV. 0
AD5200/AD5201
DIGITAL POTENTIOMETER SELECTION GUIDE
Resolution Power
Number
of VRs
per
Terminal
Voltage
Interface Nominal
(Number
Of Wiper
Positions)
Supply
Current
Part
Data
Resistance
Number Package Range
Control
(kꢀ)
(IDD
)
Packages
Comments
AD5201
1
3 V, +5.5 V
3-Wire
10, 50
33
60 µA
µSOIC-10
Full AC Specs, Dual Supply,
Pwr-On-Reset, Low Cost
AD5220
AD7376
1
1
5.5 V
Up/Down 10, 50, 100
128
40 µA
PDIP, SO-8, µSOIC-8 No Rollover, Pwr-On-Reset
15 V, +28 V 3-Wire
10, 50, 100, 1000 128
100 µA
PDIP-14, SOL-16,
TSSOP-14
Single 28 V or Dual 15 V
Supply Operation
AD5200
1
3 V, +5.5 V
3-Wire
10, 50
256
60 µA
µSOIC-10
Full AC Specs, Dual Supply,
Pwr-On-Reset
AD8400
1
1
5.5 V
3-Wire
2-Wire
1, 10, 50, 100
10, 100, 1000
256
256
5 µA
5 µA
SO-8
Full AC specs
AD5241*
3 V, +5.5 V
3 V, +5.5 V
3 V, +5.5 V
SO-14, TSSOP-14
I2C-Compatible, TC
< 50 ppm/°C
AD5231*
AD5222
AD8402
AD5232*
AD5242*
AD5262*
AD5203
AD5233*
AD5204
AD8403
AD5206
1
2
2
2
2
2
4
4
4
4
6
3-Wire
10, 50, 100
1024
10 µA
80 µA
5 µA
TSSOP-16
Nonvolatile Memory, Direct
Program, I/D, 6 dB Settability
Up/Down 10, 50, 100, 1000 128
SO-14, TSSOP-14
No Rollover, Stereo, Pwr-On-
Reset, TC < 50 ppm/°C
5.5 V
3-Wire
3-Wire
2-Wire
3-Wire
3-Wire
3-Wire
3-Wire
3-Wire
3-Wire
1, 10, 50, 100
10, 50, 100
10, 100, 1000
10, 50, 100
10, 100
256
256
256
256
64
PDIP, SO-14,
TSSOP-14
Full AC Specs, nA
Shutdown Current
3 V, +5.5 V
3 V, +5.5 V
5 V, +12 V
10 µA
5 µA
TSSOP-16
Nonvolatile Memory, Direct
Program, I/D, 6 dB Settability
SO-16, TSSOP-16
TSSOP-16
I2C-Compatible, TC
< 50 ppm/°C
60 µA
5 µA
Medium Voltage Operation,
TC < 50 ppm/°C
5.5 V
PDIP, SOL-24,
TSSOP-24
Full AC specs, nA
Shutdown Current
3 V, +5.5 V
3 V, +5.5 V
10, 50, 100
10, 50, 100
1, 10, 50, 100
10, 50, 100
64
10 µA
5 µA
TSSOP-16
Nonvolatile Memory, Direct
Program, I/D, 6 dB Settability
256
256
256
PDIP, SOL-24,
TSSOP-24
Full AC Specs, Dual Supply,
Pwr-On-Reset
5.5 V
5 µA
PDIP, SOL-24,
TSSOP-24
Full AC Specs, nA
Shutdown Current
3 V, +5.5 V
5 µA
PDIP, SOL-24,
TSSOP-24
Full AC Specs, Dual Supply,
Pwr-On-Reset
*Future product, consult factory for latest status.
REV. 0
–15–
AD5200/AD5201
OUTLINE DIMENSIONS
Dimensions shown in inches and (mm).
10-Lead ꢅSOIC
(RM-10)
0.124 (3.15)
0.112 (2.84)
6
10
0.124 (3.15)
0.112 (2.84)
0.199 (5.05)
0.187 (4.75)
1
5
PIN 1
0.0197 (0.50) BSC
0.122 (3.10)
0.110 (2.79)
0.120 (3.05)
0.112 (2.84)
0.038 (0.97)
0.030 (0.76)
0.043 (1.09)
0.037 (0.94)
6ꢂ
0ꢂ
SEATING
PLANE
0.016 (0.41)
0.006 (0.15)
0.006 (0.15)
0.002 (0.05)
0.022 (0.56)
0.021 (0.53)
0.011 (0.28)
0.003 (0.08)
–16–
REV. 0
相关型号:
AD5201BD
IC 1-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL/PARALLEL ACCESS, CDIP24, HERMETIC SEALED, CERAMIC, DIP-24, Analog to Digital Converter
ADI
AD5202BD
IC 1-CH 12-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL/PARALLEL ACCESS, CDIP24, HERMETIC SEALED, CERAMIC, DIP-24, Analog to Digital Converter
ADI
©2020 ICPDF网 联系我们和版权申明