AD5337 [ADI]
2.5 V to 5.5 V, 250 UA, 2-Wire Interface Dual-Voltage Output, 8-/10-/12-Bit DACs; 2.5 V至5.5 V , 250 UA , 2线接口双电压输出, 8位/ 10位/ 12位DAC型号: | AD5337 |
厂家: | ADI |
描述: | 2.5 V to 5.5 V, 250 UA, 2-Wire Interface Dual-Voltage Output, 8-/10-/12-Bit DACs |
文件: | 总24页 (文件大小:928K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
2.5 V to 5.5 V, 250 µA, 2-Wire Interface
Dual-Voltage Output, 8-/10-/12-Bit DACs
AD5337/AD5338/AD5339
GENERAL DESCRIPTION
FEATURES
AD5337/AD5338/AD5339 are dual 8-, 10-, and 12-bit buffered
voltage output DACs in an 8-lead MSOP package, which
operate from a single 2.5 V to 5.5 V supply, consuming 250 µA
at 3 V. On-chip output amplifiers allow rail-to-rail output swing
with a slew rate of 0.7 V/µs. A 2-wire serial interface operates at
clock rates up to 400 kHz. This interface is SMBus-compatible
at VDD < 3.6 V. Multiple devices can be placed on the same bus.
AD5337
2 buffered 8-bit DACs in 8-lead MSOP
AD5338, AD5338-1
2 buffered 10-bit DACs in 8-lead MSOP
AD5339
2 buffered 12-bit DACs in 8-lead MSOP
Low power operation: 250 mA @ 3 V, 300 mA @ 5 V
2-wire (I2C®compatible) serial interface
2.5 V to 5.5 V power supply
Guaranteed monotonic by design over all codes
Power-down to 80 nA @ 3 V, 200 nA @ 5 V
3 power-down modes
Double-buffered input logic
Output range: 0 V to VREF
Power-on reset to 0 V
Simultaneous update of outputs (LDAC function)
Software clear facility
The references for the two DACs are derived from one reference
pin. The outputs of all DACs may be updated simultaneously
using the software
function. The parts incorporate a
LDAC
power-on reset circuit that ensures that the DAC outputs power
up to 0 V and remain there until a valid write to the device
takes place. A software clear function resets all input and DAC
registers to 0 V. A power-down feature reduces the current
consumption of the devices to 200 nA @ 5 V (80 nA @ 3 V).
The low power consumption of these parts in normal operation
makes them ideally suited to portable battery-operated
Data readback facility
equipment. The power consumption is typically 1.5 mW at 5 V
and 0.75 mW at 3 V, reducing to 1 µW in power-down mode.
On-chip rail-to-rail output buffer amplifiers
Temperature range −40°C to +105°C
APPLICATIONS
Portable battery-powered instruments
Digital gain and offset adjustment
Programmable voltage and current sources
Programmable attenuators
Industrial process control
FUNCTIONAL BLOCK DIAGRAM
V
REFIN
DD
LDAC
INPUT
REGISTER
DAC
REGISTER
STRING
DAC A
SCL
SDA
V
A
BUFFER
BUFFER
OUT
INTERFACE
LOGIC
INPUT
REGISTER
DAC
REGISTER
STRING
DAC B
V
B
OUT
A0
POWER-DOWN
LOGIC
POWER-ON
RESET
AD5337/AD5338/AD5339
GND
Figure 1.
Rev. A
Information furnished by Analog Devices is believed to be accurate and reliable.
However, no responsibility is assumed by Analog Devices for its use, nor for any
infringements of patents or other rights of third parties that may result from its use.
Specifications subject to change without notice. No license is granted by implication
or otherwise under any patent or patent rights of Analog Devices. Trademarks and
registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
Fax: 781.326.8703
www.analog.com
© 2004 Analog Devices, Inc. All rights reserved.
AD5337/AD5338/AD5339
TABLE OF CONTENTS
Specifications..................................................................................... 3
Serial Interface............................................................................ 15
Write Operation.......................................................................... 17
Read Operation........................................................................... 18
Double-Buffered Interface ........................................................ 19
Power-Down Modes .................................................................. 19
Applications..................................................................................... 20
Typical Application Circuit ....................................................... 20
Bipolar Operation....................................................................... 20
Multiple Devices on One Bus ................................................... 20
Product as a Digitally Programmable Window Detector ..... 21
Coarse and Fine Adjustment Capabilities............................... 21
Power Supply Decoupling ......................................................... 21
Outline Dimensions....................................................................... 24
Ordering Guide .......................................................................... 24
AC Characteristics........................................................................ 5
Timing Characteristics ................................................................ 6
Absolute Maximum Ratings............................................................ 7
ESD Caution.................................................................................. 7
Pin Configuration and Function Descriptions............................. 8
Terminology ...................................................................................... 9
Typical Performance Characteristics ........................................... 11
Functional Description.................................................................. 15
Digital-to-Analog Converter Section ...................................... 15
Resistor String............................................................................. 15
DAC Reference Inputs ............................................................... 15
Output Amplifier........................................................................ 15
Power-on Reset ........................................................................... 15
REVISION HISTORY
10/04—Changed Data Sheet from Rev. 0 to Rev. A
Updated Format..................................................................Universal
Added AD5338-1................................................................Universal
Changes to Specifications................................................................ 4
Updated Outline Dimensions....................................................... 24
Changes to Ordering Guide .......................................................... 24
11/03—Rev. 0: Initial Version
Rev. A | Page 2 of 24
AD5337/AD5338/AD5339
SPECIFICATIONS
VDD = 2.5 V to 5.5 V; VREF = 2 V; RL = 2 kΩ to GND; CL = 200 pF to GND; all specifications TMIN to TMAX, unless otherwise noted.
Table 1.
Grade A
Typ
Grade B
Typ
Parameter1
DC PERFORMANCE3, 4
Min
Max
Min
Max
Unit
B Version2 Conditions/Comments
AD5337
Resolution
8
8
Bits
LSB
Relative Accuracy
±±.15
±1
±±.15
±±.5
Guaranteed monotonic by design over
all codes
Differential Nonlinearity
AD5338
±±.±2
±±.25
±±.±2
±±.25
LSB
Resolution
1±
1±
Bits
LSB
Relative Accuracy
±±.5
±4
±±.5
±2
Guaranteed monotonic by design over
all codes
Differential Nonlinearity
AD5339
±±.±5
±±.5
±±.±5
±±.5±
LSB
Resolution
12
±2
12
±2
Bits
LSB
Relative Accuracy
±1ꢀ
±8
Guaranteed monotonic by design over
all codes
Differential Nonlinearity
Offset Error
±±.2
±±.4
±±.15
±1
±3
±1
±±.2
±±.4
±±.15
±1
±3
±1
LSB
% of FSR
% of FSR
Gain Error
Lower deadband exists only if offset error
is negative
Lower Deadband
Offset Error Drift5
Gain Error Drift5
2±
ꢀ±
2±
ꢀ±
mV
ppm of
FSR/°C
−12
−5
−12
−5
ppm of
FSR/°C
Power Supply Rejection
Ratio5
DC Crosstalk5
−ꢀ±
2±±
−ꢀ±
2±±
dB
µV
∆VDD = ±1±%
RL = 2 kΩ to GND or VDD
DAC REFERENCE INPUTS5
VREF Input Range
±.25
37
VDD
±.25
37
VDD
V
VREF Input Impedance
45
45
kΩ
MΩ
dB
Normal operation
Power-down mode
Frequency = 1± kHz
>1±
−9±
>1±
−9±
Reference Feedthrough
OUTPUT CHARACTERISTICS5
This is a measure of the minimum and
maximum drive capabilities of the output
amplifier.
Minimum Output Voltageꢀ
±.±±1
±.±±1
V
Maximum Output
Voltageꢀ
VDD
±.±±1
−
VDD −
±.±±1
V
DC Output Impedance
Short Circuit Current
±.5
±.5
Ω
25
25
mA
mA
VDD = 5 V
VDD = 3 V
1ꢀ
1ꢀ
Coming out of power-down mode.
VDD = 5 V
Power-Up Time
2.5
5
2.5
5
µs
µs
Coming out of power-down mode.
VDD = 3 V
Rev. A | Page 3 of 24
AD5337/AD5338/AD5339
Grade A
Typ
Grade B
Typ
Parameter1
Min
Max
Min
Max
Unit
B Version2 Conditions/Comments
LOGIC INPUTS (A±)5
Input Current
±1
±.8
±.ꢀ
±.5
±1
±.8
±.ꢀ
±.5
µA
V
VIL, Input Low Voltage
VDD = 5 V ±1±%
VDD = 3 V ±1±%
VDD = 2.5 V
V
V
VIH, Input High Voltage
2.4
2.1
2.±
2.4
2.1
2.±
V
VDD = 5 V ±1±%
VDD = 3 V ±1±%
VDD = 2.5 V
V
V
Pin Capacitance
3
3
pF
LOGIC INPUTS (SCL, SDA)5
VIH, Input High Voltage
±.7
VDD
VDD
±.3
+
±.7
VDD
VDD
±.3
+
V
V
SMBus-compatible at VDD < 3.ꢀ V
SMBus-compatible at VDD < 3.ꢀ V
VIL, Input Low Voltage
−±.3
+±.3
VDD
–±.3
+±.3
VDD
IIN, Input Leakage Current
VHYST, Input Hysteresis
±1
±1
µA
V
±.±5
VDD
±.±5
VDD
CIN, Input Capacitance
Glitch Rejection
8
8
pF
ns
5±
5±
Input filtering suppresses noise spikes of
less than 5± ns
LOGIC OUTPUT (SDA)5
VOL, Output Low Voltage
±.4
±.ꢀ
±1
±.4
±.ꢀ
±1
V
ISINK = 3 mA
ISINK = ꢀ mA
V
Three-State Leakage
Current
µA
Three-State Output
Capacitance
8
8
pF
V
POWER REQUIREMENTS
VDD
2.5
5.5
2.5
5.5
IDD (Normal Mode)7
VDD = 4.5 V to 5.5 V
VDD = 2.5 V to 3.ꢀ V
IDD (Power-Down Mode)
VDD = 4.5 V to 5.5 V
VIH = VDD and VIL = GND
VIH = VDD and VIL = GND
3±±
25±
375
35±
3±±
25±
375
35±
µA
µA
±.2
1.±
±.2
1.±
µA
µA
IDD = 4 µA (max) during ± readback
on SDA
VDD = 2.5 V to 3.ꢀ V
±.±8
1.±±
±.±8
1.±±
IDD = 1.5 µA (max) during ± readback
on SDA
1 For explanations of the specific parameters, see the Terminology section.
2 Temperature range: (A and B versions): −4±°C to +1±5°C; typical at 25°C.
3 DC specifications tested with the outputs unloaded.
4 Linearity is tested using a reduced code range: AD5337 (Codes 8 to 248); AD5338, AD5338-1 (Codes 28 to 995); AD5339 (Codes 115 to 3981).
5 Guaranteed by design and characterization; not production tested.
ꢀ For the amplifier output to reach its minimum voltage, offset error must be negative; to reach its maximum voltage, VREF = VDD and offset plus gain error must be
positive.
7 IDD specification is valid for all DAC codes. Interface inactive. All DACs active and excluding load currents.
Rev. A | Page 4 of 24
AD5337/AD5338/AD5339
AC CHARACTERISTICS1
VDD = 2.5 V to 5.5 V; RL = 2 kΩ to GND; CL = 200 pF to GND; all specifications TMIN to TMAX, unless otherwise noted.
Table 2.
A and B Versions2
Parameter3
Min
Typ
Max
Unit
Conditions/Comments
Output Voltage Settling Time
AD5337
AD5338
VREF = VDD = 5 V
ꢀ
7
8
8
9
1±
µs
µs
µs
1/4 scale to 3/4 scale change (±x4± to ±xC±)
1/4 scale to 3/4 scale change (±x1±± to ±x3±±)
1/4 scale to 3/4 scale change (±x4±± to ±xC±±)
AD5339
Slew Rate
±.7
12
1
1
3
V/µs
nV-s
nV-s
nV-s
nV-s
kHz
dB
Major-Code Transition Glitch Energy
Digital Feedthrough
Digital Crosstalk
DAC-to-DAC Crosstalk
Multiplying Bandwidth
Total Harmonic Distortion
1 LSB change around major carry
2±±
−7±
VREF = 2 V ± ±.1 V p-p
VREF = 2.5 V ± ±.1 V p-p. Frequency = 1± kHz
1 Guaranteed by design and characterization; not production tested.
2 Temperature range: A and B versions: −4±°C to +1±5°C; typical at 25°C.
3 For explanations of the specific parameters, see the Terminology section.
Rev. A | Page 5 of 24
AD5337/AD5338/AD5339
TIMING CHARACTERISTICS
VDD = 2.5 V to 5.5 V. All specifications TMIN to TMAX, unless otherwise noted.
Table 3.
Limit at TMIN, TMAX
Parameter
(A and B Versions)
4±±
2.5
±.ꢀ
1.3
±.ꢀ
1±±
±.9
±
±.ꢀ
±.ꢀ
1.3
3±±
±
25±
±
Unit
Conditions/Comments
fSCL
t1
t2
t3
t4
kHz max
µs min
µs min
µs min
µs min
ns min
µs max
µs min
µs min
µs min
µs min
ns max
ns min
ns max
ns min
ns max
ns min
pF max
SCL clock frequency
SCL cycle time
tHIGH, SCL high time
tLOW, SCL low time
tHD, STA, start/repeated start condition hold time
tSU, DAT, data setup time
tHD, DAT, data hold time
t5
tꢀ
1
tHD, DAT, data hold time
t7
t8
t9
t1±
tSU, STA, setup time for repeated start
tSU, STO, stop condition setup time
tBUF, bus free time between a stop and a start condition
tR, rise time of SCL and SDA when receiving
tR, rise time of SCL and SDA when receiving (CMOS-compatible)
tF, fall time of SDA when transmitting
tF, fall time of SDA when receiving (CMOS-compatible)
tF, fall time of SCL and SDA when receiving
tF, fall time of SCL and SDA when transmitting
Capacitive load for each bus line
t11
3±±
2± + ±.1 CB
4±±
2
CB
1 A master device must provide a hold time of at least 3±± ns for the SDA signal (referred to VIH min of the SCL signal) in order to bridge the undefined region of SCL’s
falling edge.
2 CB is the total capacitance of one bus line in pF; tR and tF measured between ±.3 VDD and ±.7 VDD
.
SDA
t9
t3
t10
t11
t4
SCL
t4
t2
t6
t1
t8
t5
t7
START
CONDITION
REPEATED
START
STOP
CONDITION
CONDITION
Figure 2. 2-Wire Serial Interface Timing Diagram
Rev. A | Page ꢀ of 24
AD5337/AD5338/AD5339
ABSOLUTE MAXIMUM RATINGS
TA = 25°C, unless otherwise noted.
Table 4.
Stresses above those listed under Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress
rating only, and functional operation of the device at these or
any other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
Parameter
Rating
VDD to GND
−±.3 V to +7 V
SCL, SDA to GND
A± to GND
−±.3 V to VDD + ±.3 V
−±.3 V to VDD + ±.3 V
−±.3 V to VDD + ±.3 V
−±.3 V to VDD + ±.3 V
Reference Input Voltage to GND
VOUTA−VOUTB to GND
Operating Temperature Range
Industrial (B Version)
Storage Temperature Range
Junction Temperature (TJ max)
MSOP Package
Transient currents of up to 100 mA do not cause SCR latch-up.
−4±°C to +1±5°C
−ꢀ5°C to +15±°C
15±°C
Power Dissipation
(TJ max − TA)θJA
2±ꢀ°C/W
44°C/W
θJA Thermal Impedance
θJC Thermal Impedance
Reflow Soldering
Peak Temperature
Time at Peak Temperature
22± +5/−±°C
1± s to 4± s
ESD CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4±±± V readily accumulate on
the human body and test equipment and can discharge without detection. Although this product features
proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy
electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance
degradation or loss of functionality.
Rev. A | Page 7 of 24
AD5337/AD5338/AD5339
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
V
DD
1
2
3
4
8
7
6
5
A0
AD5337/
AD5338/
AD5339
V
A
B
SCL
OUT
V
OUT
SDA
GND
TOP VIEW
(Not to Scale)
REFIN
Figure 3. Pin Configuration
Table 5. Pin Function Descriptions
Pin No. Mnemonic Function
1
2
3
4
5
ꢀ
VDD
VOUT
VOUT
REFIN
GND
SDA
Power Supply Input. These parts can be operated from 2.5 V to 5.5 V, and the supply should be decoupled to GND.
Buffered Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation.
Buffered Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation.
A
B
Reference Input Pin for the Two DACs. It has an input range from ±.25 V to VDD
.
Ground Reference Point for All Circuitry on the Parts.
Serial Data Line. This is used in conjunction with the SCL line to clock data into or out of the 1ꢀ-bit input shift
register. It is a bidirectional open-drain data line that should be pulled to the supply with an external pull-up
resistor.
7
8
SCL
A±
Serial Clock Line. This is used in conjunction with the SDA line to clock data into or out of the 1ꢀ-bit input shift
register. Clock rates of up to 4±± kbps can be accommodated in the 2-wire interface.
Address Input. Sets the least significant bit of the 7-bit slave address.
Rev. A | Page 8 of 24
AD5337/AD5338/AD5339
TERMINOLOGY
Relative Accuracy (Integral Nonlinearity, INL)
For the DAC, relative accuracy, or integral nonlinearity (INL),
is a measure, in LSBs, of the maximum deviation from a straight
line passing through the endpoints of the DAC transfer function.
Typical INL vs. code plots can be seen in Figure 6, Figure 7, and
Figure 8.
Major-Code Transition Glitch Energy
The energy of the impulse injected into the analog output when
the code in the DAC register changes state. Normally specified
as the area of the glitch in nV-s and is measured when the
digital code is changed by 1 LSB at the major carry transition
(011 . . . 11 to 100 . . . 00 or 100 . . . 00 to 011 . . . 11).
Differential Nonlinearity (DNL)
Digital Feedthrough
The difference between the measured change and the ideal 1 LSB
change between any two adjacent codes. A specified differential
nonlinearity of 1 LSB maximum ensures monotonicity. This
DAC is guaranteed monotonic by design. Typical DNL vs. code
plots can be seen in Figure 9, Figure 10, and Figure 11.
A measure of the impulse injected into the analog output of the
DAC from the digital input pins of the device when the DAC
output is not being updated. Specified in nV-s and measured
with a worst-case change on the digital input pins, such as
changing from all 0s to all 1s or vice-versa.
Offset Error
Digital Crosstalk
A measure of the offset error of the DAC and the output
amplifier, expressed as a percentage of the full-scale range.
The glitch impulse transferred to the output of one DAC at mid-
scale in response to a full-scale code change (all 0s to all 1s, or
vice versa) in the input register of another DAC. It is expressed
in nV-s.
Gain Error
A measure of the span error of the DAC. It is the deviation in
slope of the actual DAC transfer characteristic from the ideal,
expressed as a percentage of the full-scale range.
DAC-to-DAC Crosstalk
The glitch impulse transferred to the output of one DAC due to
a digital code change and subsequent output change of another
DAC. This includes both digital and analog crosstalk. It is
measured by loading one of the DACs with a full-scale code
Offset Error Drift
A measure of the change in offset error with changes in
temperature. It is expressed in (ppm of full-scale range)/°C.
change (all 0s to all 1s, or vice versa) with the
bit set low
LDAC
and monitoring the output of another DAC. The energy of the
glitch is expressed in nV-s.
Gain Error Drift
A measure of the change in gain error with changes in
temperature. It is expressed in (ppm of full-scale range)/°C.
Multiplying Bandwidth
The amplifiers within the DAC have a finite bandwidth. The
multiplying bandwidth is the frequency at which the output
amplitude falls to 3 dB below the input. A sine wave on the
reference (with full-scale code loaded to the DAC) appears on
the output.
Power Supply Rejection Ratio (PSRR)
This indicates how the output of the DAC is affected by changes
in the supply voltage. PSRR is the ratio of the change in VOUT to
a change in VDD for full-scale output of the DAC. It is measured
in dB. VREF is held at 2 V and VDD is varied 10%.
Total Harmonic Distortion (THD)
DC Crosstalk
The difference between an ideal sine wave and its attenuated
version using the DAC. The sine wave is used as the reference
for the DAC, and the THD is a measure of the harmonic
distortion present in the DAC output. It is measured in dB.
The dc change in the output level of one DAC at midscale in
response to a full-scale code change (all 0s to all 1s and vice
versa) and output change of another DAC. It is expressed in µV.
Reference Feedthrough
The ratio of the amplitude of the signal at the DAC output to
the reference input when the DAC output is not being updated.
It is expressed in dB.
Rev. A | Page 9 of 24
AD5337/AD5338/AD5339
GAIN ERROR
PLUS
OFFSET ERROR
GAIN ERROR
PLUS
OFFSET ERROR
ACTUAL
OUTPUT
VOLTAGE
IDEAL
OUTPUT
VOLTAGE
ACTUAL
IDEAL
NEGATIVE
OFFSET
ERROR
DAC CODE
POSITIVE
OFFSET
DAC CODE
Figure 5. Transfer Function with Positive Offset
DEADBAND CODES
AMPLIFIER
FOOTROOM
(1mV)
NEGATIVE
OFFSET
ERROR
Figure 4. Transfer Function with Negative Offset
Rev. A | Page 1± of 24
AD5337/AD5338/AD5339
TYPICAL PERFORMANCE CHARACTERISTICS
1.0
0.3
0.2
T
= 25°C
T = 25°C
A
A
V
= 5V
V
= 5V
DD
DD
0.5
0
0.1
0
–0.1
–0.2
–0.3
–0.5
–1.0
0
0
0
50
100
150
200
250
0
0
0
50
100
150
200
250
CODE
CODE
Figure 6. AD5337 Typical INL Plot
Figure 9. AD5337 Typical DNL Plot
3
2
0.6
0.4
T
V
= 25°C
T = 25°C
A
A
= 5V
V
= 5V
DD
DD
1
0.2
0
0
–1
–2
–3
–0.2
–0.4
–0.6
200
400
600
800
1000
200
400
600
800
1000
CODE
CODE
Figure 7. AD5338 Typical INL Plot
Figure 10. AD5338 Typical DNL Plot
12
8
1.0
0.5
T
= 25°C
T = 25°C
A
A
V
= 5V
V
= 5V
DD
DD
4
0
0
–4
–8
–12
–0.5
–1.0
500
1000
1500
2000
2500
3000
3500
4000
500
1000
1500
2000
2500
3000
3500
4000
CODE
CODE
Figure 8. AD5339 Typical INL Plot
Figure 11. AD5339 Typical DNL Plot
Rev. A | Page 11 of 24
AD5337/AD5338/AD5339
0.50
0.2
0.1
T
V
= 25°C
= 5V
T
= 25°C
V = 2V
REF
A
A
DD
GAIN ERROR
0.25
0
0
MAX DNL
MIN DNL
–0.1
–0.2
–0.3
–0.4
–0.5
–0.6
MAX INL
–0.25
–0.50
MIN INL
OFFSET ERROR
0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
4.0
4.5
5.0
0
1
2
3
4
5
6
V
(V)
V
(V)
REF
DD
Figure 12. AD5337 INL and DNL Error vs. VREF
Figure 15. Offset Error and Gain Error vs. VDD
5
4
3
2
1
0
0.5
0.4
V
V
= 5V
5V SOURCE
DD
= 3V
REF
0.3
MAX INL
MIN DNL
0.2
0.1
3V SOURCE
MAX DNL
0
–0.1
–0.2
–0.3
–0.4
–0.5
MIN INL
5V SINK
3V SINK
0
1
2
3
4
5
6
–40
0
40
TEMPERATURE (°C)
80
120
SINK/SOURCE CURRENT (mA)
Figure 16. VOUT Source and Sink Current Capability
Figure 13. AD5337 INL and DNL Error vs. Temperature
300
250
200
150
100
50
1.0
0.5
V
V
= 5V
DD
= 2V
REF
OFFSET ERROR
0
GAIN ERROR
–0.5
T
= 25°C
A
V
V
= 5V
DD
= 2V
REF
0
–1.0
ZERO SCALE
FULL SCALE
–40
0
40
TEMPERATURE (°C)
80
120
CODE
Figure 14. AD5337 Offset Error and Gain Error vs. Temperature
Figure 17. Supply Current vs. Code
Rev. A | Page 12 of 24
AD5337/AD5338/AD5339
300
250
200
150
100
50
T
V
V
= 25°C
= 5V
A
–40°C
DD
= 5V
REF
CH1
+25°C
+105°C
V
A
OUT
SCL
CH2
0
2.5
CH1 1V, CH2 5V, TIME BASE = 1µs/DIV
3.0
3.5
4.0
(V)
4.5
5.0
5.5
5.5
5.0
V
DD
Figure 21. Half-Scale Settling (1/4 to 3/4 Scale Code Change)
Figure 18. Supply Current vs. Supply Voltage
0.5
0.4
0.3
0.2
0.1
0
T
= 25°C
A
V
V
= 5V
DD
= 2V
REF
CH1
V
DD
–40°C
+25°C
V
A
OUT
CH2
+105°C
CH1 2V, CH2 200mV, TIME BASE = 200µs/DIV
2.5
3.0
3.5
4.0
(V)
4.5
5.0
V
DD
Figure 19. Power-Down Current vs. Supply Voltage
Figure 22. Power-On Reset to 0 V
400
350
300
250
200
150
100
50
T
= 25°C
T
V
= 25°C
= 5V
A
A
V
= 5V
DD
DD
V
= 2V
REF
CH1
DECREASING
INCREASING
V
A
OUT
V
= 3V
DD
SCL
CH2
0
0
0.5
1.0
1.5
2.0
2.5
3.0
(V)
3.5
4.0
4.5
CH1 500mV, CH2 5V, TIME BASE = 1µs/DIV
V
LOGIC
Figure 20. Supply Current vs. Logic Input Voltage for SDA and SCL Voltage
Increasing and Decreasing
Figure 23. Existing Power-Down to Midscale
Rev. A | Page 13 of 24
AD5337/AD5338/AD5339
0.02
0.01
0
T
V
= 25°C
A
= 5V
DD
V
= 3V
V
= 5V
DD
DD
–0.01
–0.02
150
200
250
(µA)
300
0
1
2
3
4
5
6
I
DD
V
(V)
REF
Figure 24. IDD Histogram with VDD = 3 V and VDD = 5 V
Figure 27. Full-Scale Error vs. VREF
2.50
2.49
2.48
2.47
1µs/DIV
50ns/DIV
Figure 25. AD5339 Major-Code Transition Glitch Energy
Figure 28. DAC-to-DAC Crosstalk
10
0
–10
–20
–30
–40
–50
–60
10
100
1k
10k
100k
1M
10M
FREQUENCY (Hz)
Figure 26. Multiplying Bandwidth (Small-Signal Frequency Response)
Rev. A | Page 14 of 24
AD5337/AD5338/AD5339
FUNCTIONAL DESCRIPTION
The AD5337/AD5338/AD5339 are dual resistor-string DACs
fabricated on a CMOS process with resolutions of 8, 10, and
12 bits, respectively. Each contains two output buffer amplifiers
and is written to via a 2-wire serial interface. The DACs operate
from single supplies of 2.5 V to 5.5 V, and the output buffer
amplifiers provide rail-to-rail output swing with a slew rate of
0.7 V/µs. The two DACs share a single reference input pin.
Each DAC has three programmable power-down modes that
allow the output amplifier to be configured with either a 1 kΩ
load to ground, a 100 kΩ load to ground, or as a high
impedance three-state output.
R
R
R
TO OUTPUT
AMPLIFIER
R
R
DIGITAL-TO-ANALOG CONVERTER SECTION
Figure 30. Resistor String
The architecture of one DAC channel consists of a resistor-
string DAC followed by an output buffer amplifier. The voltage
at the REFIN pin provides the reference voltage for the DAC.
Figure 29 shows a block diagram of the DAC architecture.
Because the input coding to the DAC is straight binary, the ideal
output voltage is given by
DAC REFERENCE INPUTS
There is a single reference input pin for the two DACs. The
reference input is unbuffered. The user can have a reference
voltage as low as 0.25 V and as high as VDD, since there is no
restriction due to headroom and foot room of any reference
amplifier.
VREF × D
VOUT
where:
=
2N
It is recommended to use a buffered reference in the external
circuit, for example, REF192. The input impedance is typically
45 kΩ.
D is the decimal equivalent of the binary code, which is loaded
to the DAC register;
OUTPUT AMPLIFIER
0–255 for AD5337 (8 bits)
The output buffer amplifier is capable of generating rail-to-rail
voltages on its output, which gives an output range of 0 V to
VDD when the reference is VDD. The amplifier is capable of
driving a load of 2 kΩ to GND or VDD in parallel with 500 pF to
GND or VDD. The source and sink capabilities of the output
amplifier can be seen in the plot in Figure 16.
0–1023 for AD5338 and AD5338-1 (10 bits)
0–4095 for AD5339 (12 bits)
N is the DAC resolution
REFIN
The slew rate is 0.7 V/µs with a half-scale settling time to
0.5 LSB (at 8 bits) of 6 µs.
POWER-ON RESET
DAC
REGISTER
INPUT
REGISTER
RESISTOR
STRING
V
A
OUT
The AD5337/AD5338/AD5339 power on in a defined state via a
power-on reset function. The power-on state is normal
operation, with output voltage set to 0 V.
OUTPUT BUFFER
AMPLIFIER
Figure 29. DAC Channel Architecture
Both input and DAC registers are filled with zeros until a valid
write sequence is made to the device. This is particularly useful
in applications where it is important to know the state of the
DAC outputs while the device is powering on.
RESISTOR STRING
The resistor string portion is shown in Figure 30. It is simply a
string of resistors, each of value R. The digital code loaded to
the DAC register determines the node at which the voltage is
tapped off and fed into the output amplifier. The voltage is
tapped off by closing one of the switches that connects the
string to the amplifier. Because the DAC comprises a string
of resistors, it is guaranteed to be monotonic.
SERIAL INTERFACE
The AD5337/AD5338/AD5339 are controlled via an I2C-
compatible serial bus. The DACs are connected to this bus as
slave devices—that is, no clock is generated by the AD5337/
AD5338/AD5339 DACs. This interface is SMBus-compatible at
VDD < 3.6 V.
Rev. A | Page 15 of 24
AD5337/AD5338/AD5339
MSB
X
LSB
The AD5337/AD5338/AD5339 have a 7-bit slave address. The
six MSBs are 000110, and the LSB is determined by the state of
the A0 pin. The facility of making hardwired changes to A0
allows the use of one or two of these devices on one bus. The
AD5338-1 has a unique 7-bit slave address. The six MSBs are
010001, and the LSB is again determined by the state of the A0
pin. Using a combination of AD5338 and AD5338-1 allows the
user to accommodate four of these dual 10-bit devices (eight
channels) on the same bus.
0
0
DACB DACA
0
X
DOUBLE = 0
Figure 31. Pointer Byte
The following table explains the individual bits that make up
the pointer byte.
Table 6. Pointer Byte Bits
Pointer
Byte Bits
X
Don’t care bits.
±: Bit set to ±.
The 2-wire serial bus protocol operates as follows:
DOUBLE
±: Data write and readback are done as 2-byte
write/read sequences.
1. The master initiates data transfer by establishing a start
condition when a high-to-low transition on the SDA line
occurs while SCL is high. The following byte is the address
byte, which consists of the 7-bit slave address, followed by
±: Bit set to ±.
±: Bit set to ±.
DACB
DACA
1: The following data bytes are for DAC B.
1: The following data bytes are for DAC A.
an R/ bit. (This bit determines whether data is read from
W
or written to the slave device.)
Input Shift Register
The slave with the address corresponding to the transmitted
address responds by pulling SDA low during the ninth
clock pulse (this is termed the acknowledge bit). At this
stage, all other devices on the bus remain idle while the
selected device waits for data to be written to or read from
its shift register.
The input shift register is 16 bits wide. Data is loaded into the
device as two data bytes on the serial data line, SDA, under the
control of the serial clock input, SCL. The timing diagram for
this operation is shown in Figure 2. The two data bytes consist
of four control bits followed by 8, 10, or 12 bits of DAC data,
depending on the device type. The first two bits loaded are PD1
and PD0 bits that control the mode of operation of the device.
See the Power-Down Modes section for a complete description.
2. Data is transmitted over the serial bus in sequences of nine
clock pulses (eight data bits, followed by an acknowledge
bit). The transitions on the SDA line must occur during the
low period of SCL and remain stable during the high period
of SCL.
Bit 13 is
, Bit 12 is
, and the remaining bits are left-
CLR
LDAC
justified DAC data bits, starting with the MSB. See Figure 32.
Table 7. Input Shift Register
Register Setting and Result
3. When all data bits have been read from or written to, a stop
condition is established. In write mode, the master pulls
the SDA line high during the 10th clock pulse to establish a
stop condition. In read mode, the master issues a No
Acknowledge for the ninth clock pulse, that is, the SDA
line remains high. The master then brings the SDA line low
before the 10th clock pulse and high during the 10th clock
pulse to establish a stop condition.
CLR
±: All DAC registers and input registers are filled with
±s on completion of the write sequence.
1: Normal operation.
LDAC
±: The two DAC registers and therefore all DAC
outputs simultaneously updated on completion of
the write sequence.
1: Addressed input register only is updated. There is
no change in the contents of the DAC registers.
Read/Write Sequence
For the AD5337/AD5338/AD5339, all write access sequences
and most read sequences begin with the device address (with
Default Read Back Condition
R/ = 0), followed by the pointer byte. This pointer byte specifies
W
All pointer byte bits power-up to 0. Therefore, if the user
initiates a readback without writing to the pointer byte first, no
single DAC channel has been specified. In this case, the default
the data format and determines which DAC is being accessed in
the subsequent read/write operation. See Figure 31. In a write
operation, the data follows immediately. In a read operation, the
readback bits are all 0, except for the
bit, which is 1.
CLR
address is resent with R/ = 1, and then the data is read back.
W
Multiple-DAC Write Sequence
However, it is also possible to perform a read operation by
Because there are individual bits in the pointer byte for each
DAC, it is possible to write the same data and control bits to two
DACs simultaneously by setting the relevant bits to 1.
sending only the address with R/ = 1. The previously loaded
W
pointer settings are then used for the read back operation. See
Figure 32 for a graphical explanation of the interface.
Rev. A | Page 1ꢀ of 24
AD5337/AD5338/AD5339
Multiple-DAC Read Back Sequence.
If the user attempts to read back data from more than one DAC
at a time, the part reads back the default, power-on reset
conditions, i.e., all 0s except for
, which is 1.
CLR
WRITE OPERATION
When writing to the AD5337/AD5338/AD5339 DACs, the user
must begin with an address byte (R/ = 0), after which the
W
DAC acknowledges that it is prepared to receive data by pulling
SDA low. This address byte is followed by the pointer byte,
which is also acknowledged by the DAC. Two bytes of data are
then written to the DAC, as shown in Figure 33. A stop
condition follows.
MOST SIGNIFICANT DATA BYTE
LEAST SIGNIFICANT DATA BYTE
8-BIT AD5337
MSB
PD1
8-BIT AD5337
LSB
D4
MSB
D3
LSB
X
PD0
PD0
D7
D6
D8
D5
D7
D9
D2
D4
D6
D1
D3
D5
D0
X
X
X
X
CLR LDAC
10-BIT AD5338
D9
LSB
D6
10-BIT AD5338
D2 D1
LSB
X
MSB
PD1
MSB
D5
D0
D2
LDAC
CLR
CLR
MSB
12-BIT AD5339
D11
LSB
D8
MSB
D7
12-BIT AD5339
LSB
D0
PD1 PD0
D10
D4
D3
D1
LDAC
Figure 32. Data Formats for Write and Read Back
SCL
SDA
R/W
0
0
0
1
1
0
A0
X
X
LSB
ACK
BY
AD533x
MSB
ACK
BY
AD533x
START
CONDITION
ADDRESS BYTE
POINTER BYTE
BY
MASTER
SCL
SDA
MSB
MOST SIGNIFICANT DATA BYTE
LSB
MSB
LEAST SIGNIFICANT DATA BYTE
LSB
ACK
BY
ACK
BY
AD533x
STOP
CONDITION
BY
AD533x
MASTER
Figure 33. Write Sequence
Rev. A | Page 17 of 24
AD5337/AD5338/AD5339
cares are read back as 0. However, if the master sends an ACK
and continues clocking SCL (no stop is sent), the DAC
retransmits the same two bytes of data on SDA. This allows
continuous read back of data from the selected DAC register.
Alternatively, the user may send a start followed by the address
READ OPERATION
When reading data back from the AD5337/AD5338/AD5339
DACs, the user begins with an address byte (R/ = 0), after
which the DAC acknowledges that it is prepared to receive data
by pulling SDA low. This address byte is usually followed by the
pointer byte, which is also acknowledged by the DAC. Then the
master initiates another start condition (repeated start) and the
W
with R/ = 1. In this case, the previously loaded pointer
W
settings are used and read back of data can begin immediately.
address is resent with R/ = 1. This is acknowledged by the
W
DAC indicating that it is prepared to transmit data. Two bytes
of data are then read from the DAC as shown in Figure 34. A
stop condition follows. Note that in a read sequence, data bytes
are the same as those in the write sequence except that don’t
SCL
LSB
0
0
0
1
1
0
A0
R/W
X
X
SDA
START
CONDITION
BY
ACK
BY
MSB
ACK
BY
AD533x
ADDRESS BYTE
POINTER BYTE
AD533x
MASTER
SCL
SDA
0
0
0
0
1
1
A0
R/W
MSB
LSB
ACK
BY
MASTER
REPEATED
START
CONDITION
BY
ACK
BY
AD533x
DATA BYTE
ADDRESS BYTE
MASTER
SCL
SDA
MSB
LSB
STOP
CONDITION
BY
NO
ACK
BY
LEAST SIGNIFICANT DATA BYTE
MASTER
MASTER
Figure 34. Read Sequence
Rev. A | Page 18 of 24
AD5337/AD5338/AD5339
When both bits are 0, the DAC works with its normal power
consumption of 300 µA at 5 V. However, for the three power-
down modes, the supply current falls to 200 nA at 5 V (80 nA at
3 V). Not only does the supply current drop, but the output
stage is also internally switched from the output of the amplifier
to a resistor network of known values. This is advantageous in
that the output impedance of the part is known while the part is
in power-down mode, which provides a defined input condition
for whatever is connected to the output of the DAC amplifier.
There are three options. The output may be connected internally
to GND through a 1 kΩ resistor, a 100 kΩ resistor, or may be
left open-circuited (3-state). Resistor tolerance = 20%. The
output stage is illustrated in Figure 35.
DOUBLE-BUFFERED INTERFACE
The AD5337/AD5338/AD5339 DACs all have a double-buffered
interface consisting of two banks of registers—an input register
and a DAC register per channel. The input register is directly
connected to the input shift register, and the digital code is
transferred to the relevant input register upon completion of a
valid write sequence. The DAC register contains the digital code
used by the resistor string.
Access to the DAC register is controlled by the
bit. When
LDAC
the
bit is set high, the DAC register is latched and therefore
LDAC
the input register may change state without affecting the DAC
register. This is useful if the user requires simultaneous updating
of all DAC outputs. The user may write to three of the input
registers individually; by setting the
to the remaining DAC input register, all outputs will update
simultaneously.
bit low when writing
LDAC
RESISTOR
STRING DAC
AMPLIFIER
V
OUT
These parts contain an extra feature whereby the DAC register
is only updated if its input register has been updated since the
POWER-DOWN
CIRCUITRY
RESISTOR
NETWORK
last time that
was brought low, thereby removing
LDAC
unnecessary digital crosstalk.
Figure 35. Output Stage during Power-Down
POWER-DOWN MODES
The bias generator, the output amplifiers, the resistor string, and
all other associated linear circuitry are shut down when power-
down mode is activated. However, the contents of the DAC
registers remain unchanged when power-down mode is activated.
The time to exit power-down is typically 2.5 µs for VDD = 5 V
and 5 µs when VDD = 3 V. This is the time from the rising edge
of the eighth SCL pulse to the time when the output voltage
deviates from its power-down voltage. See Figure 23 for a plot.
The AD5337/AD5338/AD5339 have very low power
consumption, typically dissipating 0.75 mW with a 3 V supply
and 1.5 mW with a 5 V supply. Power consumption can be
further reduced when the DACs are not in use by putting them
into one of three power-down modes, which are selected by
Bits 15 and 14 (PD1 and PD0) of the data byte. Table 8 shows
how the state of the bits corresponds to the mode of operation
of the DAC.
Table 8. PD1/PD0 Operating Modes
PD1
PD0
Operating Mode
±
±
1
1
±
1
±
1
Normal Operation
Power-Down (1 kΩ Load to GND)
Power-Down (1±± kΩ Load to GND)
Power-Down (3-State Output)
Rev. A | Page 19 of 24
AD5337/AD5338/AD5339
APPLICATIONS
TYPICAL APPLICATION CIRCUIT
BIPOLAR OPERATION
The AD5337/AD5338/AD5339 can be used with a wide range of
reference voltages for full, one-quadrant multiplying capability
over a reference range of 0 V to VDD. More typically, these
devices are used with a fixed precision reference voltage.
Suitable references for 5 V operation are the AD780, the REF192,
and the ADR391 (2.5 V references). For 2.5 V operation, a
suitable external reference would be the AD589 or AD1580, a
1.23 V band gap reference. Figure 36 shows a typical setup for
the AD5337/AD5338/AD5339 when using an external reference.
Note that A0 can be high or low.
The AD5337/AD5338/AD5339 are designed for single-supply
operation, but a bipolar output range is also possible using the
circuit in Figure 37. This circuit gives an output voltage range of
5 V. Rail-to-rail operation at the amplifier output is achievable
using an AD820 or an OP295 as the output amplifier.
R2 = 10kΩ
+5V
6V TO 12V
R1 = 10kΩ
AD820/
OP295
10µF
0.1µF
±5V
+5V
V
V
A
B
DD
OUT
V
= 2.5V TO 5.5V
AD5339
AD1585
DD
–5V
V
IN
V
V
OUT
OUT
REFIN
10µF
0.1µF
1µF
GND
AD5337/
AD5338/
AD5339
A0
V
V
V
A
B
IN
OUT
GND SCL SDA
V
REFIN
OUT
EXT
REF
OUT
1µF
2-WIRE
SERIAL
INTERFACE
AD780/REF192/ADR391
WITH V = 5V OR
AD589/AD1580 WITH
SCL
SDA
DD
V
= 2.5V
Figure 37. Bipolar Operation with the AD5339
DD
A0
GND
The output voltage for any input code can be calculated as
follows:
SERIAL
INTERFACE
VOUT
REFIN
D 2N
)
×
R1 + R2
)
R1
)
− REFIN ×
R2 R1
)
]
Figure 36. AD5337/AD5338/AD5339 Using External Reference
If an output range of 0 V to VDD is required, the simplest
solution is to connect the reference input to VDD. Because this
supply may be inaccurate and noisy, the AD5337/AD5338/
AD5339 may be powered from a reference voltage, for example,
using a 5 V reference such as the REF195 which provides a
steady output supply voltage. With no load on the DACs, the
REF195 is required to supply 600 µA supply current to the DAC
and 112 µA to the reference input. When the DAC outputs are
loaded, the REF195 also needs to supply the current to the
loads; therefore, the total current required with a 10 kΩ load on
each output is
where:
D is the decimal equivalent of the code loaded to the DAC.
N is the DAC resolution.
REFIN is the reference voltage input.
With REFIN = 5 V, R1 = R2 = 10 kΩ:
VOUT = (10 × D/2N) − 5
MULTIPLE DEVICES ON ONE BUS
Figure 38 shows two AD5339 devices on the same serial bus.
Each has a different slave address because the state of the A0 pin
is different. This allows each of four DACs to be written to or
read from independently.
712 µA + 2(5 V/10 kΩ) = 1.7 mA
The load regulation of the REF195 is typically 2 ppm/mA,
which results in an error of 3.4 ppm (17 µV) for the 1.7 mA
current drawn from it. This corresponds to a 0.0009 LSB error
at 8 bits and a 0.014 LSB error at 12 bits.
V
A0
DD
AD5339
PULL-UP
RESISTORS
SDA
SCL
MICROCONTROLLER
SCL
SDA
A0
AD5339
Figure 38. Multiple AD5339 Devices on One Bus
Rev. A | Page 2± of 24
AD5337/AD5338/AD5339
PRODUCT AS A DIGITALLY PROGRAMMABLE
WINDOW DETECTOR
POWER SUPPLY DECOUPLING
In any circuit where accuracy is important, careful consideration
of the power supply and ground return layout helps to ensure
the rated performance. The printed circuit board on which the
AD5337/AD5338/AD5339 is mounted should be designed so
that the analog and digital sections are separated and confined
to certain areas of the board. If the AD5337/AD5338/AD5339
is in a system where multiple devices require an AGND-to-
DGND connection, the connection should be made at one
point only. The star ground point should be established as close
as possible to the device. The AD5337/AD5338/AD5339 should
have ample supply bypassing of 10 µF in parallel with 0.1 µF on
the supply located as close to the package as possible, ideally
right up against the device. The 10 µF capacitors are the tantalum
bead type. The 0.1 µF capacitor should have low effective series
resistance (ESR) and low effective series inductance (ESI) to
provide a low impedance path to ground at high frequencies to
handle transient currents due to internal logic switching. The
power supply lines of the AD5337/AD5338/ AD5339 should use
as large a trace as possible to provide low impedance paths and
reduce the effects of glitches on the power supply line. Fast
switching signals such as clocks should be shielded with digital
ground to avoid radiating noise to other parts of the board, and
they should never be run near the reference inputs. A ground
line routed between the SDA and SCL lines helps to reduce
crosstalk between them. This is not required on a multilayer
board because there is a separate ground plane, but separating
the lines does help.
Figure 39 shows a digitally programmable upper/lower limit
detector using the two DACs in the AD5337/AD5338/AD5339.
The upper and lower limits for the test are loaded into DAC A
and DAC B, which, in turn, set the limits on the CMP04. If the
signal at the VIN input is not within the programmed window,
an LED indicates the fail condition.
5V
1kΩ
0.1
µ
F
10
µ
F
1kΩ
V
IN
PASS
FAIL
V
DD
V
REF
REFIN
V
A
B
OUT
AD5337/
AD5338/
AD5339*
1/2
CMP04
PASS/FAIL
1/6 74HC05
DIN
SDA
SCL
SCL
V
OUT
GND
*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 39. Window Detection
COARSE AND FINE ADJUSTMENT CAPABILITIES
The two DACs in the AD5337/AD5338/AD5339 can be paired
together to form a coarse and fine adjustment function, as
shown in Figure 40. DAC A is used to provide the coarse
adjustment while DAC B provides the fine adjustment. Varying
the ratio of R1 and R2 changes the relative effect of the coarse
and fine adjustments. With the resistor values and external
reference shown, the output amplifier has unity gain for the
DAC A output, thus the output range is 0 V to 2.5 V − 1 LSB.
For DAC B the amplifier has a gain of 7.6 × 10–3, giving DAC B
a range equal to 19 mV.
Avoid crossover of digital and analog signals. Traces on opposite
sides of the board should run at right angles to each other. This
reduces the effects of feedthrough through the board. Using a
microstrip technique is the best solution, but its use is not
always possible with a double-sided board. In this technique,
the component side of the board is dedicated to ground plane,
while signal traces are placed on the solder side.
The circuit is shown with a 2.5 V reference, but reference
voltages up to VDD may be used. The op amps indicated will
allow a rail-to-rail output swing.
V
= 5V
DD
R3
R4
51.2kΩ
390Ω
10µF
0.1µF
5V
V
IN
V
V
OUT
DD
EXT
REF
GND
REFIN
V
A
VOUT
AD820/
OP295
OUT
R1
390Ω
1µF
AD5337/
AD5338/
AD5339*
AD780/REF192/ADR391
WITH V = 5V
DD
V
B
OUT
R2
51.2kΩ
GND
*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 40. Coarse/Fine Adjustment
Rev. A | Page 21 of 24
AD5337/AD5338/AD5339
Table 9. Overview of All AD53xx Serial Devices
Part No.
Resolution
No. of DACs
DNL
Interface
Settling Time
Package
Pins
Singles
AD53±±
AD531±
AD532±
AD53±1
AD5311
AD5321
Duals
8
1
1
1
1
1
1
±±.25
±±.5±
±1.±±
±±.25
±±.5±
±1.±±
SPI
SPI
SPI
2-Wire
2-Wire
2-Wire
4 µs
ꢀ µs
8 µs
ꢀ µs
7 µs
8 µs
SOT-23, MSOP
SOT-23, MSOP
SOT-23, MSOP
SOT-23, MSOP
SOT-23, MSOP
SOT-23, MSOP
ꢀ, 8
ꢀ, 8
ꢀ, 8
ꢀ, 8
ꢀ, 8
ꢀ, 8
1±
12
8
1±
12
AD53±2
AD5312
AD5322
AD53±3
AD5313
AD5323
AD5337
AD5338
AD5338-1
AD5339
Quads
8
2
2
2
2
2
2
2
2
2
2
±±.25
±±.5±
±1.±±
±±.25
±±.5±
±1.±±
±±.25
±±.5±
±±.5±
±1.±±
SPI
SPI
SPI
SPI
SPI
SPI
2-Wire
2-Wire
2-Wire
2-Wire
ꢀ µs
7 µs
8 µs
ꢀ µs
7 µs
8 µs
ꢀ µs
7 µs
7 µs
8 µs
MSOP
MSOP
MSOP
TSSOP
TSSOP
TSSOP
MSOP
MSOP
MSOP
MSOP
8
8
8
1ꢀ
1ꢀ
1ꢀ
8
8
8
1±
12
8
1±
12
8
1±
1±
12
8
AD53±4
AD5314
AD5324
AD53±5
AD5315
AD5325
AD53±ꢀ
AD531ꢀ
AD532ꢀ
AD53±7
AD5317
AD5327
Octals
8
4
4
4
4
4
4
4
4
4
4
4
4
±±.25
±±.5±
±1.±±
±±.25
±±.5±
±1.±±
±±.25
±±.5±
±1.±±
±±.25
±±.5±
±1.±±
SPI
SPI
SPI
2-Wire
2-Wire
2-Wire
2-Wire
2-Wire
2-Wire
SPI
ꢀ µs
7 µs
8 µs
ꢀ µs
7 µs
8 µs
ꢀ µs
7 µs
8 µs
ꢀ µs
7 µs
8 µs
MSOP
MSOP
MSOP
MSOP
MSOP
MSOP
TSSOP
TSSOP
TSSOP
TSSOP
TSSOP
TSSOP
1±
1±
1±
1±
1±
1±
1ꢀ
1ꢀ
1ꢀ
1ꢀ
1ꢀ
1ꢀ
1±
12
8
1±
12
8
1±
12
8
1±
12
SPI
SPI
AD53±8
AD5318
AD5328
8
1±
12
8
8
8
±±.25
±±.5±
±1.±±
SPI
SPI
SPI
ꢀ µs
7 µs
8 µs
TSSOP
TSSOP
TSSOP
1ꢀ
1ꢀ
1ꢀ
Visit our website at www.analog.com/support/standard_linear/selection_guides/AD53xx.htm
Rev. A | Page 22 of 24
AD5337/AD5338/AD5339
Table 10. Overview of AD53xx Parallel Devices
Part No.
Singles
AD533±
AD5331
AD534±
AD5341
Duals
Resolution DNL
VREF Pins
Settling Time
Additional Pin Functions
Package
Pins
BUF
√
GAIN
HBEN
CLR
√
8
±±.25
±±.5±
±1.±±
±1.±±
1
1
1
1
ꢀ µs
7 µs
8 µs
8 µs
√
√
√
√
TSSOP
TSSOP
TSSOP
TSSOP
2±
2±
24
2±
1±
12
12
√
√
√
√
√
√
AD5332
AD5333
AD5342
AD5343
Quads
AD5334
AD5335
AD533ꢀ
AD5344
Octals
8
±±.25
±±.5±
±1.±±
±1.±±
2
2
2
1
ꢀ µs
7 µs
8 µs
8 µs
√
√
√
√
TSSOP
TSSOP
TSSOP
TSSOP
2±
24
28
2±
1±
12
12
√
√
√
√
√
√
8
±±.25
±±.5±
±±.5±
±1.±±
2
2
4
4
ꢀ µs
7 µs
7 µs
8 µs
√
√
√
√
√
TSSOP
TSSOP
TSSOP
TSSOP
24
24
28
28
1±
1±
12
AD534ꢀ
AD5347
AD5348
8
1±
12
±±.25
±±.5±
±1.±±
4
4
4
ꢀ µs
7 µs
8 µs
√
√
√
√
√
√
√
√
√
TSSOP LFCSP
TSSOP
TSSOP
38, 4±
38, 4±
38, 4±
Rev. A | Page 23 of 24
AD5337/AD5338/AD5339
OUTLINE DIMENSIONS
3.00
BSC
8
5
4
4.90
BSC
3.00
BSC
PIN 1
0.65 BSC
1.10 MAX
0.15
0.00
0.80
0.60
0.40
8°
0°
0.38
0.22
0.23
0.08
COPLANARITY
0.10
SEATING
PLANE
COMPLIANT TO JEDEC STANDARDS MO-187AA
Figure 41. 8-Lead Mini Small Outline Package [MSOP]
(RM-8)
Dimensions shown in millimeters
ORDERING GUIDE
Model
AD5337ARM
AD5337ARM-REEL7
AD5337BRM
AD5337BRM-REEL
AD5337BRM-REEL7
AD5338ARM
AD5338ARM-REEL7
AD5338BRM
AD5338BRM-REEL
AD5338BRM-REEL7
AD5338ARMZ-1
AD5338ARMZ-1REEL7
AD5338BRMZ-1
AD5338BRMZ-1REEL7
AD5339ARM
Temperature Range
−4±°C to +1±5°C
Package Description
Package Option
RM-8
RM-8
RM-8
RM-8
Branding
D23
D23
D2±
D2±
D2±
D24
D24
D21
D21
D21
D5G
D5G
D5J
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
8-Lead MSOP
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
−4±°C to +1±5°C
RM-8
RM-8
RM-8
RM-8
RM-8
RM-8
RM-8
RM-8
RM-8
RM-8
D5J
RM-8
RM-8
RM-8
RM-8
D25
D25
D22
D22
D22
AD5339ARM-REEL7
AD5339BRM
AD5339BRM-REEL
AD5339BRM-REEL7
RM-8
Purchase of licensed I²C components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Philips I²C Patent
Rights to use these components in an I²C system, provided that the system conforms to the I²C Standard Specification as defined by Philips.
©
2004 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D03756-0-10/04(A)
Rev. A | Page 24 of 24
相关型号:
AD5337ARM-REEL7
2.5 V to 5.5 V, 250 UA, 2-Wire Interface Dual-Voltage Output, 8-/10-/12-Bit DACs
ADI
AD5337BRM-REEL7
2.5 V to 5.5 V, 250 UA, 2-Wire Interface Dual-Voltage Output, 8-/10-/12-Bit DACs
ADI
©2020 ICPDF网 联系我们和版权申明