AD73311LARS [ADI]

Low Cost, Low Power CMOS General Purpose Analog Front End; 低成本,低功耗CMOS通用模拟前端
AD73311LARS
型号: AD73311LARS
厂家: ADI    ADI
描述:

Low Cost, Low Power CMOS General Purpose Analog Front End
低成本,低功耗CMOS通用模拟前端

电信集成电路 电信电路 光电二极管
文件: 总36页 (文件大小:380K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Low Cost, Low Power CMOS  
General Purpose Analog Front End  
a
AD73311L  
FEATURES  
GENERAL DESCRIPTION  
16-Bit A/D Converter  
16-Bit D/A Converter  
Programmable Input/Output Sample Rates  
76 dB ADC SNR  
77 dB DAC SNR  
Programmable Sampling Rate  
64 kS/s Maximum Sample Rate  
–90 dB Crosstalk  
Low Group Delay (25 ms Typ per ADC Channel,  
50 ms Typ per DAC Channel)  
Programmable Input/Output Gain  
Flexible Serial Port Which Allows Up to Eight Devices  
to Be Connected in Cascade  
Single (+3 V) Supply Operation  
33 mW Max Power Consumption at 2.7 V  
On-Chip Reference  
The AD73311L is a complete front-end processor for general  
purpose applications including speech and telephony. It features  
a 16-bit A/D conversion channel and a 16-bit D/A conversion  
channel. Each channel provides 70 dB signal-to-noise ratio over  
a voiceband signal bandwidth. The nal channel bandwidth can  
be reduced, and signal-to-noise ratio improved, by external  
digital ltering in a DSP engine.  
The AD73311L is suitable for a variety of applications in the  
speech and telephony area, including low bit rate, high quality  
compression, speech enhancement, recognition and synthesis.  
The low group delay characteristic of the part makes it suitable  
for single or multichannel active control applications.  
The gains of the A/D and D/A conversion channels are program-  
mable over 38 dB and 21 dB ranges respectively. An on-chip  
reference voltage is included to allow single supply operation.  
A serial port (SPORT) allows easy interfacing of single or cas-  
caded devices to industry standard DSP engines.  
20-Lead SOIC/SSOP/TSSOP Packages  
APPLICATIONS  
General Purpose Analog I/O  
Speech Processing  
The AD73311L is available in 20-lead SOIC, SSOP and  
TSSOP packages.  
Cordless and Personal Communications  
Telephony  
Active Control of Sound and Vibration  
Data Communications  
FUNCTIONAL BLOCK DIAGRAM  
AVDD1  
AVDD2  
DVDD  
SDI  
ANALOG  
LOOPBACK/  
SINGLE-ENDED  
ENABLE  
VINP  
VINN  
ANALOG  
SIGMA-DELTA  
MODULATOR  
0/38dB  
PGA  
DECIMATOR  
SDIFS  
SCLK  
SDO  
SERIAL  
I/O  
PORT  
SDOFS  
VOUTP  
VOUTN  
SWITCHED-  
CONTINUOUS  
TIME  
DIGITAL  
SIGMA-DELTA  
MODULATOR  
1-BIT  
DAC  
SE  
+6/–15dB  
PGA  
CAPACITOR  
INTERPOLATOR  
LOW-PASS FILTER  
LOW-PASS FILTER  
MCLK  
RESET  
REFCAP  
REFOUT  
REFERENCE  
AD73311L  
AGND1  
DGND  
AGND2  
REV. A  
Information furnished by Analog Devices is believed to be accurate and  
reliable. However, no responsibility is assumed by Analog Devices for its  
use, nor for any infringements of patents or other rights of third parties  
which may result from its use. No license is granted by implication or  
otherwise under any patent or patent rights of Analog Devices.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781/329-4700  
Fax: 781/326-8703  
World Wide Web Site: http://www.analog.com  
© Analog Devices, Inc., 2000  
(AVDD = DVDD = 2.7 V to 3.3 V; DGND = AGND = 0 V, fDMCLK = 16.384 MHz,  
FS = 8 kHz; TA = TMIN to TMAX, unless otherwise noted.)  
AD73311L–SPECIFICATIONS1  
AD73311LA  
Typ  
Parameter  
Min  
Max  
Unit  
Test Conditions/Comments  
REFERENCE  
REFCAP  
Absolute Voltage, VREFCAP  
REFCAP TC  
REFOUT  
1.08  
1.2  
50  
1.32  
V
ppm/°C  
0.1 µF Capacitor Required from  
REFCAP to AGND2  
Typical Output Impedance  
Absolute Voltage, VREFOUT  
Minimum Load Resistance  
Maximum Load Capacitance  
145  
1.2  
1.08  
1
1.32  
100  
V
Unloaded  
kΩ  
pF  
ADC SPECIFICATIONS  
Maximum Input Range at VIN2, 3  
1.578  
2.85  
1.0954  
6.02  
V p-p  
dBm  
V p-p  
dBm  
Measured Differentially  
Max Input = (1.578/1.2) × VREFCAP  
Measured Differentially  
Nominal Reference Level at VIN  
(0 dBm0)  
Absolute Gain  
PGA = 0 dB  
PGA = 38 dB  
Gain Tracking Error  
Signal to (Noise + Distortion)  
PGA = 0 dB  
2.2  
0.6  
1.0  
0.1  
+1.0  
dB  
dB  
dB  
1.0 kHz, 0 dBm0  
1.0 kHz, 0 dBm0  
1.0 kHz, +3 dBm0 to 50 dBm0  
Refer to Figure 5a  
300 Hz to 3400 Hz  
71  
70  
76  
74  
72  
56  
60  
59  
dB  
dB  
dB  
dB  
dB  
dB  
0 Hz to fSAMP/2  
300 Hz to 3400 Hz; fSAMP = 64 kHz  
0 Hz to fSAMP/2; fSAMP = 64 kHz  
300 Hz to 3.4 kHz  
PGA = 38 dB  
0 Hz to fSAMP/2  
Total Harmonic Distortion  
PGA = 0 dB  
PGA = 38 dB  
Intermodulation Distortion  
Idle Channel Noise  
Crosstalk  
85  
85  
82  
76  
100  
75  
dB  
dB  
dB  
dBm0  
dB  
300 Hz to 3.4 kHz  
300 Hz to 3.4 kHz  
PGA = 0 dB  
PGA = 0 dB  
ADC Input Signal Level: 1.0 kHz, 0 dBm0  
DAC Input at Idle  
DC Offset  
Power Supply Rejection  
20  
+2  
84  
+25  
mV  
dB  
PGA = 0 dB  
Input Signal Level at AVDD and DVDD  
Pins 1.0 kHz, 100 mV p-p Sine Wave  
64 kHz Output Sample Rate  
DMCLK = 16.384 MHz  
Group Delay4, 5  
25  
45  
µs  
Input Resistance at VIN2, 4  
k6  
DAC SPECIFICATIONS  
Maximum Voltage Output Swing2  
Single-Ended  
1.578  
2.85  
3.156  
3.17  
V p-p  
dBm  
V p-p  
dBm  
PGA = 6 dB  
Max Output = (1.578/1.2) × VREFCAP  
PGA = 6 dB  
Differential  
Max Output = 2 × ((1.578/1.2) × VREFCAP  
Nominal Voltage Output Swing (0 dBm0)  
Single-Ended  
1.0954  
6.02  
2.1909  
0
1.2  
0.7  
V p-p  
dBm  
V p-p  
dBm  
V
PGA = 6 dB  
PGA = 6 dB  
Differential  
Output Bias Voltage4  
Absolute Gain  
1.08  
1.8  
1.32  
+0.4  
REFOUT Unloaded  
1.0 kHz, 0 dBm0  
dB  
Gain Tracking Error  
Signal to (Noise + Distortion)  
PGA = 0 dB  
0.1  
dB  
1.0 kHz, +3 dBm0 to 50 dBm0  
Refer to Figure 5b  
300 Hz to 3.4 kHz Frequency Range  
300 Hz to 3400 Hz; fSAMP = 64 kHz  
300 Hz to 3.4 kHz Frequency Range  
300 Hz to 3400 Hz; fSAMP = 64 kHz  
70  
77  
76  
77  
77  
dB  
dB  
dB  
dB  
PGA = 6 dB  
Total Harmonic Distortion  
PGA = 0 dB  
PGA = 6 dB  
Intermodulation Distortion  
Idle Channel Noise  
Crosstalk  
80  
80  
76  
82  
100  
70  
dB  
dB  
dB  
dBm0  
dB  
PGA = 0 dB  
PGA = 0 dB  
ADC Input Signal Level: AGND; DAC  
Output Signal Level: 1.0 kHz, 0 dBm0  
–2–  
REV. A  
AD73311L  
AD73311LA  
Typ  
Parameter  
Min  
Max  
Unit  
Test Conditions/Comments  
DAC SPECIFICATIONS (Continued)  
Power Supply Rejection  
81  
25  
dB  
µs  
Input Signal Level at AVDD and DVDD  
Pins: 1.0 kHz, 100 mV p-p Sine Wave  
64 kHz Input Sample Rate, Interpolator  
Bypassed (CRE:5 = 1)  
Group Delay4, 5  
Output DC Offset2, 7  
Minimum Load Resistance, RL  
30  
+5  
+50  
mV  
PGA = 6 dB  
2, 8  
Single-Ended  
Differential  
Maximum Load Capacitance, CL  
150  
150  
2, 8  
Single-Ended  
Differential  
500  
100  
pF  
pF  
FREQUENCY RESPONSE  
(ADC AND DAC)9 Typical Output  
0
Normalized to fSAMP  
0
dB  
dB  
dB  
dB  
dB  
dB  
dB  
dB  
dB  
dB  
0.03125  
0.0625  
0.125  
0.1875  
0.25  
0.3125  
0.375  
0.4375  
> 0.5  
0.1  
0.25  
0.6  
1.4  
2.8  
4.5  
7.0  
9.5  
< 12.5  
Channel Frequency Response Is  
Programmable by Means of External  
Digital Filtering  
LOGIC INPUTS  
VINH, Input High Voltage  
VINL, Input Low Voltage  
IIH, Input Current  
VDD 0.8  
0
VDD  
0.8  
10  
V
V
µA  
pF  
CIN, Input Capacitance  
10  
LOGIC OUTPUT  
VOH, Output High Voltage  
VOL, Output Low Voltage  
Three-State Leakage Current  
VDD 0.4  
0
10  
VDD  
0.4  
+10  
V
V
µA  
|IOUT| 100 µA  
|IOUT| 100 µA  
POWER SUPPLIES  
AVDD1, AVDD2  
DVDD  
2.7  
2.7  
3.3  
3.3  
V
V
10  
IDD  
See Table I  
NOTES  
1Operating temperature range is as follows: 40°C to +105°C. Therefore, TMIN = 40°C and TMAX = +105°C.  
2Test conditions: Input PGA set for 0 dB gain, Output PGA set for 6 dB gain, no load on analog outputs (unless otherwise noted).  
3At input to sigma-delta modulator of ADC.  
4Guaranteed by design.  
5Overall group delay will be affected by the sample rate and the external digital ltering.  
6The ADCs input impedance is inversely proportional to DMCLK and is approximated by: (4 × 1011)/DMCLK.  
7Between VOUTP and VOUTN.  
8At VOUT output.  
9Frequency responses of ADC and DAC measured with input at audio reference level (the input level that produces an output level of 10 dBm0), with 38 dB preamplier  
bypassed and input gain of 0 dB.  
10Test Conditions: no load on digital inputs, analog inputs ac coupled to ground, no load on analog outputs.  
Specications subject to change without notice.  
Table I. Current Summary (AVDD = DVDD = 3.3 V)  
Analog Internal Digital External Interface Total Current  
MCLK  
SE ON  
Conditions  
Current Current  
Current  
(Max)  
Comments  
ADC Only On  
2
4.5  
4.8  
0
0.5  
0.5  
0
8.0  
12.5  
1.0  
1
1
0
YES  
YES  
NO  
REFOUT Disabled  
REFOUT Disabled  
REFOUT Disabled  
ADC and DAC On 5.6  
REFCAP Only On 0.65  
REFCAP and  
REFOUT Only On 2.7  
0
0.6  
0
0
3.8  
0.75  
0
0
NO  
YES  
All Sections Off  
All Sections Off  
0
MCLK Active Levels Equal to  
0 V and DVDD  
Digital Inputs Static and Equal  
to 0 V or DVDD  
1 µA  
0.5 µA  
0
20 µA  
0
NO  
The above values are in mA and are typical values unless otherwise noted.  
REV. A  
–3–  
AD73311L  
Table II. Signal Ranges  
Parameter  
Condition  
Signal Range  
VREFCAP  
VREFOUT  
ADC  
1.2 V 10%  
1.2 V 10%  
1.578 V p-p  
1.0954 V p-p  
Maximum Input Range at VIN  
Nominal Reference Level  
Maximum Voltage  
Output Swing  
DAC  
Single-Ended  
Differential  
1.578 V p-p  
3.156 V p-p  
Nominal Voltage  
Output Swing  
Single-Ended  
Differential  
Output Bias Voltage  
1.0954 V p-p  
2.1909 V p-p  
VREFOUT  
TIMING CHARACTERISTICS (AVDD = DVDD = 2.7 V to 3.6 V; AGND = DGND = 0 V; TA = TMlN to TMAX, unless otherwise noted)  
Limit at  
TA = –40؇C to +105؇C  
Parameter  
Unit  
Description  
Clock Signals  
See Figure 1  
MCLK Period  
MCLK Width High  
MCLK Width Low  
t1  
t2  
t3  
61  
24.4  
24.4  
ns min  
ns min  
ns min  
Serial Port  
t4  
t5  
t6  
t7  
t8  
t9  
t10  
t11  
t12  
t13  
See Figures 3 and 4  
SCLK Period  
SCLK Width High  
SCLK Width Low  
SDI/SDIFS Setup Before SCLK Low  
SDI/SDIFS Hold After SCLK Low  
SDOFS Delay from SCLK High  
SDOFS Hold After SCLK High  
SDO Hold After SCLK High  
SDO Delay from SCLK High  
SCLK Delay from MCLK  
t1  
ns min  
ns min  
ns min  
ns min  
ns min  
ns max  
ns min  
ns min  
ns max  
ns max  
0.4 × t1  
0.4 × t1  
20  
0
10  
10  
10  
10  
30  
t1  
100A  
I
OL  
t2  
TO OUTPUT  
PIN  
2.1V  
C
L
15pF  
100A  
I
OH  
t3  
Figure 1. MCLK Timing  
Figure 2. Load Circuit for Timing Specifications  
t1  
t2  
t3  
MCLK  
t13  
t5  
t6  
SCLK  
*
t4  
SCLK IS INDIVIDUALLY PROGRAMMABLE  
IN FREQUENCY (MCLK/4 SHOWN HERE).  
*
Figure 3. SCLK Timing  
–4–  
REV. A  
AD73311L  
SE (I)  
THREE-  
STATE  
SCLK (O)  
SDIFS (I)  
t7  
t8  
t8  
t7  
D15  
SDI (I)  
D0  
D15  
D14  
D1  
t9  
t10  
THREE-  
STATE  
SDOFS (O)  
t11  
THREE-  
STATE  
t12  
SDO (O)  
D15  
D14  
D15  
D2  
D1  
D0  
Figure 4. Serial Port (SPORT)  
80  
70  
60  
80  
70  
60  
50  
40  
30  
50  
40  
30  
20  
10  
20  
10  
0
0
10  
10  
85  
85  
75 65  
55  
45 35  
dBm0  
25 15  
5  
0
75 65  
55  
45  
35  
25 15  
5 0  
V
V
dBm0  
3.17  
IN  
3.17  
IN  
Figure 5a. S/(N+D) vs. VIN (ADC @ 3 V) over Voiceband  
Bandwidth (300 Hz – 3.4 kHz)  
Figure 5b. S/(N+D) vs. VIN (DAC @ 3 V) over Voiceband  
Bandwidth (300 Hz – 3.4 kHz)  
REV. A  
–5–  
AD73311L  
ABSOLUTE MAXIMUM RATINGS*  
(TA = 25°C unless otherwise noted)  
PIN CONFIGURATION  
AVDD, DVDD to GND . . . . . . . . . . . . . . . 0.3 V to +4.6 V  
AGND to DGND . . . . . . . . . . . . . . . . . . . . 0.3 V to +0.3 V  
Digital I/O Voltage to DGND . . . 0.3 V to (DVDD + 0.3 V)  
Analog I/O Voltage to AGND . . . 0.3 V to (AVDD + 0.3 V)  
Operating Temperature Range  
Industrial (A Version) . . . . . . . . . . . . . . . 40°C to +105°C  
Storage Temperature Range . . . . . . . . . . . . 65°C to +150°C  
Maximum Junction Temperature . . . . . . . . . . . . . . . . 150°C  
SOIC, θJA Thermal Impedance . . . . . . . . . . . . . . . . . 75°C/W  
Lead Temperature, Soldering  
Vapor Phase (60 sec) . . . . . . . . . . . . . . . . . . . . . . . . 215°C  
Infrared (15 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 220°C  
SSOP, θJA Thermal Impedance . . . . . . . . . . . . . . . . 126°C/W  
Lead Temperature, Soldering  
VOUTP  
1
2
20  
19  
SE  
VOUTN  
AVDD1  
AGND1  
VINP  
SDI  
3
18 SDIFS  
4
17 SDOFS  
SDO  
16  
5
AD73311L  
TOP VIEW  
(Not to Scale)  
6
MCLK  
SCLK  
RESET  
DVDD  
VINN  
REFOUT  
REFCAP  
AVDD2  
15  
14  
13  
12  
11  
7
8
9
DGND  
10  
AGND2  
Vapor Phase (60 sec) . . . . . . . . . . . . . . . . . . . . . . . . 215°C  
Infrared (15 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 220°C  
TSSOP, θJA Thermal Impedance . . . . . . . . . . . . . . . 143°C/W  
Lead Temperature, Soldering  
Vapor Phase (60 sec) . . . . . . . . . . . . . . . . . . . . . . . . 215°C  
Infrared (15 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 220°C  
*Stresses above those listed under Absolute Maximum Ratings may cause perma-  
nent damage to the device. This is a stress rating only; functional operation of the  
device at these or any other conditions above those listed in the operational sections  
of this specication is not implied. Exposure to absolute maximum rating condi-  
tions for extended periods may affect device reliability.  
ORDERING GUIDE  
Temperature  
Range  
Package  
Option1  
Model  
AD73311LAR  
40°C to +105°C  
40°C to +105°C  
40°C to +105°C  
Evaluation Board2  
R-20  
RS-20  
RU-20  
AD73311LARS  
AD73311LARU  
EVAL-AD73311LEB  
NOTES  
1R = 0.3' Small Outline IC (SOIC), RS = Shrink Small Outline Package (SSOP),  
RU = Thin Small Shrink Outline Package (TSSOP).  
2The AD73311L evaluation board features a cascade of two codecs interfaced to  
an ADSP-2185L DSP. The board features a DSP software monitor which  
allows interface to a PC serial port.  
CAUTION  
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily  
accumulate on the human body and test equipment and can discharge without detection.  
Although the AD73311L features proprietary ESD protection circuitry, permanent damage may  
occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD  
precautions are recommended to avoid performance degradation or loss of functionality.  
WARNING!  
ESD SENSITIVE DEVICE  
–6–  
REV. A  
AD73311L  
PIN FUNCTION DESCRIPTIONS  
Pin  
Number  
Mnemonic  
Function  
1
2
3
4
5
6
7
8
VOUTP  
VOUTN  
AVDD1  
AGND1  
VINP  
VINN  
REFOUT  
REFCAP  
Analog Output from the Positive Terminal of the Output Channel.  
Analog Output from the Negative Terminal of the Output Channel.  
Analog Power Supply Connection for the Output Driver.  
Analog Ground Connection for the Output Driver.  
Analog Input to the Positive Terminal of the Input Channel.  
Analog Input to the Negative Terminal of the Input Channel.  
Buffered Reference Output, which has a nominal value of 1.2 V.  
A Bypass Capacitor to AGND2 of 0.1 µF is required for the on-chip reference. The capacitor should  
be xed to this pin.  
9
AVDD2  
AGND2  
DGND  
DVDD  
RESET  
Analog Power Supply Connection.  
Analog Ground/Substrate Connection.  
Digital Ground/Substrate Connection.  
Digital Power Supply Connection.  
Active Low Reset Signal. This input resets the entire chip, resetting the control registers and clearing  
the digital circuitry.  
10  
11  
12  
13  
14  
SCLK  
Output Serial Clock whose rate determines the serial transfer rate to/from the codec. It is used to clock  
data or control information to and from the serial port (SPORT). The frequency of SCLK is equal to  
the frequency of the master clock (MCLK) divided by an integer numberthis integer number being  
the product of the external master clock rate divider and the serial clock rate divider.  
15  
16  
MCLK  
SDO  
Master Clock Input. MCLK is driven from an external clock signal.  
Serial Data Output of the Codec. Both data and control information may be output on this pin and are  
clocked on the positive edge of SCLK. SDO is in three-state when no information is being transmitted  
and when SE is low.  
17  
18  
SDOFS  
SDIFS  
Framing Signal Output for SDO Serial Transfers. The frame sync is on bit wide and is active one  
SCLK period before the rst bit (MSB) of each output word. SDOFS is referenced to the positive  
edge of SCLK. SDOFS is in three-state when SE is low.  
Framing Signal Input for SDI Serial Transfers. The frame sync is one bit wide and is valid one  
SCLK period before the rst bit (MSB) of each input word. SDIFS is sampled on the negative edge of  
SCLK and ignored when SE is low.  
19  
20  
SDI  
SE  
Serial Data Input of the Codec. Both data and control information may be input on this pin and are  
clocked on the negative edge of SCLK. SDI is ignored when SE is low.  
SPORT Enable. Asynchronous input enable pin for the SPORT. When SE is set low by the DSP, the  
output pins of the SPORT are three-stated and the input pins are ignored. SCLK is also disabled  
internally in order to decrease power dissipation. When SE is brought high, the control and data regis-  
ters of the SPORT are at their original values (before SE was brought low); however, the timing  
counters and other internal registers are at their reset values.  
REV. A  
–7–  
AD73311L  
TERMINOLOGY  
Absolute Gain  
ABBREVIATIONS  
ADC  
ALB  
BW  
Analog-to-Digital Converter.  
Absolute gain is a measure of converter gain for a known signal.  
Absolute gain is measured (differentially) with a 1 kHz sine wave  
at 0 dBm0 for the DAC and with a 1 kHz sine wave at 0 dBm0  
for the ADC. The absolute gain specication is used for gain  
tracking error specication.  
Analog Loop-Back.  
Bandwidth.  
CRx  
A Control Register where x is a placeholder for an  
alphabetic character (AE). There are ve read/  
write control registers on the AD73311Ldesig-  
nated CRA through CRE.  
Crosstalk  
Crosstalk is due to coupling of signals from a given channel  
to an adjacent channel. It is dened as the ratio of the ampli-  
tude of the coupled signal to the amplitude of the input signal.  
Crosstalk is expressed in dB.  
CRx:n  
A bit position, where n is a placeholder for a  
numeric character (07), within a control register;  
where x is a placeholder for an alphabetic charac-  
ter (AE). Position 7 represents the MSB and  
Position 0 represents the LSB.  
Gain Tracking Error  
Gain tracking error measures changes in converter output for  
different signal levels relative to an absolute signal level. The  
absolute signal level is 0 dBm0 (equal to absolute gain) at 1 kHz  
for the DAC and 0 dBm0 (equal to absolute gain) at 1 kHz for  
the ADC. Gain tracking error at 0 dBm0 (ADC) and 0 dBm0  
(DAC) is 0 dB by denition.  
DAC  
Digital-to-Analog Converter.  
Digital Loop-Back.  
DLB  
DMCLK  
Device (Internal) Master Clock. This is the  
internal master clock resulting from the external  
master clock (MCLK) being divided by the on-chip  
master clock divider.  
Group Delay  
Group delay is dened as the derivative of radian phase with  
respect to radian frequency, dø(f)/df. Group delay is a measure  
of average delay of a system as a function of frequency. A linear  
system with a constant group delay has a linear phase response.  
The deviation of group delay from a constant indicates the degree  
of nonlinear phase response of the system.  
FSLB  
Frame Sync Loop-Backwhere the SDOFS of  
the nal device in a cascade is connected to the  
RFS and TFS of the DSP and the SDIFS of rst  
device in the cascade. Data input and output  
occur simultaneously. In the case of nonFSLB,  
SDOFS and SDO are connected to the Rx Port  
of the DSP while SDIFS and SDI are connected  
to the Tx Port.  
Idle Channel Noise  
Idle channel noise is dened as the total signal energy measured  
at the output of the device when the input is grounded (measured  
in the frequency range 300 Hz3400 Hz).  
PGA  
SC  
Programmable Gain Amplier.  
Switched Capacitor.  
Signal-to-Noise Ratio.  
Serial Port.  
Intermodulation Distortion  
With inputs consisting of sine waves at two frequencies, fa and  
fb, any active device with nonlinearities will create distortion  
products at sum and difference frequencies of mfa nfb where  
m, n = 0, 1, 2, 3, etc. Intermodulation terms are those for which  
neither m nor n are equal to zero. For nal testing, the second  
order terms include (fa + fb) and (fa fb), while the third order  
terms include (2fa + fb), (2fa fb), (fa + 2fb) and (fa 2fb).  
SNR  
SPORT  
THD  
VBW  
Total Harmonic Distortion.  
Voice Bandwidth.  
Power Supply Rejection  
Power supply rejection measures the susceptibility of a device to  
noise on the power supply. Power supply rejection is measured  
by modulating the power supply with a sine wave and measuring  
the noise at the output (relative to 0 dB).  
Sample Rate  
The sample rate is the rate at which the ADC updates its out-  
put register and the DAC updates its output from its input  
register. It is xed relative to the DMCLK (= DMCLK/256)  
and therefore may only be changed by changing the DMCLK.  
SNR+THD  
Signal-to-noise ratio plus harmonic distortion is dened to be  
the ratio of the rms value of the measured input signal to the  
rms sum of all other spectral components in the frequency range  
300 Hz3400 Hz, including harmonics but excluding dc.  
–8–  
REV. A  
AD73311L  
sampling rate of the sigma-delta modulator is DMCLK/8. The  
main effect of oversampling is that the quantization noise is  
spread over a very wide bandwidth, up to FS/2 = DMCLK/16  
(Figure 6a). This means that the noise in the band of interest is  
much reduced. Another complementary feature of sigma-delta  
converters is the use of a technique called noise-shaping. This  
technique has the effect of pushing the noise from the band of  
interest to an out-of-band position (Figure 6b). The combi-  
nation of these techniques, followed by the application of a  
digital lter, reduces the noise in band sufciently to ensure  
good dynamic performance from the part (Figure 6c).  
FUNCTIONAL DESCRIPTION  
Encoder Channel  
The encoder channel consists of an input conguration block, a  
switched capacitor PGA and a sigma-delta analog-to-digital  
converter (ADC). An on-board digital lter, which forms part  
of the sigma-delta ADC, also performs critical system-level  
ltering. Due to the high level of oversampling, the input anti-  
alias requirements are reduced such that a simple single pole  
RC stage is sufcient to give adequate attenuation in the band  
of interest.  
Input Configuration Block  
The input conguration block consists of a multiplexing arrange-  
ment that allows selection of various input congurations. This  
includes ADC input selection from either the VINP, VINN pins  
or from the DAC output via the Analog Loop-Back (ALB)  
arrangement. Differential inputs can be inverted and it is also  
possible to use the device in single-ended mode, which allows  
the option of using the VINP, VINN pins as two separate  
single-ended inputs, either of which can be selected under  
software control.  
BAND  
F /2  
S
OF  
DMCLK/16  
INTEREST  
a.  
Programmable Gain Amplifier  
The encoder sections analog front end comprises a switched  
capacitor PGA that also forms part of the sigma-delta modulator.  
The SC sampling frequency is DMCLK/8. The PGA, whose  
programmable gain settings are shown in Table III, may be  
used to increase the signal level applied to the ADC from low  
output sources such as microphones, and can be used to avoid  
placing external ampliers in the circuit. The input signal level  
to the sigma-delta modulator should not exceed the maximum  
input voltage permitted.  
NOISE-SHAPING  
BAND  
F /2  
S
DMCLK/16  
OF  
INTEREST  
b.  
The PGA gain is set by bits IGS0, IGS1 and IGS2 (CRD:02)  
in Control Register D.  
DIGITAL FILTER  
Table III. PGA Settings for the Encoder Channel  
IGS2  
IGS1  
IGS0  
Gain (dB)  
BAND  
OF  
F /2  
S
DMCLK/16  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
6
INTEREST  
c.  
12  
18  
20  
26  
32  
38  
Figure 6. Sigma-Delta Noise Reduction  
Figure 7 shows the various stages of ltering that are employed  
in a typical AD73311L application. In Figure 7a we see the  
transfer function of the external analog antialias lter. Even  
though it is a single RC pole, its cutoff frequency is sufciently  
far away from the initial sampling frequency (DMCLK/8) that  
it takes care of any signals that could be aliased by the sampling  
frequency. This also shows the major difference between the  
initial oversampling rate and the bandwidth of interest. In Figure  
7b, the signal and noise-shaping responses of the sigma-delta  
modulator are shown. The signal response provides further  
rejection of any high frequency signals while the noise-shaping  
will push the inherent quantization noise to an out-of-band  
position. The detail of Figure 7c shows the response of the  
digital decimation lter (Sinc-cubed response) with nulls every  
multiple of DMCLK/256, which is the decimation lter update  
rate. The nal detail in Figure 7d shows the application of a  
nal antialias lter in the DSP engine. This has the advantage  
of being implemented according to the users requirements and  
available MIPS. The ltering in Figures 7a through 7c is imple-  
mented in the AD73311L.  
ADC  
The ADC consists of an analog sigma-delta modulator and a  
digital antialiasing decimation lter. The sigma-delta modu-  
lator noise-shapes the signal and produces 1-bit samples at a  
DMCLK/8 rate. This bitstream, representing the analog input  
signal, is input to the antialiasing decimation lter. The decima-  
tion lter reduces the sample rate and increases the resolution.  
Analog Sigma-Delta Modulator  
The AD73311L input channel employs a sigma-delta conver-  
sion technique, which provides a high resolution 16-bit output  
with system ltering being implemented on-chip.  
Sigma-delta converters employ a technique known as over-  
sampling, where the sampling rate is many times the highest  
frequency of interest. In the case of the AD73311L, the initial  
REV. A  
–9–  
AD73311L  
ADC Coding  
The ADC coding scheme is in twos complement format (see  
Figure 8). The output words are formed by the decimation  
lter, which grows the word length from the single-bit output of  
the sigma-delta modulator to a 15-bit word, which is the 16-bit  
transfer being used as a flag bit to indicate either control or data  
in the frame.  
F
= 4kHz  
FS = DMCLK/8  
INIT  
B
V
a. Analog Antialias Filter Transfer Function  
INN  
V
+ (V  
؋
 0.32875)  
REF  
REF  
SIGNAL TRANSFER FUNCTION  
ANALOG  
INPUT  
V
REF  
NOISE TRANSFER FUNCTION  
V
(V  
؋
 0.32875)  
V
REF  
REF  
INP  
10...00  
00...00  
01...11  
F
= 4kHz  
FS  
= DMCLK/8  
B
INIT  
ADC CODE DIFFERENTIAL  
b. Analog Sigma-Delta Modulator Transfer Function  
V
+ (V  
؋
 0.6575)  
REF  
REF  
V
INN  
ANALOG  
INPUT  
V
REF  
V
(V  
؋
 0.6575)  
REF  
REF  
V
INP  
F
= 4kHz FS  
= DMCLK/256  
B
INTER  
10...00  
00...00  
01...11  
c. Digital Decimator Transfer Function  
ADC CODE SINGLE-ENDED  
Figure 8. ADC Transfer Function  
Decoder Channel  
The decoder channel consists of a digital interpolator, digital  
sigma-delta modulator, a single bit digital-to-analog converter  
(DAC), an analog smoothing lter and a programmable gain  
amplier with differential output.  
DAC Coding  
F
= 4kHz FS  
= 8kHz  
FS  
= DMCLK/256  
B
FINAL  
INTER  
The DAC coding scheme is in twos complement format with  
0x7FFF being full-scale positive and 0x8000 being full-scale  
negative.  
d. Final Filter LPF (HPF) Transfer Function  
Figure 7. AD73311L ADC Frequency Responses  
Decimation Filter  
Interpolation Filter  
The digital lter used in the AD73311L carries out two impor-  
tant functions. Firstly, it removes the out-of-band quantization  
noise, which is shaped by the analog modulator and secondly, it  
decimates the high frequency bitstream to a lower rate 15-bit word.  
The anti-imaging interpolation lter is a sinc-cubed digital lter  
which up-samples the 16-bit input words from the SPORT  
input rate of DMCLK/M (where M depends on the sample rate  
settingM = 256 @ 64 kHz; M = 512 @ 32 kHz, M = 1024 @  
16 kHz, M = 2048 @ 8 kHz), to a rate of DMCLK/8 while  
ltering to attenuate images produced by the interpolation pro-  
cess. Its Z transform is given as: [(1ZN)/(1Z1)]3 where N is  
determined by the sampling rate (N = 32 @ 64 kHz, N = 64 @  
32 kHz, N = 128 @ 16 kHz, N = 256 @ 8 kHz). The DAC  
receives 16-bit samples from the host DSP processor at a rate of  
DMCLK/M. If the host processor fails to write a new value to  
the serial port, the existing (previous) data is read again. The  
data stream is ltered by the anti-imaging interpolation lter,  
but there is an option to bypass the interpolator for the mini-  
mum group delay conguration by setting the IBYP bit (CRE:5) of  
Control Register E. The interpolation lter has the same charac-  
teristics as the ADCs antialiasing decimation lter.  
The antialiasing decimation lter is a sinc-cubed digital lter  
that reduces the sampling rate from DMCLK/8 at the modula-  
tor to an output rate at the SPORT of DMCLK/M (where M  
depends on the sample rate settingM = 256 @ 64 kHz; M =  
512 @ 32 kHz, M = 1024 @ 16 kHz, M = 2048 @ 8 kHz), and  
increases the resolution from a single bit to 15 bits. Its Z trans-  
form is given as: [(1ZN)/(1Z1)]3 where N is determined by  
the sampling rate (N = 32 @ 64 kHz, N = 64 @ 32 kHz, N =  
128 @ 16 kHz, N = 256 @ 8 kHz). This ensures a minimal  
group delay of 25 µs at the 64 kHz sampling rate.  
–10–  
REV. A  
AD73311L  
The output of the interpolation lter is fed to the DACs digital  
sigma-delta modulator, which converts the 16-bit data to 1-bit  
samples at a rate of DMCLK/8. The modulator noise-shapes  
the signal so that errors inherent to the process are minimized  
in the passband of the converter. The bitstream output of the  
sigma-delta modulator is fed to the single bit DAC where it is  
converted to an analog voltage.  
SPORT Overview  
The AD73311L SPORT is a flexible, full-duplex, synchronous  
serial port whose protocol has been designed to allow up to eight  
AD73311L devices to be connected, in cascade, to a single DSP  
via a six-wire interface. It has a very flexible architecture that can  
be congured by programming two of the internal control regis-  
ters. The AD73311L SPORT has three distinct modes of opera-  
tion: Control Mode, Data Mode and Mixed Control/Data Mode.  
Analog Smoothing Filter and PGA  
The output of the single-bit DAC is sampled at DMCLK/8,  
therefore it is necessary to lter the output to reconstruct the  
low frequency signal. The decoders analog smoothing lter  
consists of a continuous-time lter preceded by a third-order  
switched-capacitor lter. The continuous-time lter forms part  
of the output programmable gain amplier (PGA). The PGA  
can be used to adjust the output signal level from 15 dB to  
+6 dB in 3 dB steps, as shown in Table IV. The PGA gain is  
set by bits OGS0, OGS1 and OGS2 (CRD:4-6) in Control  
Register D.  
In Control Mode (CRA:0 = 0), the devices internal congura-  
tion can be programmed by writing to the ve internal control  
registers. In this mode, control information can be written to or  
read from the codec. In Data Mode (CRA:0 = 1), information  
that is sent to the device is used to update the decoder section  
(DAC), while the encoder section (ADC) data is read from the  
device. In this mode, only DAC and ADC data is written to or  
read from the device. Mixed mode (CRA:0 = 1 and CRA:1 = 1)  
allows the user to choose whether the information being sent to  
the device contains either control information or DAC data.  
This is achieved by using the MSB of the 16-bit frame as a flag  
bit. Mixed mode reduces the resolution to 15 bits with the MSB  
being used to indicate whether the information in the 16-bit  
frame is control information or DAC/ADC data.  
Table IV. PGA Settings for the Decoder Channel  
OGS2  
OGS1  
OGS0  
Gain (dB)  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
+6  
+3  
0
3  
6  
9  
12  
15  
The SPORT features a single 16-bit serial register that is used  
for both input and output data transfers. As the input and out-  
put data must share the same register there are some precautions  
that must be observed. The primary precaution is that no infor-  
mation must be written to the SPORT without reference to an  
output sample event, which is when the serial register will be  
overwritten with the latest ADC sample word. Once the SPORT  
starts to output the latest ADC word then it is safe for the DSP  
to write new control or data words to the codec. In certain con-  
gurations, data can be written to the device to coincide with  
the output sample being shifted out of the serial registersee  
section on interfacing devices. The serial clock rate (CRB:23)  
denes how many 16-bit words can be written to a device before  
the next output sample event will happen.  
Differential Output Amplifiers  
The decoder has a differential analog output pair (VOUTP and  
VOUTN). The output channel can be muted by setting the  
MUTE bit (CRD:7) in Control Register D. The output signal  
is dc-biased to the codecs on-chip voltage reference.  
Voltage Reference  
The SPORT block diagram, shown in Figure 9, details the six  
control registers (AF), external MCLK to internal DMCLK  
divider and serial clock divider. The divider rates are controlled  
by the setting of Control Register B. The AD73311L features a  
master clock divider that allows users the flexibility of dividing  
externally available high frequency DSP or CPU clocks to gener-  
ate a lower frequency master clock internally in the codec which  
may be more suitable for either serial transfer or sampling rate  
requirements. The master clock divider has ve divider options  
(÷1 default condition, ÷2, ÷3, ÷4, ÷5) that are set by loading  
the master clock divider eld in Register B with the appropriate  
code. Once the internal device master clock (DMCLK) has  
been set using the master clock divider, the sample rate and  
serial clock settings are derived from DMCLK.  
The AD73311L reference, REFCAP, is a bandgap reference  
that provides a low noise, temperature-compensated reference  
to the DAC and ADC. A buffered version of the reference is  
also made available on the REFOUT pin and can be used to  
bias other external analog circuitry. The reference has a default  
nominal value of 1.2 V.  
The reference output (REFOUT) can be enabled for biasing  
external circuitry by setting the RU bit (CRC:6) of CRC.  
Serial Port (SPORT)  
The codec communicates with a host processor via the bidirec-  
tional synchronous serial port (SPORT) which is compatible  
with most modern DSPs. The SPORT is used to transmit and  
receive digital data and control information.  
The SPORT can work at four different serial clock (SCLK) rates:  
chosen from DMCLK, DMCLK/2, DMCLK/4 or DMCLK/8,  
where DMCLK is the internal or device master clock resulting  
from the external or pin master clock being divided by the  
master clock divider. When working at the lower SCLK rate of  
DMCLK/8, which is intended for interfacing with slower DSPs,  
the SPORT will support a maximum of two devices in cascade  
with the sample rate of DMCLK/256.  
In both transmit and receive modes, data is transferred at the  
serial clock (SCLK) rate with the MSB being transferred rst.  
Due to the fact that the SPORT uses a common serial register for  
serial input and output, communications between an AD73311L  
codec and a host processor (DSP engine) must always be initi-  
ated by the codec itself. This ensures that there is no danger of  
the information being sent to the codec being corrupted by  
ADC samples being output by the codec.  
REV. A  
–11–  
AD73311L  
MCLK  
(EXTERNAL)  
DMCLK  
(INTERNAL)  
MCLK  
DIVIDER  
3
SCLK  
SCLK  
DIVIDER  
SERIAL PORT  
(SPORT)  
SE  
RESET  
SDIFS  
SDI  
SDOFS  
SDO  
SERIAL REGISTER  
2
8
8
8
8
8
8
CONTROL  
REGISTER A  
CONTROL  
REGISTER B  
CONTROL  
REGISTER D  
CONTROL  
REGISTER E  
CONTROL  
REGISTER C  
CONTROL  
REGISTER F  
Figure 9. SPORT Block Diagram  
SPORT Register Maps  
is programmable by setting bits CRB:23. Table VI shows the  
There are two register banks for the AD73311L: the control  
register bank and the data register bank. The control register  
bank consists of six read/write registers, each eight bits wide.  
Table IX shows the control register map for the AD73311L.  
The rst two control registers, CRA and CRB, are reserved for  
controlling the SPORT. They hold settings for parameters such  
as bit rate, internal master clock rate and device count (used  
when more than one AD73311L is connected in cascade from  
a single SPORT). The other three registers; CRC, CRD and  
CRE are used to hold control settings for the ADC, DAC,  
Reference and Power Control sections of the device. Control  
registers are written to on the negative edge of SCLK. The  
data register bank consists of two 16-bit registers that are the  
DAC and ADC registers.  
serial clock rate corresponding to the various bit settings.  
Table VI. SCLK Rate Divider Settings  
SCD1  
SCD0  
SCLK Rate  
0
0
1
1
0
1
0
1
DMCLK/8  
DMCLK/4  
DMCLK/2  
DMCLK  
Sample Rate Divider  
The AD73311L features a programmable sample rate divider  
that allows users flexibility in matching the codecs ADC and  
DAC sample rates to the needs of the DSP software. The maxi-  
mum sample rate available is DMCLK/256 which offers the  
lowest conversion group delay, while the other available rates  
are: DMCLK/512, DMCLK/1024 and DMCLK/2048. The  
slowest rate (DMCLK/2048) is the default sample rate. The  
sample rate divider is programmable by setting bits CRB:0-1.  
Table VII shows the sample rate corresponding to the various  
bit settings.  
Master Clock Divider  
The AD73311L features a programmable master clock divider  
that allows the user to reduce an externally available master  
clock, at pin MCLK, by one of the ratios 1, 2, 3, 4 or 5 to  
produce an internal master clock signal (DMCLK) that is used  
to calculate the sampling and serial clock rates. The master  
clock divider is programmable by setting CRB:4-6. Table V shows  
the division ratio corresponding to the various bit settings. The  
default divider ratio is divide-by-one.  
Table VII. Sample Rate Divider Settings  
DIR1  
DIR0  
SCLK Rate  
Table V. DMCLK (Internal) Rate Divider Settings  
0
0
1
1
0
1
0
1
DMCLK/2048  
DMCLK/1024  
DMCLK/512  
DMCLK/256  
MCD2  
MCD1  
MCD0  
DMCLK Rate  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
MCLK  
MCLK/2  
MCLK/3  
MCLK/4  
MCLK/5  
MCLK  
MCLK  
MCLK  
DAC Advance Register  
The loading of the DAC is internally synchronized with the  
unloading of the ADC data in each sampling interval. The  
default DAC load event happens one SCLK cycle before the  
SDOFS flag is raised by the ADC data being ready. However,  
this DAC load position can be advanced before this time by  
modifying the contents of the DAC Advance eld in Control  
Register E (CRE:04). The eld is ve bits wide, allowing 31  
increments of weight 1/(DMCLK/8); see Table VIII. In certain  
circumstances this can reduce the group delay when the ADC  
and DAC are used to process data in series. Appendix E details  
how the DAC advance feature can be used.  
Serial Clock Rate Divider  
The AD73311L features a programmable serial clock divider that  
allows users to match the serial clock (SCLK) rate of the data to  
that of the DSP engine or host processor. The maximum SCLK  
rate available is DMCLK and the other available rates are:  
DMCLK/2, DMCLK/4 and DMCLK/8. The slowest rate  
(DMCLK/8) is the default SCLK rate. The serial clock divider  
NOTE: The DAC advance register should be changed before  
the DAC section is powered up.  
–12–  
REV. A  
AD73311L  
Table VIII. DAC Timing Control  
that the device must be programmed to the correct settings after  
power-up or reset. Following a reset, the SDOFS will be asserted  
2048 DMCLK cycles after RESET going high. The data that  
is output following RESET and during Program Mode is ran-  
dom and contains no valid information until either Data or  
Mixed Mode is set.  
DA4  
DA3  
DA2  
DA1  
DA0  
Time Advance*  
0
0
0
1
0
0
0
1
0
0
0
0 ns  
0
0
1
1
0
1
1
1
1
0
0
1
488.2 ns  
976.5 ns  
14.64 µs  
15.13 µs  
Power Management  
The individual functional blocks of the AD73311L can be  
enabled separately by programming the power control register  
CRC. It allows certain sections to be powered down if not  
required, which adds to the devices flexibility in that the user  
need not incur the penalty of having to provide power for a  
certain section if it is not necessary to their design. The power  
control register provides individual control settings for the major  
functional blocks and also a global override that allows all sec-  
tions to be powered up by setting the bit. Using this method the  
user could, for example, individually enable a certain section,  
such as the reference (CRC:5), and disable all others. The glo-  
bal power-up (CRC:0) can be used to enable all sections but if  
power-down is required using the global control, the reference  
will still be enabled, in this case, because its individual bit is set.  
Refer to Table XIII for details of the settings of CRC.  
1
1
*DMCLK = 16.384 MHz.  
OPERATION  
Resetting the AD73311L  
The pin RESET resets all the control registers. All registers are  
reset to zero indicating that the default SCLK rate (DMCLK/8)  
and sample rate (DMCLK/2048) are at a minimum to ensure  
that slow speed DSP engines can communicate effectively. As  
well as resetting the control registers using the RESET pin, the  
device can be reset using the RESET bit (CRA:7) in Control  
Register A. Both hardware and software resets require 4 DMCLK  
cycles. On reset, DATA/PGM (CRA:0) is set to 0 (default condi-  
tion) thus enabling Program Mode. The reset conditions ensure  
Table IX. Control Register Map  
Address (Binary)  
Name  
Description  
Control Register A  
Control Register B  
Control Register C  
Control Register D  
Control Register E  
Control Register F  
Reserved  
Type  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
Width  
Reset Setting (Hex)  
000  
001  
010  
011  
100  
101  
110 to 111  
CRA  
CRB  
CRC  
CRD  
CRE  
CRF  
8
8
8
8
8
8
0x00  
0x00  
0x00  
0x00  
0x00  
0x00  
Table X. Control Word Description  
15  
14  
13  
12  
11  
10  
9
8
7
6
5
4
3
2
1
0
C/D  
R/W  
Device Address  
Register Address  
Register Data  
Control  
Frame  
Description  
Bit 15  
Control/Data  
When set high, it signies a control word in Program or Mixed Program/Data Modes. When  
set low, it signies a data word in Mixed Program/Data Mode or an invalid control word in  
Program Mode.  
Bit 14  
Read/Write  
When set low, it tells the device that the data eld is to be written to the register selected by  
the register eld setting provided the address eld is zero. When set high, it tells the device  
that the selected register is to be written to the data eld in the input serial register and that  
the new control word is to be output from the device via the serial output.  
Bits 1311  
Device Address  
This 3-bit eld holds the address information. Only when this eld is zero is a device selected.  
If the address is not zero, it is decremented and the control word is passed out of the device  
via the serial output.  
Bits 108  
Bits 70  
Register Address  
Register Data  
This 3-bit eld is used to select one of the ve control registers on the AD73311L.  
This 8-bit eld holds the data that is to be written to or read from the selected register provided  
the address eld is zero.  
REV. A  
–13–  
AD73311L  
Table XI. Control Register A Description  
CONTROL REGISTER A  
7
6
5
4
3
2
1
0
RESET  
DC2  
DC1  
DC0  
SLB  
DLB  
MM  
DATA/PGM  
Bit  
Name  
Description  
0
1
2
3
4
5
6
7
DATA/PGM Operating Mode (0 = Program; 1 = Data Mode)  
MM  
DLB  
SLB  
DC0  
DC1  
DC2  
RESET  
Mixed Mode (0 = Off; 1 = Enabled)  
Digital Loop-Back Mode (0 = Off; 1 = Enabled)  
SPORT Loop-Back Mode (0 = Off; 1 = Enabled)  
Device Count (Bit 0)  
Device Count (Bit 1)  
Device Count (Bit 2)  
Software Reset (0 = Off; 1 = Initiates Reset)  
Table XII. Control Register B Description  
CONTROL REGISTER B  
7
6
5
4
3
2
1
0
CEE  
MCD2  
MCD1  
MCD0  
SCD1  
SCD0  
DIR1  
DIR0  
Bit  
Name  
Description  
0
1
2
3
4
5
6
7
DIR0  
DIR1  
Decimation/Interpolation Rate (Bit 0)  
Decimation/Interpolation Rate (Bit 1)  
Serial Clock Divider (Bit 0)  
Serial Clock Divider (Bit 1)  
Master Clock Divider (Bit 0)  
Master Clock Divider (Bit 1)  
Master Clock Divider (Bit 2)  
Control Echo Enable (0 = Off; 1 = Enabled)  
SCD0  
SCD1  
MCD0  
MCD1  
MCD2  
CEE  
Table XIII. Control Register C Description  
CONTROL REGISTER C  
7
6
5
4
3
2
1
0
RU  
PUREF PUDAC PUADC  
PU  
Bit  
Name  
Description  
0
1
2
3
4
5
6
PU  
Power-Up Device (0 = Power Down; 1 = Power On)  
Must Be Programmed to Zero (0)  
Must Be Programmed to Zero (0)  
ADC Power (0 = Power Down; 1 = Power On)  
DAC Power (0 = Power Down; 1 = Power On)  
REF Power (0 = Power Down; 1 = Power On)  
REFOUT Use (0 = Disable REFOUT; 1 = Enable  
REFOUT)  
Reserved  
Reserved  
PUADC  
PUDAC  
PUREF  
RU  
7
Reserved  
Must Be Programmed to Zero (0)  
–14–  
REV. A  
AD73311L  
Table XIV. Control Register D Description  
CONTROL REGISTER D  
7
6
5
4
3
2
1
0
MUTE OGS2 OGS1 OGS0 RMOD IGS2  
IGS1  
IGS0  
Bit  
Name  
Description  
0
1
2
3
4
5
6
7
IGS0  
IGS1  
IGS2  
RMOD  
OGS0  
OGS1  
OGS2  
MUTE  
Input Gain Select (Bit 0)  
Input Gain Select (Bit 1)  
Input Gain Select (Bit 2)  
Reset ADC Modulator (0 = Off; 1 = Reset Enabled)  
Output Gain Select (Bit 0)  
Output Gain Select (Bit 1)  
Output Gain Select (Bit 2)  
Output Mute (0 = Mute Off; 1 = Mute Enabled)  
Table XV. Control Register E Description  
CONTROL REGISTER E  
7
6
5
4
3
2
1
0
IBYP  
DA4  
DA3  
DA2  
DA1  
DA0  
Bit  
Name  
Description  
0
1
2
3
4
5
DA0  
DA1  
DA2  
DA3  
DA4  
IBYP  
DAC Advance Setting (Bit 0)  
DAC Advance Setting (Bit 1)  
DAC Advance Setting (Bit 2)  
DAC Advance Setting (Bit 3)  
DAC Advance Setting (Bit 4)  
Interpolator Bypass (0 = Bypass Disabled;  
1 = Bypass Enabled)  
6
7
Reserved  
Reserved  
Must Be Programmed to Zero (0)  
Must Be Programmed to Zero (0)  
Table XVI. Control Register F Description  
CONTROL REGISTER F  
7
6
5
4
3
2
1
0
ALB  
INV  
SEEN  
Bit  
Name  
Description  
0
1
2
3
4
5
6
7
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
SEEN  
Must Be Programmed to Zero (0)  
Must Be Programmed to Zero (0)  
Must Be Programmed to Zero (0)  
Must Be Programmed to Zero (0)  
Must Be Programmed to Zero (0)  
Single-Ended Enable (0 = Disabled; 1 = Enabled)  
Input Invert (0 = Disabled; 1 = Enabled)  
Analog Loopback of Output to Input (0 = Disabled; 1 = Enabled)  
INV  
ALB  
REV. A  
–15–  
AD73311L  
Operating Modes  
received at the SDIFS pin. When that number equals the device  
count stored in the device count eld of CRA, the device knows  
that the present data frame being received is its own DAC update  
data. When the device is in normal Data Mode (i.e., mixed  
mode disabled), it must receive a hardware reset to reprogram  
any of the control register settings. In a single codec congura-  
tion, each 16-bit data frame sent from the DSP to the device is  
interpreted as DAC data. The default device count is 1, therefore  
each input frame sync will cause the 16-bit data frame to be  
loaded to the DAC register.  
There are ve operating modes available on the AD73311L.  
Two of theseDigital Loop-Back and Sport Loop-Backare  
provided as diagnostic modes with the other three, Program,  
Data and Mixed Program/Data, being available for general  
purpose use. The device congurationregister settingscan  
be changed only in Program and Mixed Program/Data Modes.  
In all modes, transfers of information to or from the device  
occur in 16-bit packets, therefore the DSP engines SPORT will  
be programmed for 16-bit transfers.  
Mixed Program/Data Mode  
Program (Control) Mode  
This mode allows the user to send control words to the device  
along with the DAC data. This permits adaptive control of the  
device whereby control of the input/output gains can be effected  
by interleaving control words along with the normal flow of  
DAC data. The standard data frame remains 16 bits, but now  
the MSB is used as a flag bit to indicate whether the remaining  
15 bits of the frame represent DAC data or control information.  
In the case of DAC data, the 15 bits are loaded with MSB justi-  
cation and LSB set to 0 to the DAC register. Mixed mode is  
enabled by setting the MM bit (CRA:1) to 1 and the DATA/PGM  
bit (CRA:0) to 1. In the case where control setting changes will  
be required during normal operation, this mode allows the  
ability to load both control and data information with the slight  
inconvenience of formatting the data. Note that the output  
samples from the ADC will also have the MSB set to zero to  
indicate it is a data word.  
In Program Mode, CRA:0 = 0, the user writes to the control  
registers to set up the device for desired operationSPORT  
operation, cascade length, power management, input/output  
gain, etc. In this mode, the 16-bit information packet sent to the  
device by the DSP engine is interpreted as a control word whose  
format is shown in Table X. In this mode, the user must address  
the device to be programmed using the address eld of the control  
word. This eld is read by the device and if it is zero (000 bin)  
then the device recognizes the word as being addressed to it. If the  
address eld is not zero, it is then decremented and the control  
word is passed out of the deviceeither to the next device in a  
cascade or back to the DSP engine. This 3-bit address format  
allows the user to uniquely address any one of up to eight devices  
in a cascade; please note that this addressing scheme is valid only  
in sending control information to the device a different format  
is used to send DAC data to the device(s). In a single codec  
conguration, all control word addresses must be zero, other-  
wise they will not be recognized; in a multi-codec conguration  
all addresses from zero to N-1 (where N = number of devices in  
cascade) are valid.  
Digital Loop-Back  
This mode can be used for diagnostic purposes and allows the  
user to feed the ADC samples from the ADC register directly to  
the DAC register. This forms a loop-back of the analog input to  
the analog output by reconstructing the encoded signal using  
the decoder channel. The serial interface will continue to work,  
which allows the user to control gain settings, etc. Only when  
DLB is enabled with Mixed Mode operation can the user disable  
the DLB, otherwise the device must be reset.  
Following reset, when the SE pin is enabled, the codec responds  
by raising the SDOFS pin to indicate that an output sample  
event has occurred. Control words can be written to the device to  
coincide with the data being sent out of the SPORT, as shown in  
Figure 10, or they can lag the output words by a time interval  
that should not exceed the sample interval. After reset, output  
frame sync pulses will occur at a slower default sample rate, which  
is DMCLK/2048, until Control Register B is programmed after  
which the SDOFS pulses will occur at a rate set by the DIR0-1 bits  
of CRB. This is to allow slow controller devices to establish  
communication with the AD73311L. During Program Mode,  
the data output by the device is random and should not be inter-  
preted as ADC data.  
Sport Loop-Back  
This mode allows the user to verify the DSP interfacing and  
connection by writing words to the SPORT of the device and  
have them returned back unchanged at the next sample interval.  
The frame sync and data word that are sent to the device are  
returned via the output port. Again, SLB mode can only be  
disabled when used in conjunction with mixed mode, otherwise  
the device must be reset.  
Data Mode  
Analog Loop-Back  
Once the device has been congured by programming the cor-  
rect settings to the various control registers, the device may exit  
Program Mode and enter Data Mode. This is done by program-  
ming the DATA/PGM (CRA:0) bit to a 1 and MM (CRA:1) to  
0. Once the device is in Data Mode, the 16-bit input data frame  
is now interpreted as DAC data rather than a control frame. This  
data is therefore loaded directly to the DAC register. In Data  
Mode, as the entire input data frame contains DAC data, the  
device relies on counting the number of input frame syncs  
In Analog Loop-Back mode, the differential DAC output is  
connected, via a loop-back switch, to the ADC input (see Figure  
12). This mode allows the ADC channel to check functionality  
of the DAC channel as the reconstructed output signal can be  
monitored using the ADC as a sampler. Analog Loop-Back is  
enabled by setting the ALB bit (CRF:7).  
–16–  
REV. A  
AD73311L  
SE  
SCLK  
SDOFS  
SDO  
SAMPLE WORD (DEVICE 1)  
SAMPLE WORD (DEVICE 1)  
SDIFS  
SDI  
DATA (CONTROL) WORD (DEVICE 1)  
DATA (CONTROL) WORD (DEVICE 1)  
Figure 10. Interface Signal Timing for Single Device Operation  
SE  
SCLK  
SDOFS(2)  
SDO(2)  
SAMPLE WORD (DEVICE 2)  
SAMPLE WORD (DEVICE 1)  
SDOFS(1)  
SDIFS(2)  
SDO(1)  
SDI(2)  
DATA (CONTROL) WORD (DEVICE 2)  
SAMPLE WORD (DEVICE 1)  
SDIFS(1)  
SDI(1)  
DATA (CONTROL) WORD (DEVICE 2)  
DATA (CONTROL) WORD (DEVICE 1)  
Figure 11. Interface Signal Timing for Cascade of Two Devices  
REV. A  
–17–  
AD73311L  
inputs as the codec SDOFS will be input to both. This congura-  
tion guarantees that input and output events occur simultaneously  
and is the simplest conguration for operation in normal Data  
Mode. Note that when programming the DSP in this congura-  
tion it is advisable to preload the Tx register with the rst control  
word to be sent before the codec is taken out of reset. This  
ensures that this word will be transmitted to coincide with the  
rst output word from the device(s).  
ANALOG  
LOOP-BACK  
SELECT  
SINGLE-  
ENDED  
INVERT  
ENABLE  
VINP  
VINN  
0/38dB  
PGA  
V
REF  
SDIFS  
TFS  
SDI  
DT  
AD73311L  
CODEC  
ADSP-218x  
DSP  
SCLK  
SCLK  
VOUTP  
VOUTN  
CONTINUOUS  
TIME  
LOW-PASS  
FILTER  
+6/15dB  
DR  
SDO  
PGA  
RFS  
SDOFS  
AD73311L  
REFOUT  
REFCAP  
REFERENCE  
Figure 13. Indirectly Coupled or Nonframe Sync Loop-  
Back Configuration  
Cascade Operation  
Figure 12. Analog Loop-Back Connectivity  
INTERFACING  
The AD73311L has been designed to support up to eight codecs  
in a cascade connected to a single serial port (see Figure 37).  
The SPORT interface protocol has been designed so that device  
addressing is built into the packet of information sent to the device.  
This allows the cascade to be formed with no extra hardware  
overhead for control signals or addressing. A cascade can be  
formed in either of the two modes previously discussed.  
The AD73311L can be interfaced to most modern DSP engines  
using conventional serial port connections and an extra enable  
control line. Both serial input and output data use an accompa-  
nying frame synchronization signal which is active high one  
clock cycle before the start of the 16-bit word or during the last  
bit of the previous word if transmission is continuous. The serial  
clock (SCLK) is an output from the codec and is used to dene  
the serial transfer rate to the DSPs Tx and Rx ports. Two primary  
congurations can be used: the rst is shown in Figure 13, where  
the DSPs Tx data, Tx frame sync, Rx data and Rx frame sync  
are connected to the codecs SDI, SDIFS, SDO and SDOFS,  
respectively. This conguration, referred to as indirectly coupled  
or nonframe sync loop-back, has the effect of decoupling the  
transmission of input data from the receipt of output data. The  
delay between receipt of codec output data and transmission of  
input data for the codec is determined by the DSPs software  
latency. When programming the DSP serial port for this con-  
guration, it is necessary to set the Rx FS as an input and the Tx  
FS as an output generated by the DSP. This conguration is  
most useful when operating in mixed mode, as the DSP has the  
ability to decide how many words (either DAC or control) can be  
sent to the codec(s). This means that full control can be imple-  
mented over the device conguration as well as updating the  
DAC in a given sample interval. The second conguration  
(shown in Figure 14) has the DSPs Tx data and Rx data con-  
nected to the codecs SDI and SDO, respectively while the  
DSPs Tx and Rx frame syncs are connected to the codecs  
SDIFS and SDOFS. In this conguration, referred to as directly  
coupled or frame sync loop-back, the frame sync signals are  
connected together and the input data to the codec is forced to  
be synchronous with the output data from the codec. The DSP  
must be programmed so that both the Tx FS and Rx FS are  
There may be some restrictions in cascade operation due to the  
number of devices congured in the cascade and the serial clock  
rate chosen. Table XVII details the requirements for SCLK rate  
for cascade lengths from 1 to 8 devices. This assumes a directly  
coupled frame sync arrangement as shown in Figure 13.  
Table XVII. Cascade Options  
Number of Devices in Cascade  
SCLK  
1
2
3
4
5
6
7
8
DMCLK  
X
X
X
X
X
X
X
X
X
X
DMCLK/2  
DMCLK/4  
DMCLK/8  
SDIFS  
TFS  
DT  
SDI  
AD73311L  
CODEC  
ADSP-218x  
DSP  
SCLK  
SCLK  
DR  
SDO  
RFS  
SDOFS  
Figure 14. Directly Coupled or Frame Sync Loop-  
Back Configuration  
–18–  
REV. A  
AD73311L  
When using the indirectly coupled frame sync conguration in  
cascaded operation it is necessary to be aware of the restrictions  
in sending data to all devices in the cascade. Effectively the time  
allowed is given by the sampling interval (256/DMCLK) which  
is 15.625 µs for a sample rate of 64 kHz. In this interval, the  
DSP must transfer N × 16 bits of information where N is the  
number of devices in the cascade. Each bit will take 1/SCLK  
and, allowing for any latency between the receipt of the Rx  
interrupt and the transmission of the Tx data, the relationship  
for successful operation is given by:  
The range of sampling rates is aimed to offer the user a degree  
of flexibility in deciding how their analog front end is to be  
implemented. The high sample rates of 64 kHz and 32 kHz are  
suited to those applications, such as active control, where low  
conversion group delay is essential. On the other hand, the  
lower sample rates of 16 kHz and 8 kHz are better suited for  
applications such as telephony, where the lower sample rates  
result in lower DSP overhead.  
Figure 15 shows the spectrum of the 1 kHz test tone sampled at  
64 kHz. The plot shows the characteristic shaped noise floor of  
a sigma-delta converter, which is initially flat in the band of  
interest but then rises with increasing frequency. If a suitable  
digital lter is applied to this spectrum, it is possible to eliminate  
the noise floor in the higher frequencies. This signal can then be  
used in DSP algorithms or can be further processed in a deci-  
mation algorithm to reduce the effective sample rate. Figure 16  
shows the resulting spectrum following the ltering and decima-  
tion of the spectrum of Figure 15 from 64 kHz to an 8 kHz rate.  
256/DMCLK > ((N × 16/SCLK) + TINTERRUPT LATENCY  
)
The interrupt latency will include the time between the ADC  
sampling event and the Rx interrupt being generated in the  
DSPthis should be 16 SCLK cycles.  
In Cascade Mode, each device must know the number of devices  
in the cascade because the Data and Mixed modes use a method  
of counting input frame sync pulses to decide when they should  
update the DAC register from the serial input register. Control  
Register A contains a 3-bit eld (DC02) that is programmed  
by the DSP during the programming phase. The default condi-  
tion is that the eld contains 000b, which is equivalent to a  
single device in cascade (see Table XVIII). However, for cascade  
operation this eld must contain a binary value that is one less  
than the number of devices in the cascade.  
0
20  
40  
60  
Table XVIII. Device Count Settings  
80  
DC2  
DC1  
DC0  
Cascade Length  
100  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
1
2
3
4
5
6
7
8
120  
140  
0
0.5  
1.0  
1.5  
2.0  
2.5  
3.0  
3.5  
FREQUENCY Hz  
4
؋
 10  
Figure 15. FFT (ADC 64 kHz Sampling)  
0
20  
PERFORMANCE  
As the AD73311L is designed to provide high performance, low  
cost conversion, it is important to understand the means by  
which this high performance can be achieved in a typical applica-  
tion. This section will, by means of spectral graphs, outline the  
typical performance of the device and highlight some of the  
options available to users in achieving their desired sample  
rate, either directly in the device or by doing some post-processing  
in the DSP, while also showing the advantages and disadvan-  
tages of the different approaches.  
40  
60  
80  
100  
120  
Encoder Section  
The AD73311L offers a variable sampling rate from a xed  
MCLK frequencywith 64 kHz, 32 kHz, 16 kHz and 8 kHz  
being available with a 16.384 MHz external clock. Each of these  
sampling rates preserves the same sampling rate in the ADCs  
sigma-delta modulator, which ensures that the noise performance  
is optimized in each case. The examples below will show the  
performance of a 1 kHz sine wave when converted at the various  
sample rates.  
0
500  
1000 1500 2000 2500  
3000 3500 4000  
FREQUENCY Hz  
Figure 16. FFT (ADC 8 kHz Filtered and Decimated from  
64 kHz)  
REV. A  
–19–  
AD73311L  
The AD73311L also features direct sampling at the lower rate  
of 8 kHz. This is achieved by the use of extended decimation  
registers within the decimator block, which allows for the increased  
word growth associated with the higher effective oversampling  
ratio. Figure 17 details the spectrum of a 1 kHz test tone converted  
at an 8 kHz rate.  
Figure 19 details the spectrum of the nal 8 kHz sampled  
ltered tone.  
0
20  
40  
60  
0
80  
50  
100  
120  
140  
100  
0
500  
1000  
1500  
2000  
2500 3000  
3500  
4000  
FREQUENCY Hz  
Figure 19. FFT (ADC 8 kHz Filtered and Decimated from  
16 kHz)  
150  
0
500  
1000  
1500  
FREQUENCY Hz  
2000  
2500 3000  
3500  
4000  
Encoder Group Delay  
When programmed for high sampling rates, the AD73311L  
offers a very low level of group delay, which is given by the  
following relationship:  
Figure 17. FFT (ADC 8 kHz Direct Sampling)  
The device features an on-chip master clock divider circuit that  
allows the sample rate to be reduced as the sampling rate of the  
sigma-delta converter is proportional to the output of the MCLK  
Divider (whose default state is divide by 1).  
Group Delay (Decimator) = Order × ((M – 1)/2) × TDEC  
where:  
Order is the order of the decimator (= 3),  
The decimators frequency response (Sinc3) gives some pass-  
band attenuation (up to FS/2) which continues to roll off above  
the Nyquist frequency. If it is required to implement a digital  
lter to create a sharper cutoff characteristic, it may be prudent  
to use an initial sample rate of greater than twice the Nyquist  
rate in order to avoid aliasing due to the smooth roll-off of the  
Sinc3 lter response.  
M is the decimation factor (= 32 @ 64 kHz, = 64 @ 32 kHz,  
= 128 @ 16 kHz , = 256 @ 8 kHz) and  
T
DEC is the decimation sample interval (= 1/2.048e6) (based  
on DMCLK = 16.384 MHz) => Group Delay (Decimator @  
64 kHz) = 3 × (32 1)/2 × (1/2.048e6) = 22.7 µs  
If nal ltering is implemented in the DSP, the nal lters  
group delay must be taken into account when calculating overall  
group delay.  
In the case of voiceband processing where 4 kHz represents the  
Nyquist frequency, if the signal to be measured were externally  
bandlimited, an 8 kHz sampling rate would sufce. However, if  
it is required to limit the bandwidth using a digital lter, it may  
be more appropriate to use an initial sampling rate of 16 kHz  
and to process this sample stream with a ltering and decimat-  
ing algorithm to achieve a 4 kHz bandlimited signal at an 8 kHz  
rate. Figure 18 details the initial 16 kHz sampled tone.  
Decoder Section  
The decoder section updates (samples) at the same rate as the  
encoder section. This rate is programmable as 64 kHz, 32 kHz,  
16 kHz or 8 kHz (from a 16.384 MHz MCLK). The decoder  
section represents a reverse of the process that was described in  
the encoder section. In the case of the decoder section, signals  
are applied in the form of samples at an initial low rate. This  
sample rate is then increased to the nal digital sigma-delta  
modulator rate of DMCLK/8 by interpolating new samples  
between the original samples. The interpolating lter also has the  
action of canceling images due to the interpolation process using  
spectral nulls that exist at integer multiples of the initial sam-  
pling rate. Figure 20 shows the spectral response of the decoder  
section sampling at 64 kHz. Again, its sigma-delta modulator  
shapes the noise so it is reduced in the voice bandwidth dc4 kHz.  
For improved voiceband SNR, the user can implement an initial  
anti-imaging lter, preceded by 8 kHz to 64 kHz interpolation,  
in the DSP.  
0
20  
40  
60  
80  
100  
120  
140  
0
1000  
2000  
3000  
4000  
5000 6000  
7000  
8000  
FREQUENCY Hz  
Figure 18. FFT (ADC 16 kHz Direct Sampling)  
–20–  
REV. A  
AD73311L  
0
10  
20  
30  
0
10  
20  
30  
40  
50  
60  
70  
80  
40  
50  
60  
70  
80  
90  
90  
100  
100  
0
0.5  
1.0  
1.5  
2.0  
2.5  
3.0  
3.5  
4
0
0.5  
1.0  
1.5  
2.0  
2.5  
3.0  
3.5  
4
FREQUENCY Hz  
FREQUENCY Hz  
؋
 10  
؋
 10  
Figure 22. FFT (DAC 8 kHz Sampling—Interpolator  
Bypassed)  
Figure 20. FFT (DAC 64 kHz Sampling)  
As the AD73311L can be operated at 8 kHz (see Figure 21) or  
16 kHz sampling rates, which make it particularly suited for  
voiceband processing, it is important to understand the action of  
the interpolators Sinc3 response. As was the case with the encoder  
section, if the output signals frequency response is not bounded  
by the Nyquist frequency it may be necessary to perform some  
initial digital ltering to eliminate signal energy above Nyquist to  
ensure that it is not imaged at the integer multiples of the sampling  
frequency. If the user chooses to bypass the interpolator, per-  
haps to reduce group delay, images of the original signal will be  
generated at integer intervals of the sampling frequency. In this  
case these images must be removed by external analog ltering.  
Decoder Group Delay  
The interpolator roll-off is mainly due to its sinc-cubed function  
characteristic, which has an inherent group delay given by the  
equation:  
Group Delay (Interpolator) = Order × (L 1)/2) × TINT  
where:  
Order is the interpolator order (= 3),  
L is the interpolation factor (= 32 @ 64 kHz, = 64 @ 32 kHz,  
= 128 @ 16 kHz, = 256 @ 8 kHz) and  
T
INT is the interpolation sample interval (= 1/2.048e6)  
0
10  
20  
30  
40  
=> Group Delay (Interpolator @ 64 kHz)  
= 3 × (32 1)/2 × (1/2.048e6)  
= 22.7 µs  
The analog section has a group delay of approximately 25 µs.  
On-Chip Filtering  
50  
60  
The primary function of the system lterings sinc-cubed (Sinc3)  
response is to eliminate aliases or images of the ADCs or DACs  
resampling, respectively. Both modulators are sampled at a  
nominal rate of DMCLK/8 (which is 2.048 MHz for a DMCLK  
of 16.384 MHz) and the simple, external RC antialias lter is  
sufcient to provide the required stopband rejection above the  
Nyquist frequency for this sample rate. In the case of the ADC  
section, the decimating lter is required to both decrease sample  
rate and increase sample resolution. The process of changing  
sample rate (resampling) leads to aliases of the original sampled  
waveform appearing at integer multiples of the new sample rate.  
These aliases would get mapped into the required signal pass-  
band without the application of some further antialias ltering.  
In the AD73311L, the sinc-cubed response of the decimating  
lter creates spectral nulls at integer multiples of the new sample  
rate. These nulls coincide with the aliases of the original waveform  
which were created by the down-sampling process, therefore  
reducing or eliminating the aliasing due to sample rate reduction.  
70  
80  
90  
100  
0
500  
1000  
1500  
FREQUENCY Hz  
2000  
2500 3000  
3500  
4000  
Figure 21. FFT (DAC 8 kHz Sampling)  
Figure 22 shows the output spectrum of a 1 kHz tone being  
generated at an 8 kHz sampling rate with the interpolator  
bypassed.  
REV. A  
–21–  
AD73311L  
20  
DESIGN CONSIDERATIONS  
The AD73311L features both differential inputs and outputs on  
each channel to provide optimal performance and avoid common-  
mode noise. It is also possible to interface either inputs or outputs  
in single-ended mode. This section details the choice of input  
and output congurations and also gives some tips towards  
successful conguration of the analog interface sections.  
0
20  
40  
60  
80  
ANTIALIAS  
FILTER  
100  
VINP  
0.047F  
0/38dB  
PGA  
0.047F  
100⍀  
VINN  
100  
0
1
2
3
4
5
6
7
V
REF  
4
FREQUENCY Hz  
؋
 10  
Figure 23. Codec Uncompensated Input-to-Output  
Frequency Response (fSAMP = 64 kHz)  
VOUTP  
VOUTN  
CONTINUOUS  
TIME  
LOW-PASS  
FILTER  
+6/15dB  
PGA  
In the DAC section, increasing the sampling rate by interpola-  
tion creates images of the original waveform at intervals of the  
original sampling frequency. These images may be sufciently  
rejected by external circuitry, but the sinc-cubed lter in the  
interpolator again nulls the output spectrum at integer intervals  
of the original sampling rate which corresponds with the images  
due to the interpolation process.  
REFOUT  
AD73311L  
REFERENCE  
REFCAP  
0.1F  
Figure 25. Analog Input (DC-Coupled)  
Analog Inputs  
The analog input (encoder) section of the AD73311L can be  
interfaced to external circuitry in either ac-coupled or dc-coupled  
modes.  
The spectral response of a sinc-cubed lter shows the character-  
istic nulls at integer intervals of the sampling frequency. Its  
passband characteristic (up to Nyquist frequency) features a  
roll-off that continues up to the sampling frequency, where the  
rst null occurs. In many applications this smooth response will  
not give sufcient attenuation of frequencies outside the band of  
interest, therefore, it may be necessary to implement a nal lter  
in the DSP which will equalize the passband rolloff and provide  
a sharper transition band and greater stopband attenuation.  
It is also possible to drive the ADCs in either differential or  
single-ended modes. If the single-ended mode is chosen it is  
possible, using software control, to multiplex between two single-  
ended inputs connected to the positive and negative input pins.  
The primary concerns in interfacing to the ADC are rstly to  
provide adequate antialias ltering and to ensure that the signal  
source will drive the switched-capacitor input of the ADC cor-  
rectly. The sigma-delta design of the ADC and its oversampling  
characteristics simplify the antialias requirements but it must be  
remembered that the single pole RC lter is primarily intended  
to eliminate aliasing of frequencies above the Nyquist frequency of  
the sigma-delta modulators sampling rate (typically 2.048 MHz).  
It may still require a more specic digital lter implementa-  
tion in the DSP to provide the nal signal frequency response  
characteristics. It is recommended that for optimum performance  
the capacitors used for the antialiasing lter be of high quality  
dielectric (NPO). The second issue mentioned above is interfacing  
the signal source to the ADCs switched capacitor input load.  
The SC input presents a complex dynamic load to a signal  
source, therefore, it is important to understand that the slew  
rate characteristic is an important consideration when choosing  
external buffers for use with the AD73311L. The internal inverting  
op amps on the AD73311L are specically designed to interface  
to the ADCs SC input stage.  
20  
0
20  
40  
60  
80  
100  
0
1
2
3
4
5
6
7
4
FREQUENCY Hz  
؋
 10  
Figure 24. Codec Compensated Input-to-Output  
Frequency Response (fSAMP = 64 kHz)  
The AD73311Ls on-chip 38 dB preamplier can be enabled  
when there is not enough gain in the input circuit; the preampli-  
er is congured by bits IGS0-2 of CRD. The total gain must be  
congured to ensure that a full-scale input signal produces a signal  
level at the input to the sigma-delta modulator of the ADC that  
does not exceed the maximum input range.  
–22–  
REV. A  
AD73311L  
The dc biasing of the analog input signal is accomplished with  
an on-chip voltage reference. If the input signal is not biased at  
the internal reference level (via REFOUT), it must be ac-coupled  
with external coupling capacitors. CIN should be 0.1 µF or larger.  
The dc biasing of the input can then be accomplished using  
resistors to REFOUT as in Figures 27 through 29.  
If the ADC is being connected in single-ended mode, the  
AD73311L should be programmed for single-ended mode using  
the SEEN and INV bits of CRF, and the inputs connected as  
shown in Figure 28. When operated in single-ended input mode,  
the AD73311L can multiplex one of the two inputs to the ADC  
input, as shown in Figures 28 and 29.  
0.1F  
100⍀  
VINP  
VINN  
VINP  
0.047  
F  
0/38dB  
PGA  
10k⍀  
0/38dB  
PGA  
VINN  
V
REF  
V
REF  
VOUTP  
VOUTN  
CONTINUOUS  
TIME  
LOW-PASS  
FILTER  
VOUTP  
VOUTN  
REFOUT  
CONTINUOUS  
TIME  
LOW-PASS  
FILTER  
+6/15dB  
PGA  
+6/15dB  
PGA  
OPTIONAL  
BUFFER  
REFOUT  
AD73311L  
REFERENCE  
AD73311L  
REFERENCE  
REFCAP  
REFCAP  
0.1F  
0.1F  
Figure 28. Analog Input (AC-Coupled) Single-Ended  
Figure 26. Analog Input (DC-Coupled) Using External  
Amplifiers  
VINP  
The AD73311Ls ADC inputs are biased about the internal  
reference level (REFCAP level), therefore it may be neces-  
sary to bias external signals to this level using the buffered  
REFOUT level as the reference. This is applicable in either dc-  
or ac-coupled congurations. In the case of dc coupling, the signal  
(biased to REFOUT) may be applied directly to the inputs  
(using amplier bypass), as shown in Figure 25, or it may be  
conditioned in an external op amp where it can also be biased  
to the reference level using the buffered REFOUT signal as  
shown in Figure 26.  
0/38dB  
PGA  
0.1F  
10k⍀  
100⍀  
VINN  
0.047  
F  
V
REF  
VOUTP  
VOUTN  
CONTINUOUS  
TIME  
LOW-PASS  
FILTER  
+6/15dB  
PGA  
REFOUT  
AD73311L  
REFERENCE  
In the case of ac-coupling, a capacitor is used to couple the  
signal to the input of the ADC. The ADC input must be biased  
to the internal reference (REFCAP) level which is done by  
connecting the input to the REFOUT pin through a 10 kΩ  
resistor as shown in Figure 27.  
REFCAP  
0.1F  
Figure 29. Analog Input (AC-Coupled) Single-Ended  
(Alternate Input)  
Interfacing to an Electret Microphone  
Figure 30 details an interface for an electret microphone which  
may be used in some voice applications. Electret microphones  
typically feature a FET amplier whose output is accessed on  
the same lead that supplies power to the microphone; therefore,  
this output signal must be capacitively coupled to remove the  
power supply (dc) component. In this circuit the AD73311L  
input channel is being used in single-ended mode where the  
internal inverting amplier provides suitable gain to scale the  
input signal relative to the ADCs full-scale input range. The  
buffered internal reference level at REFOUT is used via an  
external buffer to provide power to the electret microphone.  
This provides a quiet, stable supply for the microphone. If this  
is not a concern, the microphone can be powered from the  
system power supply.  
0.1F  
100⍀  
10k⍀  
100⍀  
VINP  
0.047F  
VINN  
0/38dB  
PGA  
0.1F  
10k⍀  
0.047F  
V
REF  
VOUTP  
CONTINUOUS  
TIME  
LOW-PASS  
FILTER  
+6/15dB  
PGA  
VOUTN  
REFOUT  
REFERENCE  
AD73311L  
REFCAP  
0.1F  
Figure 27. Analog Input (AC-Coupled) Differential  
REV. A  
–23–  
AD73311L  
5V  
Figure 32 shows an example circuit for providing a single-ended  
output with ac coupling. The capacitor of this circuit (COUT) is  
not optional if dc current drain is to be avoided.  
R
A
C1  
R2  
10F  
R
B
R1  
VINP  
VINN  
C2  
0/38dB  
PGA  
VINP  
VINN  
ELECTRET  
MICROPHONE  
V
REF  
VOUTP  
CONTINUOUS  
TIME  
LOW-PASS  
FILTER  
+6/15dB  
PGA  
C
OUT  
VOUTN  
VOUTP  
CONTINUOUS  
TIME  
LOW-PASS  
FILTER  
+6/15dB  
PGA  
R
LOAD  
REFOUT  
AD73311L  
VOUTN  
REFERENCE  
REFCAP  
C
REFOUT  
REFCAP  
REFCAP  
AD73311L  
REFERENCE  
C
REFCAP  
Figure 30. Electret Microphone Interface Circuit  
Analog Output  
Figure 32. Example Circuit for Single-Ended Output  
The AD73311Ls differential analog output (VOUT) is pro-  
duced by an on-chip differential amplier. The differential  
output can be ac-coupled or dc-coupled directly to a load that  
can be a headset or the input of an external amplier (the speci-  
ed minimum resistive load on the output section is 150 ). It  
is possible to connect the outputs in either a differential or a  
single-ended conguration but please note that the effective  
maximum output voltage swing (peak to peak) is halved in the  
case of single-ended connection. Figure 31 shows a simple circuit  
providing a differential output with ac coupling. The capacitors  
in this circuit (COUT) are optional; if used, their value can be  
chosen as follows:  
Differential-to-Single-Ended Output  
In some applications it may be desirable to convert the full  
differential output of the decoder channel to a single-ended  
signal. The circuit of Figure 33 shows a scheme for doing this.  
VINP  
VINN  
1
R
F
COUT  
=
VOUTP  
CONTINUOUS  
2 π fC RLOAD  
R
R
TIME  
LOW-PASS  
FILTER  
I
I
+6/15dB  
PGA  
R
LOAD  
VOUTN  
where fC = desired cutoff frequency.  
R
F
REFOUT  
REFCAP  
AD73311L  
REFERENCE  
C
REFCAP  
VINP  
VINN  
Figure 33. Example Circuit for Differential-to-Single-  
Ended Output Conversion  
Digital Interfacing  
The AD73311L is designed to easily interface to most common  
DSPs. The SCLK, SDO, SDOFS, SDI and SDIFS must be  
connected to the SCLK, DR, RFS, DT and TFS pins of the  
DSP respectively. The SE pin may be controlled from a parallel  
output pin or flag pin such as FL02 on the ADSP-218x (or XF  
on the TMS320C5x) or, where SPORT power-down is not  
required, it can be permanently strapped high using a suitable  
pull-up resistor. The RESET pin may be connected to the system  
hardware reset structure or it may also be controlled using a  
dedicated control line. In the event of tying it to the global sys-  
tem reset, it is necessary to operate the device in mixed mode,  
which allows a software reset, otherwise there is no convenient  
way of resetting the device. Figures 34 and 35 show typical  
connections to an ADSP-218x and TMS320C5x respectively.  
C
OUT  
VOUTP  
CONTINUOUS  
TIME  
LOW-PASS  
FILTER  
+6/15dB  
PGA  
R
LOAD  
VOUTN  
C
OUT  
REFOUT  
REFCAP  
AD73311L  
REFERENCE  
C
REFCAP  
Figure 31. Example Circuit for Differential Output  
–24–  
REV. A  
AD73311L  
complete the cascade. SE and RESET on all devices are fed  
from the signals that were synchronized with the MCLK using  
the circuit as described above. The SCLK from only one device  
need be connected to the DSPs SCLK input(s) as all devices  
will be running at the same SCLK frequency and phase.  
SDIFS  
SDI  
TFS  
DT  
SCLK  
SCLK  
TFS  
ADSP-218x  
DSP  
AD73311L  
CODEC  
SDIFS  
SDI  
MCLK  
SE  
DR  
SDO  
DT  
RFS  
SDOFS  
AD73311L  
CODEC  
ADSP-218x  
DSP  
SCLK  
SCLK  
DR  
RESET  
FL0  
FL1  
RESET  
SE  
SDO  
DEVICE 1  
RFS  
SDOFS  
Figure 34. AD73311L Connected to ADSP-218x  
FL0  
FL1  
SDIFS  
SDI  
MCLK  
SE  
FSX  
DT  
SDIFS  
SDI  
AD73311L  
CODEC  
SCLK  
SDO  
RESET  
CLKX  
SCLK  
DEVICE 2  
CLKR  
TMS320C5x  
DSP  
AD73311L  
CODEC  
SDOFS  
DR  
SDO  
FSR  
SDOFS  
D1  
D2  
Q1  
Q2  
RESET  
74HC74  
XF  
SE  
Figure 37. Connection of Two AD73311Ls Cascaded to  
ADSP-218x  
Figure 35. AD73311L Connected to TMS320C5x  
Cascade Operation  
Grounding and Layout  
Where it is required to congure a cascade of up to eight  
devices, it is necessary to ensure that the timing of the SE and  
RESET signals are synchronized at each device in the cascade.  
A simple D-type flip-flop is sufcient to sync each signal to the  
master clock MCLK, as in Figure 36.  
Since the analog inputs to the AD73311L are differential, most  
of the voltages in the analog modulator are common-mode  
voltages. The excellent common-mode rejection of the part will  
remove common-mode noise on these inputs. The analog and  
digital supplies of the AD73311L are independent and separately  
pinned out to minimize coupling between analog and digital  
sections of the device. The digital lters on the encoder section  
will provide rejection of broadband noise on the power supplies,  
except at integer multiples of the modulator sampling frequency.  
The digital lters also remove noise from the analog inputs  
provided the noise source does not saturate the analog modula-  
tor. However, because the resolution of the AD73311s ADC is  
high, and the noise levels from the AD73311L are so low, care  
must be taken with regard to grounding and layout.  
DSP CONTROL  
TO SE  
SE SIGNAL SYNCHRONIZED  
TO MCLK  
D
Q
1/2  
74HC74  
MCLK  
CLK  
DSP CONTROL  
TO RESET  
RESET SIGNAL SYNCHRONIZED  
TO MCLK  
D
Q
1/2  
74HC74  
The printed circuit board that houses the AD73311L should be  
designed so the analog and digital sections are separated and  
conned to certain sections of the board. The AD73311L pin  
conguration offers a major advantage in that its analog and  
digital interfaces are connected on opposite sides of the package.  
This facilitates the use of ground planes that can be easily  
separated, as shown in Figure 38. A minimum etch technique  
is generally best for ground planes as it gives the best shielding.  
Digital and analog ground planes should be joined in only one  
place. If this connection is close to the device, it is recommended  
to use a ferrite bead inductor as shown in Figure 38.  
MCLK  
CLK  
Figure 36. SE and RESET Sync Circuit for Cascaded  
Operation  
Connection of a cascade of devices to a DSP, as shown in Fig-  
ure 37, is no more complicated than connecting a single device.  
Instead of connecting the SDO and SDOFS to the DSPs Rx  
port, these are now daisy-chained to the SDI and SDIFS of the  
next device in the cascade. The SDO and SDOFS of the nal  
device in the cascade are connected to the DSPs Rx port to  
REV. A  
–25–  
AD73311L  
On ADSP-218x processors, it is necessary to enable SPORT  
interrupts and use Interrupt Service Routines (ISRs) to handle  
Tx/Rx activity, while on the TMS320C5x processors it is pos-  
sible to poll the status of the Rx and Tx registers, which means  
that Rx/Tx activity can be monitored using a single ISR that  
would ideally be the Tx ISR as the Tx interrupt will typically  
occur before the Rx ISR.  
DIGITAL GROUND  
ANALOG GROUND  
DSP SOFTWARE CONSIDERATIONS WHEN  
INTERFACING TO THE AD73311L  
Figure 38. Ground Plane Layout  
Avoid running digital lines under the device for they will couple  
noise onto the die. The analog ground plane should be allowed  
to run under the AD73311L to avoid noise coupling. The power  
supply lines to the AD73311L should use as large a trace as  
possible to provide low impedance paths and reduce the effects  
of glitches on the power supply lines. Fast switching signals such  
as clocks should be shielded with digital ground to avoid radiat-  
ing noise to other sections of the board, and clock signals should  
never be run near the analog inputs. Traces on opposite sides of  
the board should run at right angles to each other. This will  
reduce the effects of feedthrough through the board. A microstrip  
technique is by far the best but is not always possible with a  
double-sided board. In this technique, the component side of  
the board is dedicated to ground planes while signals are placed  
on the other side.  
It is important when choosing the operating mode and hardware  
conguration of the AD73311L to be aware of their implications  
for DSP software operation. The user has the flexibility of choosing  
from either FSLB or nonFSLB when deciding on DSP to AFE  
connectivity. There is also a choice to be made between using  
autobuffering of input and output samples or simply choosing to  
accept them as individual interrupts. As most modern DSP engines  
support these modes, this appendix will attempt to discuss these  
topics in a generic DSP sense.  
Operating Mode  
The AD73311L supports two basic operating modes: Frame Sync  
Loop Back (FSLB) and nonFSLB (see Interfacing section). As  
described previously, FSLB has some limitations when used in  
Mixed Mode but is very suitable for use with the autobuffering  
feature that is offered on many modern DSPs. Autobuffering  
allows the user to specify the number of input or output words  
(samples) that are transferred before a specic Tx or Rx SPORT  
interrupt is generated. Given that the AD73311L outputs two  
sample words per sample period, it is possible using autobuffering  
to have the DSPs SPORT generate a single interrupt on receipt  
of the second of the two sample words. Additionally, both samples  
could be stored in a data buffer within the data memory store.  
This technique has the advantage of reducing the number of both  
Tx and Rx SPORT interrupts to a single one at each sample  
interval. The user also knows where each sample is stored. The  
alternative is to handle a larger number of SPORT interrupts  
(twice as many in the case of a single AD73311L) while also  
having some status flags to indicate where each new sample  
comes from (or is destined for).  
Good decoupling is important when using high speed devices.  
All analog and digital supplies should be decoupled to AGND  
and DGND respectively, with 0.1 µF ceramic capacitors in  
parallel with 10 µF tantalum capacitors. To achieve the best  
from these decoupling capacitors, they should be placed as close  
as possible to the device, ideally right up against it. In systems  
where a common supply voltage is used to drive both the AVDD  
and DVDD of the AD73311, it is recommended that the systems  
AVDD supply be used. This supply should have the recom-  
mended analog supply decoupling between the AVDD pins of  
the AD73311L and AGND and the recommended digital sup-  
ply decoupling capacitors between the DVDD pin and DGND.  
DSP Programming Considerations  
This section discusses some aspects of how the serial port of the  
DSP should be congured and the implications of whether Rx  
and Tx interrupts should be enabled.  
Mixed-Mode Operation  
To take full advantage of Mixed-Mode operation, it is necessary  
to congure the DSP/Codec interface in nonFSLB and to disable  
autobuffering. This allows a variable numbers of words to be sent  
to the AD73311L in each sample periodthe extra words being  
control words which are typically used to update gain settings in  
adaptive control applications. The recommended sequence for  
updating control registers in mixed-mode is to send the control  
word(s) rst before the DAC update word.  
DSP SPORT Conguration  
Following are the key settings of the DSP SPORT required for  
the successful operation with the AD73311L:  
Congure for external SCLK.  
Serial Word Length = 16 bits.  
Transmit and Receive Frame Syncs required with every word.  
Receive Frame Sync is an input to the DSP.  
Transmit Frame Sync is an:  
Inputin Frame Sync Loop-Back Mode  
Outputin Nonframe Sync Loop-Back Mode.  
Frame Syncs occur one SCLK cycle before the MSB of the  
serial word.  
It is possible to use Mixed-Mode operation when congured in  
FSLB, but it is necessary to replace the DAC update with a control  
word write in each sample period which may cause some discon-  
tinuity in the output signal due to a sample point being missed  
and the previous sample being repeated. This however may be  
acceptable in some cases as the effect may be masked by gain  
changes, etc.  
Frame Syncs are active high.  
DSP SPORT Interrupts  
If SPORT interrupts are enabled, it is important to note that the  
active signals on the frame sync pins do not necessarily corre-  
spond with the positions in time of where SPORT interrupts are  
generated.  
–26–  
REV. A  
AD73311L  
Interrupts  
Hard-coding involves creating a sequence of writes to the DSPs  
SPORT Tx buffer which are separated by loops or instructions  
that idle and wait for the next Tx interrupt to occur as shown in  
the code below.  
The AD73311L transfers and receives information over the  
serial connection from the DSPs SPORT. This occurs following  
resetduring the initialization phaseand in both Data-Mode  
and Mixed-Mode. Each transfer of data to or from the DSP can  
cause a SPORT interrupt to occur. However, even in FSLB  
conguration where serial transfers in and out of the DSP are  
synchronous, it is important to note that Tx and Rx interrupts do  
not occur at the same time due to the way that Tx and Rx inter-  
rupts are generated internally within the DSPs SPORT. This is  
especially important in time-critical control loop applications where  
it may be necessary to use Rx interrupts only, as the relative  
positioning of the Tx interrupts relative to the Rx interrupts in a  
single sample interval are not suitable for quick update of new  
DAC positions.  
ax0  
tx0  
= b#1000000100000100;  
= ax0;  
idle; {wait for tx register to send current word}  
The circular buffer approach can be useful if a long initialization  
sequence is required. The list of initialization words is put into  
the buffer in the required order.  
.VAR/DM/RAM/CIRC init_cmds[8]; {Codec init sequence}  
.VAR/DM/RAM stat_flag;  
.INIT init_cmds:  
b # 1 0 0 0 0 0 0 1 0 0 0 0 0 1 0 0 ,  
b # 1 0 0 0 0 0 1 0 1 1 1 1 1 0 0 1 ,  
b # 1 0 0 0 0 0 1 1 0 0 0 0 0 0 0 0 ,  
b # 1 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 ,  
b # 1 0 0 0 0 1 0 1 0 0 0 0 0 0 0 0 ,  
b # 1 0 0 0 0 1 1 0 0 0 0 0 0 0 0 0 ,  
b # 1 0 0 0 0 1 1 1 0 0 0 0 0 0 0 0 ,  
b # 1 0 0 0 0 0 0 0 0 0 0 1 0 0 0 1 ,  
Initialization  
Following reset, the AD73311L is in its default condition,  
which ensures that the device is in Control Mode and must be  
programmed or initialized from the DSP to start conversions. As  
communications between AD73311L and the DSP are interrupt  
driven, it is usually not practical to embed the initialization codes  
into the body of the initialization routine. It is more practical to  
put the sequence of initialization codes in a data (or program)  
memory buffer and to access this buffer with a pointer that is  
updated on each interrupt. If a circular buffer is used, it allows  
the interrupt routine to check when the circular buffer pointer  
has wrapped aroundat which point the initialization sequence  
is complete.  
and the DSP program initializes pointers to the top of the buffer  
i3 = ^init_cmds;  
l3 = %init_cmds;  
and puts the rst entry in the DSPs transmit buffer so it is  
available at the rst SDOFS pulse.  
ax0 = dm(i3,m1);  
tx0 = ax0;  
In FSLB congurations, a single control word per codec per  
sample period is sent to the AD73311L whereas in nonFSLB, it  
is possible to initialize the device in a single sample period provided  
the SCLK rate is programmed to a high rate. It is also possible  
to use autobuffering, in which case an interrupt is generated when  
the entire initialization sequence has been sent to the AD73311L.  
The DSPs transmit interrupt is enabled.  
imask = b#0001000000;  
At each occurrence of an SDOFS pulse, the DSPs transmit  
buffer contents are sent to the SDI pin of the AD73311L. This  
also causes a subsequent DSP Tx interrupt which transfers the  
initialization word, pointed to by the circular buffer pointer, to  
the Tx buffer. The buffer pointer is updated to point to the next  
unsent initialization word. When the circular buffer pointer wraps  
around, which happens after the last word has been accessed, it  
indicates that the initialization phase is complete. This can be  
done manuallyin the DSP using a simple address check or auto-  
buffered mode can be used to the complete transfer automatically.  
Running the AD73311L with ADCs or DACs in Power-Down  
The programmability of the AD73311L allows the user flexibility  
in choosing which sections of the AD73311L need be powered  
up. This allows better matching of the power consumption to the  
application requirements as the AD73311L offers an ADC and  
a DAC in any combination. The AD73311L always interfaces to  
the DSP in a standard way regardless of whether the ADC or  
DAC sections are enabled or disabled. Therefore, the DSP will  
expect to receive an ADC samples per sample period and to  
transmit two DAC samples per sample period. If the ADC is  
disabled (in power-down), its sample value will be invalid. Like-  
wise, a sample sent to a DAC that is disabled will have no effect.  
txcdat: ar = dm(stat_flag);  
ar = pass ar;  
if eq rti;  
ena sec_reg;  
ax0 = dm (i3, m1);  
tx0 = ax0;  
There are two distinct phases of operation of the AD73311L:  
initialization of the device via the control registers, and operation  
of the converter sections of each codec. The initialization phase  
involves programming the control registers of the AD73311L to  
ensure the required operating characteristics such as sampling  
rate, serial clock rate, I/O gain, etc. There are several ways in  
which the DSP can be programmed to initialize the AD73311L.  
These range from hard-coding a sequence of DSP SPORT Tx  
register writes with constants used for the initialization words, to  
putting the initialization sequence in a circular data buffer and  
using an autobuffered transmit sequence.  
ax0 = i3;  
ay0 = ^init_cmds;  
ar = ax0 - ay0;  
if gt rti;  
ax0 = 0x00;  
dm (stat_flag) = ax0;  
rti;  
REV. A  
–27–  
AD73311L  
In the main body of the program, the code loops waiting for the  
initialization sequence to be completed.  
Once the device has been initialized, Control Register A on each  
codecs is written with a control word which changes the Operating  
Mode from Program Mode to either Data Mode or Mixed Control  
Data Mode. The device count eld, which defaults to 000b, will  
have to be programmed to the required settingdepending on the  
number of devices in cascade. In Data Mode or Mixed Mode,  
the main function of the device is to return ADC samples from  
each codec and to accept DAC words for each codecs. During  
each sample interval, ADC samples will be returned from the  
device equal to the number of devices in cascade, while in the  
same interval DAC update samples will be sent to the device  
again the number of DAC words being equal to the number of  
devices in the cascade.  
check_init:  
ax0 = dm (stat_flag);  
af = pass ax0;  
if ne jump check_init;  
If the AD73311L is used in a cascade of two or more codec  
units, it is important to observe some restrictions in the sequence  
of sending initialization words to the two codecs. It is preferable  
to send groups of control words for the corresponding control  
registers in each codec and it is essential to send the control  
words in descending orderlast device rst . . . rst device last.  
Control Registers A and B contain settings, such as sampling  
rate, serial clock rate etc., which critically require synchronous  
update in each codec.  
In order to reduce the number of interrupts and to reduce  
complexity, autobuffering can be used to ensure that only one  
interrupt is generated during each sampling interval.  
–28–  
REV. A  
AD73311L  
APPENDIX A  
Conguring an AD73311L to Operate in Data Mode  
This section describes the typical sequence of control words that  
are required to be sent to an AD73311L to set it up for data mode  
operation. In this sequence, Registers B, C and A are programmed  
before the device enters data mode. This description panel refers  
to Table XIX.  
Step 3: The next ADC sample event that occurs raises the  
SDOFS line of the AD73311L. The DSP Tx Register contains  
the control word to be written to the AD73311L.  
Step 4: Following transmission of the control word, the DSP  
Rx Register contains the ADC word that during Program Mode  
is a copy of the control word written at the previous sampling  
interval where the device address eld (Bits 1311) have been  
decremented from 000b to 111b. The AD73311L has received a  
control word that is addressed to Control Register C, which turns  
on power to the ADC, DAC, REFCAP and buffered REFOUT.  
At each sampling event, an SDOFS pulse will be observed that  
will cause a control (programming) word to be sent to the device  
from the DSP.  
Step 1: The rst output sample event following device reset.  
The SDOFS signal is raised, which prepares the DSP Rx  
Register to accept the ADC word from the AD73311L. As the  
AD73311Ls SDOFS is coupled to the DSPs TFS and RFS, and  
to the SDIFS of the AD73311L, this event also forces a new con-  
trol word to be output from the DSP Tx Register to the AD73311L.  
Steps 5 and 6: The programming phase is completed by send-  
ing a control word addressed to Control Register A, which sets  
the device in Data Mode.  
Step 7: The AD73311L provides its rst valid ADC sample as  
the ADC has been powered up and data mode is enabled. In  
data mode all words sent to the device are interpreted as DAC  
words. Likewise, all words received from the device are inter-  
preted as ADC words.  
Step 2: We observe the status of the channel following the  
transmission of the control word. The DSP has received the  
ADC word (invalid because the ADC is not yet powered up)  
from the AD73311L and the AD73311L has received the control  
word destined for Control Register B. At this stage, the eight LSBs  
of the control word are loaded to Control Register B, which sets  
the internal MCLK divider ratio to 1, SCLK rate to DMCLK/8.  
Step 8: The rst DAC word has been transmitted to the device  
and is loaded to the internal DAC register.  
Steps 9 and 10: Another ADC read and DAC write cycle.  
Table XIX.  
Step  
DSP Tx  
AD73311L  
DSP Rx  
1
2
1000000100001011  
1000001011111001  
0000000000000000  
1000000100001011  
xxxxxxxxxxxxxxxx  
0000000000000000  
3
4
1000001011111001  
1000000000000001  
1000000100001011  
1000001001111001  
xxxxxxxxxxxxxxxx  
1011100100001011  
5
6
1000000000000001  
DAC WORD N  
1000001011111001  
1000000000000001  
xxxxxxxxxxxxxxxx  
1011101011111001  
7
8
DAC WORD N  
DAC WORD N+1  
ADC RESULT N  
DAC WORD N  
xxxxxxxxxxxxxxxx  
ADC RESULT N  
9
10  
DAC WORD N+1  
DAC WORD N+2  
ADC RESULT N+1  
DAC WORD N+1  
xxxxxxxxxxxxxxxx  
ADC RESULT N+1  
REV. A  
–29–  
AD73311L  
APPENDIX B  
Conguring an AD73311L to Operate in Mixed Mode  
the Tx register is loaded with the control word setting for Con-  
trol Register B which programs DMCLK = MCLK, the sam-  
pling rate to DMCLK/256, SCLK = DMCLK/2.  
This section describes a typical sequence of control words that  
would be sent to an AD73311L to congure it for operation in  
mixed mode. It is not intended to be a denitive initialization  
sequence, but will show users the typical input/output events  
that occur in the programming and Operation Phases1. This  
description panel refers to Table XX.  
Steps 710 are similar to Steps 46 except that Control Register  
C is programmed to power up all analog sections (ADC, DAC,  
Reference = 1.2 V, REFOUT). In Step 10, a DAC word is sent  
to the device. As the channels are in mixed mode, the serial port  
interrogates the MSB of the 16-bit word sent to determine whether  
it contains DAC data or control information.  
Steps 13 detail the transfer of the control words to Control  
Register A, which programs the device for Mixed-Mode opera-  
tion. In Step 1, we have the rst output sample event following  
device reset. The SDOFS signal is raised which prepares the  
DSP Rx register to accept the ADC word from the AD73311L.  
The device is congured as nonFSLB, which means that the  
DSP has control over what is transmitted to the device and in  
this case we will not transmit to the device until the output word  
has been received from the AD73311L.  
Steps 710 illustrate the implementation of Control Register  
update and DAC update in a single sample period. Note that  
this combination is not possible in the FSLB conguration2.  
Steps 1115 illustrate a Control Register readback cycle. In Step  
13, the device has received a Control Word that addresses Con-  
trol Register C for readback (Bit 14 of the Control Word = 1).  
When the device receives the readback request, the register  
contents are loaded to the serial register as shown in Step 14.  
SDOFS is raised in the device, which causes the readback word  
to be shifted out toward the DSP. In Step 15, the DSP has  
received the readback word (note that the address eld in the  
readback word has been decremented to 111b). Steps 1618  
detail an ADC and DAC update cycle using the nonFSLB con-  
guration. In this case no Control Register update is required.  
In Step 2 the DSP has now received the ADC word. Typically,  
an interrupt will be generated following reception of the output  
words by the DSP. The transmit register of the DSP is loaded  
with the control word destined for the AD73311L. This gener-  
ates a transmit frame-sync (TFS) that is input to the SDIFS  
input of the AD73311L to indicate the start of transmission.  
In Step 3 the device has received a control word that addresses  
Control Register A and programs the channels into Mixed  
Mode-MM and PGM/DATA set to one. Following Step 3, the  
device has been programmed into mixed-mode although none of  
the analog sections have been powered up (controlled by Con-  
trol Register C). Steps 46 detail update of Control Register B  
in mixed-mode. In Steps 4, 5 the ADC sample, which is invalid  
as the ADC section is not yet powered up, is transferred to the  
DSPs Rx section. In the subsequent interrupt service routine  
NOTES  
1This sequence assumes that the DSP SPORT's Rx and Tx interrupts are enabled.  
It is important to ensure there is no latency (separation) between control words  
in a cascade conguration. This is especially the case when programming  
Control Registers A and B.  
2Mixed mode operation with the FSLB conguration is more restricted in that  
only a single word can be sent per sample period.  
–30–  
REV. A  
AD73311L  
Table XX. Mixed Mode Operation  
AD73311L  
Step  
DSP Tx  
DSP Rx  
1
DONT CARE  
xxxxxxxxxxxxxxxx  
CRA-CH1  
1000101011111001  
DONT CARE  
xxxxxxxxxxxxxxxx  
OUTPUT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
CRA-CH1  
DONT CARE  
xxxxxxxxxxxxxxxx  
OUTPUT CH1  
0000000000000000  
DONT CARE  
2
3
1000000000010011  
xxxxxxxxxxxxxxxx  
4
5
6
DONT CARE  
xxxxxxxxxxxxxxxx  
CRB-CH1  
1000100100001001  
DONT CARE  
xxxxxxxxxxxxxxxx  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
CRB-CH1  
DONT CARE  
xxxxxxxxxxxxxxxx  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
1000000100001011  
xxxxxxxxxxxxxxxx  
7
DONT CARE  
xxxxxxxxxxxxxxxx  
CRC-CH1  
1000101011111001  
DAC WORD  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
CRC-CH1  
DONT CARE  
xxxxxxxxxxxxxxxx  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
8
9
0111111111111111  
DAC WORD  
1000001011111001  
DAC WORD  
xxxxxxxxxxxxxxxx  
DONT CARE  
10  
1000000000000000  
0111111111111111  
xxxxxxxxxxxxxxxx  
11  
12  
13  
14  
15  
DONT CARE  
xxxxxxxxxxxxxxxx  
CRC-CH1  
10000010xxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
CRC-CH1  
10000010xxxxxxxx  
READBACK CH 1  
1100001011111001  
DONT CARE  
DONT CARE  
xxxxxxxxxxxxxxxx  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
READBACK CH 1  
1111001011111001  
xxxxxxxxxxxxxxxx  
16  
17  
18  
DONT CARE  
ADC RESULT CH1  
????????????????  
DONT CARE  
xxxxxxxxxxxxxxxx  
DAC WORD CH 1  
0111111111111111  
DONT CARE  
xxxxxxxxxxxxxxxx  
DAC WORD CH 1  
0111111111111111  
DAC WORD CH 1  
1000000000000000  
xxxxxxxxxxxxxxxx  
ADC RESULT CH1  
????????????????  
DONT CARE  
xxxxxxxxxxxxxxxx  
REV. A  
–31–  
AD73311L  
APPENDIX C  
Steps 13 but, instead, program Control Register C to power-up  
the analog sections of the device (ADCs, DACs and reference).  
Steps 79 are similar to Steps 13 but, instead, program Con-  
trol Register A, with a device count eld equal to two devices in  
cascade and sets the PGM/DATA bit to one to put the device  
in data mode.  
Conguring a Cascade of Two AD73311Ls to Operate in  
Data Mode1  
This section describes the typical sequence of control words that  
are required to be sent to a cascade of two AD73311Ls to set  
them up for data mode operation. In this sequence Registers B,  
C and A are programmed before the device enters data mode.  
This description panel refers to Table XXI.  
In Step 10, the programming phase is complete and we now  
begin actual device data read and write. The words loaded into  
the serial registers of the two devices at the ADC sampling  
event now contain valid ADC data and the words written to the  
devices from the DSPs Tx register will now be interpreted as  
DAC words. The DSP Tx register contains the DAC word for  
Device 2.  
At each sampling event, a pair of SDOFS pulses will be observed  
which will cause a pair of control (programming) words to be  
sent to the device from the DSP. It is advisable that each pair of  
control words should program a single register in each device.  
The sequence to be followed is Device 2 followed by Device 1.  
In Step 1, we have the rst output sample event following device  
reset. The SDOFS signal is raised on both devices simultaneously,  
which prepares the DSP Rx register to accept the ADC word  
from Device 2, while SDOFS from Device 1 becomes an SDIFS  
to Device 2. As the SDOFS of Device 2 is coupled to the DSPs  
TFS and RFS, and to the SDIFS of Device 1, this event also  
forces a new control word to be output from the DSP Tx regis-  
ter to Device 1.  
In Step 11, the rst DAC word has been transmitted into the  
cascade and the ADC word from Device 2 has been read from  
the cascade. The DSP Tx register now contains the DAC  
word for Device 1. As the words being sent to the cascade are  
now being interpreted as 16-bit DAC words, the addressing  
scheme now changes from one where the address was embed-  
ded in the transmitted word, to one where the serial port now  
counts the SDIFS pulses. When the number of SDIFS pulses  
received equals the value in the Device count eld of Control  
Register A, the length of the cascade-each device updates its  
DAC register with the present word in its serial register. In  
Step 11 each device has received only one SDIFS pulse; Device  
2 received one SDIFS from the SDOFS of Device 1 when it  
sent its ADC word, and Device 1 received one SDIFS pulse  
when it received the DAC word for Device 2 from the DSPs  
Tx register. Therefore, each device raises its SDOFS line to  
pass on the current word in its serial register, and each device  
now receives another SDIFS pulse.  
In Step 2, we observe the status of the devices following the  
transmission of the rst control word. The DSP has received the  
output word from Device 2, while Device 2 has received the  
output word from Device 1. Device 1 has received the Control  
word destined for Device 2. At this stage, the SDOFS of both  
devices are again raised because Device 2 has received Device  
1s output word, and as it is not a valid control word addressed  
to Device 2, it is passed on to the DSP. Likewise, Device 1 has  
received a control word destined for Device 2-address eld is  
not zero-and it decrements the address eld of the control word  
and passes it on.  
Step 12 shows the completion of an ADC read and DAC write  
cycle. Following Step 11, each device has received two SDIFS  
pulses that equal the setting of the device count eld in Control  
Register A. The DAC register in each device is now updated  
with the contents of the word that accompanied the SDIFS  
pulse that satised the device count requirement. The internal  
frame sync counter is now reset to zero and will begin counting  
for the next DAC update cycle. Steps 1012 are repeated on  
each sampling event.  
Step 3 shows completion of the rst series of control word  
writes. The DSP has now received both output words and each  
device has received a control word that addresses control register  
B and sets the internal MCLK divider ratio to 1, SCLK rate to  
DMCLK/2 and sampling rate to DMCLK/256. Note that both  
devices are updated simultaneously as both receive the addressed  
control word at the same time. This is an important factor in  
cascaded operation as any latency between updating the SCLK  
or DMCLK of devices can result in corrupted operation. This  
will not happen in the case of an FSLB conguration as shown  
here, but must be taken into account in a nonFSLB congura-  
tion. One other important observation of this sequence is that  
the data words are received and transmitted in reverse order,  
i.e., the ADC words are received by the DSP, Device 2 rst,  
then Device 1 and, similarly, the transmit words from the DSP  
are sent to Device 2 rst, then to Channel 1. This ensures that  
all devices are updated at the same time. Steps 46 are similar to  
NOTE  
1This sequence assumes that the DSP SPORTs Rx and Tx interrupts are  
enabled. It is important to ensure that there is no latency (separation) between  
control words in a cascade conguration. This is especially the case when  
programming Control Registers A and B, as they must be updated synchro-  
nously in each channel.  
–32–  
REV. A  
AD73311L  
Table XXI. Data Mode Operation  
DSP  
Tx  
AD733111L  
Device 1  
AD73311L  
Device 2  
DSP  
Rx  
Step  
1
CRB-CH2  
1000100100001011  
CRB-CH1  
1000000100001011  
CRC-CH2  
1000101011111001  
OUTPUT CH1  
0000000000000000  
CRB-CH2  
1000100100001011  
CRB-CH1  
OUTPUT CH2  
0000000000000000  
OUTPUT CH1  
0000000000000000  
CRB-CH2  
DONT CARE  
xxxxxxxxxxxxxxxx  
OUTPUT CH2  
0000000000000000  
OUTPUT CH1  
0000000000000000  
2
3
1000000100001011  
1000000100001011  
4
5
6
CRC-CH2  
1000101011111001  
CRC-CH1  
1000001011111001  
CRA-CH2  
OUTPUT CH1  
1000000100001011  
CRC-CH2  
1000101011111001  
CRC-CH1  
OUTPUT CH2  
1000000100001011  
OUTPUT CH2  
1011100100001011  
CRC-CH2  
DONT CARE  
xxxxxxxxxxxxxxxx  
OUTPUT CH2  
1011100100001011  
OUTPUT CH1  
1011000100001011  
1000100000010001  
1000001011111001  
1000001011111001  
7
8
9
CRA-CH2  
1000100000010001  
CRA-CH1  
1000000000010001  
CRB-CH2  
0111111111111111  
OUTPUT CH1  
1000001011111001  
CRA-CH2  
1000100000010001  
CRA-CH1  
OUTPUT CH2  
1000001011111001  
OUTPUT CH2  
1011101011111001  
CRA-CH2  
DONT CARE  
xxxxxxxxxxxxxxxx  
OUTPUT CH2  
1011101011111001  
OUTPUT CH1  
1011001011111001  
1000000000010001  
1000000000010001  
10  
11  
12  
DAC WORD CH 2  
0111111111111111  
DAC WORD CH 1  
1000000000000000  
DONT CARE  
ADC RESULT CH1  
????????????????  
DAC WORD CH 2  
0111111111111111  
DAC WORD CH 1  
1000000000000000  
ADC RESULT CH2  
????????????????  
ADC RESULT CH1  
????????????????  
DAC WORD CH 2  
0111111111111111  
DONT CARE  
xxxxxxxxxxxxxxxx  
ADC RESULT CH2  
????????????????  
ADC RESULT CH1  
????????????????  
xxxxxxxxxxxxxxxx  
REV. A  
–33–  
AD73311L  
APPENDIX D  
Conguring a cascade of two AD73311Ls to Operate in Mixed  
Mode  
ADC section is not yet powered up, are transferred to the DSPs  
Rx section. In the subsequent interrupt service routine the Tx  
Register is loaded with the control word for Device 2. In Steps  
910, Devices 1 and 2 are loaded with a control word setting for  
Control Register B which programs DMCLK = MCLK, the  
sampling rate to DMCLK/256, SCLK = DMCLK/2.  
This section describes a typical sequence of control words that  
would be sent to a cascade of two AD73311Ls to congure  
them for operation in mixed mode. It is not intended to be a  
denitive initialization sequence, but will show users the typical  
input/output events that occur in the programming and opera-  
tion phases.1 This description panel refers to Table XXII.  
Steps 1117 are similar to Steps 612 except that Control Reg-  
ister C is programmed to power up all analog sections (ADC,  
DAC, Reference = 2.4 V, REFOUT). In Steps 1617, DAC  
words are sent to the deviceboth DAC words are necessary  
as each device will only update its DAC when the device has  
counted a number of SDIFS pulses, accompanied by DAC words  
(in mixed-mode, the MSB = 0), that is equal to the device count  
eld of Control Register A3. As the devices are in mixed mode,  
the serial port interrogates the MSB of the 16-bit word sent to  
determine whether it contains DAC data or control information.  
DAC words should be sent in the sequence Channel 2 followed  
by Device 1.  
Steps 15 detail the transfer of the control words to Control  
Register A, which programs the devices for Mixed-Mode opera-  
tion. In Step 1, we have the rst output sample event following  
device reset. The SDOFS signal is simultaneously raised on both  
devices, which prepares the DSP Rx register to accept the ADC  
word from Device 2 while SDOFS from Device 1 becomes an  
SDIFS to Device 2. The cascade is congured as nonFSLB,  
which means that the DSP has control over what is transmitted  
to the cascade2 and in this case we will not transmit to the  
devices until both output words have been received from the  
AD73311Ls.  
Steps 1117 illustrate the implementation of Control Register  
update and DAC update in a single sample period. Note that  
this combination is not possible in the FSLB conguration.2  
In Step 2, we observe the status of the devices following the  
reception of the Device 2 output word. The DSP has received  
the ADC word from Device 2, while Device 2 has received the  
output word from Device 1. At this stage, the SDOFS of Device  
2 is again raised because Device 2 has received Channel 1s  
output word and, as it is not addressed to Device 2, it is passed  
on to the DSP.  
Steps 1825 illustrate a Control Register readback cycle. In Step  
22, both devices have received a Control Word that addresses  
Control Register C for readback (Bit 14 of the Control Word =  
1). When the devices receive the readback request, the register  
contents are loaded to the serial registers as shown in Step 23.  
SDOFS is raised in both devices, which causes these readback  
words to be shifted out toward the DSP. In Step 24, the DSP  
has received the Device 2 readback word while Device 2 has  
received the Device 1 readback word (note that the address eld  
in both words has been decremented to 111b). In Step 25, the  
DSP has received the Device 1 readback word (its address eld  
has been further decremented to 110b).  
In Step 3 the DSP has now received both ADC words. Typi-  
cally, an interrupt will be generated following reception of the  
two output words by the DSP (this involves programming the  
DSP to use autobuffered transfers of two words). The transmit  
register of the DSP is loaded with the control word destined for  
Device 2. This generates a transmit frame-sync (TFS) that is  
input to the SDIFS input of the AD73311L (Device 1) to indi-  
cate the start of transmission.  
Steps 2630 detail an ADC and DAC update cycle using the  
nonFSLB conguration. In this case no Control Register update  
is required.  
In Step 4, Device 1 now contains the Control Word destined for  
Device 2. The address eld is decremented, SDOFS1 is raised  
(internally) and the Control word is passed on to Channel 2.  
The Tx register of the DSP has now been updated with the  
Control Word destined for Device 1 (this can be done using  
autobuffering of transmit or by handling transmit interrupts  
following each word sent).  
NOTES  
1This sequence assumes that the DSP SPORTs Rx and Tx interrupts are  
enabled. It is important to ensure there is no latency (separation) between  
control words in a cascade conguration. This is especially the case when  
programming Control Registers A and B.  
2Mixed mode operation with the FSLB conguration is more restricted in that  
the number of words sent to the cascade equals the number of devices in the  
cascade, which means that DAC updates may need to be substituted with a  
register write or read.  
In Step 5 each device has received a control word that addresses  
Control Register A and sets the device count eld equal to two  
devices and programs the devices into Mixed ModeMM and  
PGM/DATA set to one. Following Step 5, the device has been  
programmed into mixed-mode although none of the analog  
sections have been powered up (controlled by Control Register  
C). Steps 610 detail update of Control Register B in mixed-  
mode. In Steps 68 the ADC samples, which are invalid as the  
3In mixed mode, DAC update is done using the same SDIFS counting scheme  
as in normal data mode with the exception that only DAC words (MSB set to  
zero) are recognized as being able to increment the frame sync counters.  
–34–  
REV. A  
AD73311L  
Table XXII. Mixed Mode Operation  
DSP  
Tx  
AD73311L  
Device 1  
AD73311L  
Device 2  
DSP  
Rx  
Step  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
CRA-CH2  
1000101011111001  
CRA-CH1  
1000000000010011  
DONT CARE  
xxxxxxxxxxxxxxxx  
OUTPUT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
CRA-CH2  
1000100000010011  
CRA-CH1  
1000000000010011  
OUTPUT CH2  
0000000000000000  
OUTPUT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
CRA-CH2  
1000000000010011  
DONT CARE  
1
2
3
4
5
xxxxxxxxxxxxxxxx  
OUTPUT CH2  
0000000000000000  
OUTPUT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
CRB-CH2  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
ADC RESULT CH2  
0000000000000000  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
DONT CARE  
6
xxxxxxxxxxxxxxxx  
ADC RESULT CH2  
0000000000000000  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
7
8
1000100100001011  
CRB-CH1  
xxxxxxxxxxxxxxxx  
CRB-CH2  
xxxxxxxxxxxxxxxx  
DONT CARE  
9
1000000100001011  
DONT CARE  
xxxxxxxxxxxxxxxx  
1000100100001011  
CRB-CH1  
1000000100001011  
xxxxxxxxxxxxxxxx  
CRB-CH2  
1000000100001011  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
10  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
CRC-CH2  
1000101011111001  
CRC-CH1  
1000001011111001  
DAC WORD CH 2  
0111111111111111  
DAC WORD CH 1  
1000000000000000  
DONT CARE  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
CRC-CH2  
1000101011111001  
CRC-CH1  
1000001011111001  
DAC WORD CH 2  
0111111111111111  
DAC WORD CH 1  
1000000000000000  
ADC RESULT CH2  
0000000000000000  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
CRC-CH2  
1000001011111001  
DONT CARE  
DONT CARE  
11  
12  
13  
14  
15  
16  
17  
xxxxxxxxxxxxxxxx  
ADC RESULT CH2  
0000000000000000  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
DAC WORD CH 2  
0111111111111111  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
CRC-CH2  
11001010xxxxxxxx  
CRC-CH1  
10000010xxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
CRC-CH2  
11001010xxxxxxxx  
CRC-CH1  
10000010xxxxxxxx  
READBACK CH 1  
1100001011111001  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
ADC RESULT CH2  
0000000000000000  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
DONT CARE  
18  
19  
20  
21  
22  
23  
24  
25  
xxxxxxxxxxxxxxxx  
ADC RESULT CH2  
0000000000000000  
ADC RESULT CH1  
0000000000000000  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
READBACK CH 2  
1111101011111001  
READBACK CH 1  
1111001011111001  
xxxxxxxxxxxxxxxx  
CRC-CH2  
10000010xxxxxxxx  
READBACK CH 2  
1100001011111001  
READBACK CH 1  
1111101011111001  
DONT CARE  
xxxxxxxxxxxxxxxx  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
DAC WORD CH 2  
0111111111111111  
DAC WORD CH 1  
1000000000000000  
DONT CARE  
ADC RESULT CH1  
????????????????  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
xxxxxxxxxxxxxxxx  
DAC WORD CH 2  
0111111111111111  
DAC WORD CH 1  
1000000000000000  
ADC RESULT CH2  
????????????????  
ADC RESULT CH1  
????????????????  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
26  
xxxxxxxxxxxxxxxx  
ADC RESULT CH2  
????????????????  
ADC RESULT CH1  
????????????????  
DONT CARE  
xxxxxxxxxxxxxxxx  
DONT CARE  
27  
28  
DONT CARE  
29  
xxxxxxxxxxxxxxxx  
DAC WORD CH 2  
0111111111111111  
30  
xxxxxxxxxxxxxxxx  
xxxxxxxxxxxxxxxx  
REV. A  
–35–  
AD73311L  
APPENDIX E  
DAC Timing Control Example  
SE  
SCLK  
SDOFS  
SDO  
The AD73311s DAC is loaded from the DAC register contents  
just before the ADC register contents are loaded to the serial  
register (SDOFS going high). This default DAC load position  
can be advanced in time to occur earlier with respect to the SDOFS  
going high. Figure 39 shows an example of the ADC unload and  
DAC load sequence. At time t1 the SDOFS is raised to indicate  
that a new ADC word is ready. Following the SDOFS pulse,  
16 bits of ADC data are clocked out on SDO in the subsequent  
16 SCLK cycles nishing at time t2 where the DSPs SPORT  
will have received the 16-bit word. The DSP may process this  
information and generate a DAC word to be sent to the AD73311.  
Time t3 marks the beginning of the sequence of sending the  
DAC word to the AD73311. This sequence ends at time t4  
where the DAC register will be updated from the 16 bits in the  
AD73311s serial register. However, the DAC will not be updated  
from the DAC register until time t5, which may not be acceptable in  
certain applications. In order to reduce this delay and load the  
DAC at time t6, the DAC advance register can be programmed with  
a suitable setting corresponding to the required time advance (refer  
to Table VIII for details of DAC Timing Control settings).  
ADC  
WORD  
SDIFS  
SDI  
DAC  
WORD  
DAC  
REGISTER  
UPDATE  
DAC LOAD  
FROM DAC  
REGISTER  
t1  
t2  
t3  
t4  
t5  
t6  
Figure 39. DAC Timing Control  
OUTLINE DIMENSIONS  
Dimensions shown in inches and (mm).  
20-Lead Small Outline IC (R-20)  
0.5118 (13.00)  
0.4961 (12.60)  
20  
11  
1
10  
PIN 1  
0.1043 (2.65)  
0.0926 (2.35)  
0.0291 (0.74)  
؋
 45؇  
0.0098 (0.25)  
0.0500 (1.27)  
0.0157 (0.40)  
8؇  
0؇  
0.0500 0.0192 (0.49)  
0.0118 (0.30)  
0.0040 (0.10)  
SEATING  
PLANE  
0.0125 (0.32)  
0.0091 (0.23)  
(1.27)  
BSC  
0.0138 (0.35)  
20-Lead Shrink Small Outline IC (RS-20)  
20-Lead Thin Shrink Small Outline IC (RU-20)  
0.295 (7.50)  
0.271 (6.90)  
0.260 (6.60)  
0.252 (6.40)  
20  
11  
20  
11  
10  
0.177 (4.50)  
0.169 (4.30)  
0.256 (6.50)  
0.246 (6.25)  
1
10  
1
PIN 1  
0.006 (0.15)  
0.002 (0.05)  
0.0433 (1.10)  
MAX  
0.07 (1.78)  
0.066 (1.67)  
0.078 (1.98) PIN 1  
0.068 (1.73)  
8؇  
0؇  
0.0256 (0.65)  
BSC  
0.0118 (0.30)  
0.0075 (0.19)  
0.028 (0.70)  
0.020 (0.50)  
SEATING  
PLANE  
0.0079 (0.20)  
0.0035 (0.090)  
0.037 (0.94)  
0.022 (0.559)  
8؇  
0؇  
0.0256  
(0.65)  
BSC  
0.008 (0.203)  
0.002 (0.050)  
SEATING  
PLANE  
0.009 (0.229)  
0.005 (0.127)  
–36–  
REV. A  

相关型号:

SI9130DB

5- and 3.3-V Step-Down Synchronous Converters

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9135LG-T1

SMBus Multi-Output Power-Supply Controller

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9135LG-T1-E3

SMBus Multi-Output Power-Supply Controller

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9135_11

SMBus Multi-Output Power-Supply Controller

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9136_11

Multi-Output Power-Supply Controller

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9130CG-T1-E3

Pin-Programmable Dual Controller - Portable PCs

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9130LG-T1-E3

Pin-Programmable Dual Controller - Portable PCs

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9130_11

Pin-Programmable Dual Controller - Portable PCs

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9137

Multi-Output, Sequence Selectable Power-Supply Controller for Mobile Applications

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9137DB

Multi-Output, Sequence Selectable Power-Supply Controller for Mobile Applications

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9137LG

Multi-Output, Sequence Selectable Power-Supply Controller for Mobile Applications

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9122E

500-kHz Half-Bridge DC/DC Controller with Integrated Secondary Synchronous Rectification Drivers

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY