AD7783BRUZ-REEL7 [ADI]

Read-Only, Pin Configured 24-Bit ADC;
AD7783BRUZ-REEL7
型号: AD7783BRUZ-REEL7
厂家: ADI    ADI
描述:

Read-Only, Pin Configured 24-Bit ADC

文件: 总13页 (文件大小:318K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Read-Only, Pin Configured 24-Bit -ADC  
with Excitation Current Sources  
AD7783  
FEATURES  
FUNCTIONAL BLOCK DIAGRAM  
Single-Channel, 24-Bit -ADC  
Pin Configurable (No Programmable Registers)  
ISOURCE Select™  
Pin Programmable Input Ranges (±2.56 V or ±160 mV)  
Fixed 19.79 Hz Update Rate  
V
XTAL1 XTAL2  
REFIN(+) REFIN(–)  
GND  
DD  
V
DD  
IEXC1  
IEXC2  
200A  
200A  
IOUT1  
OSCILLATOR  
AND  
Simultaneous 50 Hz and 60 Hz Rejection  
24-Bit No Missing Codes  
PLL  
IOUT2  
IPIN  
18.5-Bit p-p Resolution (±2.56 V Range)  
DOUT/RDY  
SCLK  
SERIAL  
INTERFACE  
AND  
CONTROL  
LOGIC  
16.5-Bit p-p Resolution (±160 mV Range)  
AIN(+)  
AIN(–)  
24-BIT -⌬  
ADC  
MUX  
BUF  
PGA  
INTERFACE  
MODE  
Master or Slave Mode of Operation  
Slave Mode  
CS  
AD7783  
3-Wire Serial  
SPI®, QSPI™, MICROWIRE™, and DSP-Compatible  
Schmitt Trigger on SCLK  
RANGE  
POWER  
Specified for Single 3 V and 5 V Operation  
Normal: 1.3 mA @ 3 V  
Power-Down: 9 A  
BASIC CONNECTION DIAGRAM  
POWER SUPPLY  
ON-CHIP FUNCTIONS  
Rail-to-Rail Input Buffer and PGA  
V
DD  
AD7783  
APPLICATIONS  
AIN(+)  
AIN(–)  
ANALOG  
INPUT  
CS  
Sensor Measurement  
Industrial Process Control  
Temperature Measurement  
Pressure Measurement  
Weigh Scales  
DIGITAL  
INTERFACE  
DOUT/RDY  
SCLK  
IOUT1  
IOUT2  
CURRENT  
SOURCES  
XTAL1  
32.768kHz  
CRYSTAL  
REFIN(+)  
REFIN(–)  
REFERENCE  
INPUT  
XTAL2  
Portable Instrumentation  
GND  
GENERAL DESCRIPTION  
The device operates from a 32.768 kHz crystal with an on-chip  
PLL generating the required internal operating frequency. The  
output data rate from the part is fixed via the master clock at  
19.79 Hz and provides simultaneous 50 Hz and 60 Hz rejection  
at this update rate. At this update rate, 18-bit p-p resolution can  
be obtained.  
The AD7783 is a complete analog front end for low frequency  
measurement applications. The 24-bit sigma-delta ADC con-  
tains one fully differential input channel that can be configured  
with a gain of 1 or 16 allowing full-scale input signal ranges of  
±2.56 V or ±160 mV from a +2.5 V differential reference input.  
It also contains two 200 mA integrated current sources.  
The part operates from a single 3 V or 5 V supply. When oper-  
ating from 3 V supplies, the power dissipation for the part is  
3.9 mW. The AD7783 is available in a 16-lead TSSOP.  
The AD7783 has an extremely simple, read-only digital inter-  
face that can be operated in master mode or slave mode.  
There are no on-chip registers to be programmed. The input  
signal range and current source selection are configured using  
two external pins.  
Another part in the AD778x family is the AD7782. It is similar  
to the AD7783 except it has no integrated current sources and  
two differential input channels.  
REV. C  
Information furnished by Analog Devices is believed to be accurate and  
reliable. However, no responsibility is assumed by Analog Devices for its  
use, norforanyinfringementsofpatentsorotherrightsofthirdpartiesthat  
may result from its use. No license is granted by implication or otherwise  
under any patent or patent rights of Analog Devices. Trademarks and  
registered trademarks are the property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781/329-4700  
www.analog.com  
2011  
Fax:781/461-3113  
©
Analog Devices, Inc. All rights reserved.  
AD7783* PRODUCT PAGE QUICK LINKS  
Last Content Update: 02/23/2017  
COMPARABLE PARTS  
View a parametric search of comparable parts.  
TOOLS AND SIMULATIONS  
Sigma-Delta ADC Tutorial  
EVALUATION KITS  
REFERENCE MATERIALS  
AD7783 Evaluation Board  
Technical Articles  
Delta-Sigma Rocks RF, As ADC Designers Jump On Jitter  
MS-2210: Designing Power Supplies for High Speed ADC  
DOCUMENTATION  
Application Notes  
Remote Three-Wire RTDs Can Multiplex Accurately To  
Measurement System  
• AN-202: An IC Amplifier User’s Guide to Decoupling,  
Grounding, and Making Things Go Right for a Change  
DESIGN RESOURCES  
AD7783 Material Declaration  
PCN-PDN Information  
Quality And Reliability  
Symbols and Footprints  
AN-311: How to Reliably Protect CMOS Circuits Against  
Power Supply Overvoltaging  
AN-397: Electrically Induced Damage to Standard Linear  
Integrated Circuits:  
AN-607: Selecting a Low Bandwidth (<15 kSPS) Sigma-  
Delta ADC  
AN-608: Input Buffers on Sigma-Delta ADCs  
AN-609: Chopping on Sigma-Delta ADCs  
AN-610: The PGA on Sigma-Delta ADCs  
DISCUSSIONS  
View all AD7783 EngineerZone Discussions.  
AN-611: 50 Hz/60Hz Rejection on Sigma-Delta ADCs  
SAMPLE AND BUY  
Visit the product page to see pricing options.  
AN-615: Peak-to-Peak Resolution Versus Effective  
Resolution  
AN-968: Current Sources: Options and Circuits  
TECHNICAL SUPPORT  
Data Sheet  
Submit a technical question or find your regional support  
number.  
• AD7783: Read-Only, Pin Configured 24-Bit Σ-Δ ADC With  
Excitation Current Sources Data Sheet  
DOCUMENT FEEDBACK  
Submit feedback for this data sheet.  
This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not  
trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified.  
AD7783–SPECIFICATIONS1 (VDD = 2.7 V to 3.6 V or 4.75 V to 5.25 V, REFIN(+) = 2.5 V; REFIN(–) = GND;  
GND = 0 V; XTAL1/XTAL2 = 32.768 kHz Crystal; all specifications TMIN to TMAX, unless otherwise noted.)  
Parameter  
AD7783B  
Unit  
Test Conditions  
ADC CHANNEL SPECIFICATION  
Output Update Rate  
19.79  
Hz nom  
ADC CHANNEL  
No Missing Codes2  
Resolution  
24  
16  
18  
Bits min  
Bits p-p  
Bits p-p  
±160 mV Range, RANGE = 0  
±2.56 V Range, RANGE = 1  
Output Noise  
Integral Nonlinearity  
Offset Error  
Offset Error Drift versus Temperature  
Full-Scale Error  
Gain Drift versus Temperature  
Power Supply Rejection (PSR)  
See Table I  
±10  
±3  
±10  
±10  
±0.5  
100  
85  
2 ¥ 1.024 REFIN  
FSR =  
Typically 2 ppm,  
ppm of FSR max  
mV typ  
nV/C typ  
mV typ  
ppm/C typ  
dB typ  
Gain  
AIN(+) = AIN() = 2.5 V  
VDD = 3 V  
Input Range = ±160 mV, VIN = 1/16 V  
Input Range = ±2.56 V, VIN = 1 V  
dB typ  
ANALOG INPUTS  
Differential Input Voltage Ranges  
±160  
mV nom  
V nom  
mV typ  
V min  
Range = 0  
Range = 1  
Input Voltage = 159 mV on Both Ranges  
±2.56  
ADC Range Matching  
Absolute AIN Voltage Limits  
±2  
GND + 100 mV  
VDD 100 mV  
V max  
Analog Input Current2  
DC Input Current  
DC Input Current Drift  
Normal-Mode Rejection2, 3  
@ 50 Hz  
@ 60 Hz  
Common-Mode Rejection  
@ DC  
±1  
±5  
nA max  
pA/C typ  
60  
94  
dB min  
dB min  
50 Hz ± 1 Hz  
60 Hz ± 1 Hz  
Input Range = ±160 mV, VIN = 1/16 V  
125 dB typ,  
105  
dB min  
110 dB typ when Input Range = ±2.56 V  
@ 50 Hz2  
@ 60 Hz2  
100  
100  
dB min  
dB min  
50 Hz ± 1 Hz  
60 Hz ± 1 Hz  
REFERENCE INPUT  
REFIN Voltage  
2.5  
1
V nom  
V min  
REFIN = REFIN(+) REFIN()  
REFIN Voltage Range2  
VDD  
V max  
V min  
V max  
mA/V typ  
nA/V/C typ  
Absolute REFIN Voltage Limits2  
GND 30 mV  
VDD + 30 mV  
0.5  
Average Reference Input Current  
Average Reference Input Current Drift ±0.01  
Normal-Mode Rejection2, 3  
@ 50 Hz  
@ 60 Hz  
Common-Mode Rejection  
@ DC  
@ 50 Hz  
60  
94  
dB min  
dB min  
50 Hz ± 1 Hz  
60 Hz ± 1 Hz  
Input Range = ±160 mV, VIN = 1/16 V  
100  
110  
110  
dB typ  
dB typ  
dB typ  
50 Hz ± 1 Hz  
60 Hz ± 1 Hz  
@ 60 Hz  
EXCITATION CURRENT SOURCES  
(IEXC1, IEXC2)  
Output Current  
Initial Tolerance at 25C  
Drift  
Initial Current Matching at 25C  
Drift Matching  
Line Regulation  
Load Regulation  
Output Compliance  
200  
±10  
200  
±2.5  
20  
2.5  
300  
mA  
% typ  
ppm/C typ  
% max  
ppm/C typ  
mA/V max  
nA/V typ  
V max  
No Load  
VDD = 5 V ± 5%. Typically 1.25 mA/V.  
VDD 0.6  
GND 30 mV  
V min  
–2–  
REV. C  
AD7783  
Parameter  
AD7783B  
Unit  
Test Conditions  
LOGIC INPUTS  
All Inputs Except SCLK and XTAL12  
VINL, Input Low Voltage  
0.8  
0.4  
2.0  
V max  
V max  
V min  
VDD = 5 V  
VDD = 3 V  
VDD = 3 V or 5 V  
VINH, Input High Voltage  
SCLK Only (Schmitt-Triggered Input)2  
VT(+)  
VT()  
1.4/2  
V min/V max  
V min/V max  
V min/V max  
V min/V max  
V min/V max  
V min/V max  
VDD = 5 V  
VDD = 5 V  
VDD = 5 V  
VDD = 3 V  
VDD = 3 V  
VDD = 3 V  
0.8/1.4  
0.3/0.85  
0.95/2  
0.4/1.1  
0.3/0.85  
V
T(+) VT()  
VT(+)  
VT()  
V
T(+) VT()  
XTAL1 Only2  
VINL, Input Low Voltage  
0.8  
3.5  
0.4  
2.5  
±1  
V max  
V min  
V max  
V min  
mA max  
mA max  
VDD = 5 V  
VDD = 5 V  
VDD = 3 V  
VDD = 3 V  
V
INH, Input High Voltage  
VINL, Input Low Voltage  
VINH, Input High Voltage  
Input Currents  
V
IN = VDD  
70  
VIN = GND, Typically 40 mA at 5 V and  
20 mA at 3 V  
All Digital Inputs  
Input Capacitance  
10  
pF typ  
LOGIC OUTPUTS (Excluding XTAL2)  
VOH, Output High Voltage2  
VDD 0.6  
0.4  
4
0.4  
±10  
±10  
Offset Binary  
V min  
V max  
V min  
V max  
mA max  
pF typ  
VDD = 3 V, ISOURCE = 100 mA  
VDD = 3 V, ISINK = 100 mA  
VDD = 5 V, ISOURCE = 200 mA  
VDD = 5 V, ISINK = 1.6 mA  
V
OL, Output Low Voltage2  
VOH, Output High Voltage2  
VOL, Output Low Voltage2  
Floating-State Leakage Current  
Floating-State Output Capacitance  
Data Output Coding  
START-UP TIME  
From Power-On  
300  
ms typ  
POWER REQUIREMENTS  
Power Supply Voltage  
VDD GND  
2.7/3.6  
4.75/5.25  
V min/V max  
V min/V max  
VDD = 3 V nom  
VDD = 5 V nom  
Power Supply Currents  
IDD Current (Normal Mode)4  
1.5  
1.7  
9
mA max  
mA max  
mA max  
mA max  
VDD = 3 V, 1.3 mA typ  
DD = 5 V, 1.5 mA typ  
VDD = 3 V, 6 mA typ  
VDD = 5 V, 20 mA typ  
V
IDD (Power-Down Mode, CS = 1)  
24  
NOTES  
1Temperature range 40C to +85C.  
2Guaranteed by design and/or characterization data on production release.  
3When a 28.8 kHz crystal is used, normal-mode rejection is improved so that the rejection equals 75 dB at 50 Hz ±1 Hz and equals 66 dB at 60 Hz ±1 Hz.  
4Normal mode refers to the case where the ADC is running.  
Specifications subject to change without notice.  
REV. C  
–3–  
AD7783  
TIMING CHARACTERISTICS1, 2 (VDD = 2.7 V to 3.6 V or VDD = 4.75 V to 5.25 V; GND = 0 V; XTAL = 32.768 kHz;  
Input Logic 0 = 0 V, Logic 1 = VDD, unless otherwise noted.)  
Limit at TMIN, TMAX  
(B Version)  
Parameter  
Unit  
Conditions/Comments  
t1  
tADC  
t2  
30.5176  
50.54  
0
60  
80  
2 ¥ tADC  
0
60  
80  
10  
80  
0
10  
ms typ  
Crystal Oscillator Period  
19.79 Hz Update Rate  
CS Falling Edge to DOUT Active  
VDD = 4.75 V to 5.25 V  
ms typ  
ns min  
ns max  
ns max  
ns typ  
VDD = 2.7 V to 3.6 V  
t33  
t4  
Channel Settling Time  
ns min  
ns max  
ns max  
ns min  
ns max  
ns min  
ns min  
ns max  
SCLK Active Edge to Data Valid Delay4  
VDD = 4.75 V to 5.25 V  
VDD = 2.7 V to 3.6 V  
Bus Relinquish Time after CS Inactive Edge  
5
t7  
t8  
t9  
CS Rising Edge to SCLK Inactive Edge Hold Time  
SCLK Inactive to DOUT High  
80  
Slave Mode Timing  
t5  
t6  
100  
100  
ns min  
ns min  
SCLK High Pulse Width  
SCLK Low Pulse Width  
Master Mode Timing  
t5  
t6  
t10  
t1/2  
t1/2  
t1/2  
3t1/2  
ms typ  
ms typ  
ms min  
ms max  
SCLK High Pulse Width  
SCLK Low Pulse Width  
DOUT Low to First SCLK Active Edge4  
NOTES  
1Sample tested during initial release to ensure compliance. All input signals are specified with tR = tF = 5 ns (10% to 90% of VDD) and timed from a voltage level of 1.6 V.  
2See Figure 2.  
3These numbers are measured with the load circuit of Figure 1 and defined as the time required for the output to cross the VOL or VOH limits.  
4SCLK active edge is falling edge of SCLK.  
5These numbers are derived from the measured time taken by the data output to change 0.5 V when loaded with the circuit of Figure 1. The measured number is then  
extrapolated back to remove effects of charging or discharging the 50 pF capacitor. This means the times quoted in the timing characteristics are the true bus relin-  
quish times of the part and as such are independent of external bus loading capacitances.  
I
(1.6mAWITH V = 5V  
DD  
SINK  
100AWITH V = 3V)  
DD  
TO OUTPUT  
PIN  
1.6V  
50pF  
I
(200AWITH V = 5V  
DD  
SOURCE  
100AWITH V = 3V)  
DD  
Figure 1. Load Circuit for Timing Characterization  
–4–  
REV. C  
AD7783  
CS (I)  
t2  
t8  
LSB  
t7  
t3  
DOUT/RDY (O)  
MSB  
MSB  
LSB  
t9  
t4  
t6  
SLAVE MODE  
SCLK (I)  
t5  
t4  
t10  
t6  
MASTER MODE  
SCLK (O)  
t5  
I = INPUT TO AD7783, AND O = OUTPUT FROM AD7783.  
SLAVE MODE IS SELECTED BYTYINGTHE MODE PIN HIGH, WHILE MASTER MODE IS SELECTED BYTYINGTHE MODE PIN LOW.  
Figure 2. Slave/Master Mode Timing Diagram  
ABSOLUTE MAXIMUM RATINGS*  
(TA = 25C, unless otherwise noted.)  
TSSOP Package  
JA Thermal Impedance . . . . . . . . . . . . . . . . . . . . 97.9C/W  
VDD to GND . . . . . . . . . . . . . . . . . . . . . . . . . . 0.3 V to +7 V  
Analog Input Voltage to GND . . . . . . . 0.3 V to VDD + 0.3 V  
Reference Input Voltage to GND . . . . 0.3 V to VDD + 0.3 V  
Total AIN/REFIN Current (Indefinite) . . . . . . . . . . . . . 30 mA  
Digital Input Voltage to GND . . . . . . . 0.3 V to VDD + 0.3 V  
Digital Output Voltage to GND . . . . . 0.3 V to VDD + 0.3 V  
Operating Temperature Range . . . . . . . . . . . 40C to +85C  
Storage Temperature Range . . . . . . . . . . . . 65C to +150C  
Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . 150C  
JC Thermal Impedance . . . . . . . . . . . . . . . . . . . . . . 14C/W  
Lead Temperature, Soldering  
Vapor Phase (60 sec) . . . . . . . . . . . . . . . . . . . . . . . . . 215C  
Infrared (15 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 220C  
*Stresses above those listed under Absolute Maximum Ratings may cause per-  
manent damage to the device. This is a stress rating only; functional operation of  
the device at these or any other conditions above those listed in the operational  
sections of this specification is not implied. Exposure to absolute maximum rating  
conditions for extended periods may affect device reliability.  
CAUTION  
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily  
accumulate on the human body and test equipment and can discharge without detection. Although the  
AD7783 features proprietary ESD protection circuitry, permanent damage may occur on devices  
subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended  
to avoid performance degradation or loss of functionality.  
REV. C  
–5–  
AD7783  
PIN CONFIGURATION  
XTAL1  
REFIN(+)  
REFIN(–)  
AIN(+)  
1
2
3
4
5
6
7
8
16  
15  
14  
XTAL2  
V
DD  
GND  
13 MODE  
12 DOUT/RDY  
11 CS  
AD7783  
TOP VIEW  
AIN(–)  
(Not to Scale)  
IOUT1  
10 SCLK  
IOUT2  
IPIN  
9
RANGE  
PIN FUNCTION DESCRIPTIONS  
Pin No. Mnemonic  
Function  
1
2
XTAL1  
Input to the 32.768 kHz Crystal Oscillator Inverter.  
REFIN(+)  
Positive Reference Input. REFIN(+) can lie anywhere between VDD and GND + 1 V. The nominal refer-  
ence voltage (REFIN(+) REFIN()) is 2.5 V, but the part functions with a reference from 1 V to VDD  
.
3
4
5
6
REFIN()  
AIN(+)  
AIN()  
Negative Reference Input. This reference input can lie anywhere between GND and VDD 1 V.  
Analog Input. AIN(+) is the positive terminal of the fully differential analog input pair AIN(+)/AIN().  
Analog Input. AIN() is the negative terminal of the fully differential analog input pair AIN(+)/AIN().  
IOUT1  
Output from Internal 200 mA Excitation Current Source. Either current source IEXC1 or IEXC2 can be  
switched to this output using hardware control pin IPIN.  
7
8
IOUT2  
IPIN  
Output from Internal 200 mA Excitation Current Source. Either current source IEXC1 or IEXC2 can be  
switched to this output using hardware control pin IPIN.  
Logic Input that Selects the Routing of the On-Chip Current Sources. When IPIN is tied to GND, IEXC1  
is routed to IOUT1 and IEXC2 is routed to IOUT2. When IPIN is tied to VDD, IEXC1 is routed to  
IOUT2 and IEXC2 is routed to IOUT1.  
9
RANGE  
SCLK  
Logic Input that Configures the Input Range on the Internal PGA. With RANGE = 0, the full-scale input  
range is ±160 mV; the full-scale input range equals ±2.56 V when RANGE = 1 for a 2.5 V reference.  
10  
Serial Clock Input/Output for Data Transfers from the ADC. When the device is operated in master mode,  
SCLK is an output with one SCLK period equal to one XTAL period. In slave mode, SCLK is generated  
by an external source. In slave mode, all the data can be transmitted on a continuous train of pulses. Alter-  
natively, it can be a noncontinuous clock with the information being transmitted from the AD7783 in  
smaller batches of data. SCLK is Schmitt triggered (slave mode), making the interface suitable for opto-  
isolated applications.  
11  
12  
CS  
Chip Select Input. CS is an active low logic input used to select the AD7783. When CS is low, the PLL  
establishes lock and allows the AD7783 to initiate a conversion. When CS is high, the conversion is aborted,  
DOUT and SCLK are three-stated, the AD7783 enters standby mode, and any conversion result in the  
output shift register is lost.  
DOUT/RDY Serial Data Output/Data Ready Output. DOUT/RDY serves a dual purpose in this interface. When a conver-  
sion is initiated, DOUT/RDY goes high and remains high until the conversion is complete. DOUT/RDY will  
then return low to indicate that valid data is available to be read from the device. In slave mode, this acts as  
an interrupt to the processor, indicating that valid data is available. If data is not read after a conversion,  
DOUT/RDY will go high before the next update occurs. In master mode, DOUT/RDY goes low for at  
least half an SCLK cycle before the device produces SCLKs. When SCLK becomes active, data is output  
on the DOUT/RDY pin. Data is output on the falling SCLK edge and is valid on the rising edge.  
13  
MODE  
The MODE pin selects master or slave mode of operation. When MODE = 0, the AD7783 operates in  
master mode; the AD7783 is configured for slave mode when MODE = 1.  
14  
15  
16  
GND  
VDD  
Ground Reference Point for the AD7783.  
Supply Voltage, 3 V or 5 V Nominal.  
XTAL2  
Output from the 32.768 kHz Crystal Oscillator Inverter.  
–6–  
REV. C  
Typical Performance Characteristics–AD7783  
3.0  
9
8
7
6
5
4
3
2
؎2.56V RANGE  
2.5  
2.0  
V
= 5V  
DD  
V
= 2.5V  
= 25؇C  
REF  
1.5  
1.0  
0.5  
0
T
A
؎160mV RANGE  
1
0
1.0  
1.5  
2.0  
2.5  
3.0  
(V)  
3.5  
4.0  
4.5  
5.0  
V
REF  
TPC 1. Noise Distribution Histogram  
TPC 2. RMS Noise vs. Reference Input  
ADC CIRCUIT INFORMATION  
Overview  
The output rate of the AD7783 (fADC) equals  
fADC = 32.768 ¥ 103 / 69 ¥ 8 ¥ 3  
The AD7783 incorporates a S-D ADC channel, on-chip pro-  
grammable gain amplifier, and on-chip digital filtering intended  
for the measurement of wide dynamic range, low frequency  
signals such as those in weigh-scale, strain gage, pressure trans-  
ducer, or temperature measurement applications.  
(
)
while the settling time equals  
Ê
Ë
ˆ
2
tSETTLE  
=
= 2 ¥ tADC  
Á
˜
¯
This ADC input is buffered and can be programmed to have an  
input voltage range of ±160 mV or ±2.56 V. The input channel  
is configured as a fully differential input. Buffering the input  
channel means that the part can accommodate significant source  
impedances on the analog input and that R, C filtering (for  
noise rejection or RFI reduction) can be placed on the analog  
input if required. The device requires an external reference of  
2.5 V nominal. Figure 3 shows the basic connections required  
to operate the part.  
f
ADC  
Normal-mode rejection is the major function of the digital filter  
on the AD7783. Simultaneous 50 Hz and 60 Hz rejection of  
better than 60 dB is achieved as notches are placed at both 50 Hz  
and 60 Hz. Figure 4 shows the filter rejection.  
0
–20  
POWER  
SUPPLY  
–40  
10F  
0.1F  
–60  
–80  
IN+  
IN–  
–100  
–120  
–140  
–160  
V
DD  
AD7783  
OUT+  
AIN(+)  
AIN(–)  
OUT–  
CS  
CONTROLLER  
DOUT/RDY  
IOUT1  
IOUT2  
SCLK  
10k⍀  
6k⍀  
0
10  
20  
30  
40  
50  
60  
70  
80  
90  
100  
XTAL1  
XTAL2  
FREQUENCY (Hz)  
32.768kHz  
CRYSTAL  
REFIN(+)  
REFIN(–)  
OUTPUT DATA RATE = 19.8Hz  
INPUT BANDWIDTH = 4.74Hz  
50Hz REJECTION = –66dB, 50Hz ؎1Hz REJECTION = –60dB  
60Hz REJECTION = –117dB, 60Hz ؎1Hz REJECTION = –94dB  
GND  
Figure 4. Filter Profile (Filter Notches at Both  
50 Hz and 60 Hz)  
Figure 3. Basic Connection Diagram  
REV. C  
–7–  
AD7783  
NOISE PERFORMANCE  
MASTER MODE (MODE = 0)  
Table I shows the output rms noise and output peak-to-peak  
resolution in bits (rounded to the nearest 0.5 LSB) for the two  
input voltage ranges. The numbers are typical and are generated  
at a differential input voltage of 0 V. The peak-to-peak reso-  
lution figures represent the resolution for which there will be  
no code flicker within a six-sigma limit. The output noise comes  
from two sources. The first is the electrical noise in the semi-  
conductor devices (device noise) used in the implementation of  
the modulator. Secondly, when the analog input is converted  
into the digital domain, quantization noise is added. The device  
noise is at a low level and is independent of frequency. The  
quantization noise starts at an even lower level but rises rapidly  
with increasing frequency to become the dominant noise source.  
In this mode, SCLK is provided by the AD7783. With CS low,  
SCLK becomes active when a conversion is complete and gener-  
ates 24 falling and rising edges. The DOUT/RDY pin, which is  
normally high, goes low to indicate that a conversion is complete.  
Data is output on the DOUT/RDY pin following the SCLK  
falling edge and is valid on the SCLK rising edge. When the  
24-bit word has been output, SCLK idles high until the next  
conversion is complete. DOUT/RDY returns high and will remain  
high until another conversion is available. It then operates as a  
RDY signal again. The part will continue to convert until CS is  
taken high. SCLK and DOUT/RDY are three-stated when CS is  
taken high.  
SLAVE MODE (MODE = 1)  
Table I. Typical Output RMS Noise and  
Peak-to-Peak Resolution vs. Input Range  
In slave mode, the SCLK is generated externally. SCLK must  
idle high between data transfers. With CS low, DOUT/RDY  
goes low when a conversion is complete. Twenty-four SCLK  
pulses are needed to transfer the digital word from the AD7783.  
Twenty-four consecutive pulses can be generated or, alterna-  
tively, the data transfer can be split into batches. This is useful  
when interfacing to a microcontroller that uses 8-bit transfers.  
Data is output following the SCLK falling edge and is valid on  
the SCLK rising edge.  
Input Range  
±160 mV  
±2.56 V  
Noise (mV)  
Peak-to-Peak Resolution (Bits)  
0.65  
16.5  
2.30  
18.5  
DIGITAL INTERFACE  
CIRCUIT DESCRIPTION  
Analog Input Channel  
The AD7783s serial interface consists of four signals: CS,  
SCLK, DOUT/RDY, and MODE. The MODE pin is used to  
select the master/slave mode of operation. When the part is  
configured as a master, SCLK is an output; SCLK is an input  
when slave mode is selected. Data transfers take place with  
respect to this SCLK signal. The DOUT/RDY line is used  
for accessing data from the data register. This pin also functions  
as a RDY line. When a conversion is complete, DOUT/RDY  
goes low to indicate that data is ready to be read from the  
AD7783s data register. It is reset high when a read operation  
from the data register is complete. It also goes high prior to  
the updating of the output register to indicate when not to  
read from the device to ensure that a data read is not attempted  
while the register is being updated. The digital conversion is  
also output on this pin.  
The ADC has one fully differential input channel. It feeds into a  
high impedance input stage of the buffer amplifier. As a result,  
the ADC input can handle significant source impedances and is  
tailored for direct connection to external resistive-type sensors,  
such as strain gages or resistance temperature detectors (RTDs).  
The absolute input voltage range on the ADC input is restricted  
to a range between GND + 100 mV and VDD 100 mV. Care  
must be taken in setting up the common-mode voltage and input  
voltage range so that these limits are not exceeded; otherwise,  
there will be a degradation in linearity and noise performance.  
Programmable Gain Amplifier  
The output from the buffer on the ADC is applied to the input of  
the on-chip programmable gain amplifier (PGA). The PGA gain  
range is programmed via the RANGE pin. With an external 2.5 V  
reference applied, the PGA can be programmed to have a bipolar  
range of ±160 mV (RANGE = 0) or ±2.56 V (RANGE = 1).  
These are the ranges that should appear at the input to the  
on-chip PGA.  
CS is used to select the device and to place the device in standby  
mode. When CS is taken low, the AD7783 is powered up, the  
PLL locks, and the device initiates a conversion. The device will  
continue to convert until CS is taken high. When CS is taken  
high, the AD7783 is placed in standby mode, minimizing the  
current consumption. The conversion is aborted, DOUT and  
SCLK are three-stated, and the result in the data register is lost.  
Bipolar Configuration/Output Coding  
The analog input on the AD7783 accepts bipolar input voltage  
ranges. Signals on the AIN(+) input of the ADC are referenced  
Figure 2 shows the timing diagram for interfacing to the AD7783  
with CS used to decode the part.  
–8–  
REV. C  
AD7783  
to the voltage on the AIN() input. For example, if AIN() is  
2.5 V and the AD7783 is configured for an analog input range  
of ±160 mV, the analog input range on the AIN(+) input is  
2.34 V to 2.66 V (i.e., 2.5 V ± 0.16 V).  
Deriving the reference input voltage across an external resistor  
will mean that the reference input sees a significant external  
source impedance. External decoupling on the REFIN pins  
would not be recommended in this type of circuit configuration.  
The coding is offset binary with a negative full-scale voltage  
resulting in a code of 000 . . . 000, a zero differential voltage  
resulting in a code of 100 . . . 000, and a positive full-scale  
voltage resulting in a code of 111 . . . 111. The output code for  
any analog input voltage can be represented as follows:  
Grounding and Layout  
Since the analog inputs and reference inputs on the ADC are  
differential, most of the voltages in the analog modulator are  
common-mode voltages. The excellent common-mode rejection  
of the part will remove common-mode noise on these inputs.  
The digital filter will provide rejection of broadband noise on  
the power supply, except at integer multiples of the modulator  
sampling frequency. The digital filter also removes noise from  
the analog and reference inputs, provided these noise sources do  
not saturate the analog modulator. As a result, the AD7783 is  
more immune to noise interference than a conventional high  
resolution converter. However, because the resolution of the  
AD7783 is so high, and the noise levels from the AD7783 are so  
low, care must be taken with regard to grounding and layout.  
The printed circuit board that houses the AD7783 should be  
designed such that the analog and digital sections are separated  
and confined to certain areas of the board. A minimum etch  
technique is generally best for ground planes as it gives the best  
shielding.  
Code = 2N -1  
¥
AIN ¥ GAIN / 1.024 ¥V  
+ 1  
(
)
(
)
[
]
REF  
where AIN is the analog input voltage, GAIN is the PGA gain,  
i.e., 1 on the ±2.56 V range and 16 on the ±160 mV range,  
and N = 24.  
Excitation Currents  
The AD7783 also contains two matched 200 mA constant cur-  
rent sources. Both source current from VDD that is directed to  
either the IOUT1 or IOUT2 pins of the device depending on  
the polarity of the IPIN pin. These current sources can be used  
to excite external resistive bridge or RTD sensors.  
Crystal Oscillator  
The AD7783 is intended for use with a 32.768 kHz watch crys-  
tal. A PLL internally locks onto a multiple of this frequency to  
provide a stable 4.194304 MHz clock for the ADC. The modu-  
lator sample rate is the same as the crystal oscillator frequency.  
The start-up time associated with 32.768 kHz crystals is typically  
300 ms. In some cases, it will be necessary to connect capacitors  
on the crystal to ensure that it does not oscillate at overtones of  
its fundamental operating frequency. The values of capacitors will  
vary depending on the manufacturers specifications.  
It is recommended that the AD7783s GND pin be tied to the  
AGND plane of the system. In any layout, it is important that  
the user keep in mind the flow of currents in the system, ensur-  
ing that the return paths for all currents are as close as possible  
to the paths the currents took to reach their destinations. Avoid  
forcing digital currents to flow through the AGND sections of  
the layout.  
The AD7783s ground plane should be allowed to run under  
the AD7783 to prevent noise coupling. The power supply lines  
to the AD7783 should use as wide a trace as possible to provide  
low impedance paths and reduce the effects of glitches on the  
power supply line. Fast switching signals like clocks should be  
shielded with digital ground to avoid radiating noise to other  
sections of the board, and clock signals should never be run  
near the analog inputs. Avoid crossover of digital and analog  
signals. Traces on opposite sides of the board should run at  
right angles to each other. This will reduce the effects of  
feedthrough through the board. A microstrip technique is by far  
the best but is not always possible with a double-sided board. In  
this technique, the component side of the board is dedicated to  
ground planes while signals are placed on the solder side.  
Reference Input  
The AD7783 has a fully differential reference input capability  
for the channel. The common-mode range for differential inputs  
is from GND to VDD. The reference input is unbuffered, and  
therefore excessive R-C source impedances will introduce gain  
errors. The reference voltage REFIN (REFIN(+) REFIN())  
is 2.5 V nominal for specified operation, but the AD7783 is  
functional with reference voltages from 1 V to VDD. In applica-  
tions where the excitation (voltage or current) for the transducer  
on the analog input also drives the reference voltage for the part,  
the effect of the low frequency noise in the excitation source will  
be removed as the application is ratiometric. If the AD7783 is  
used in a nonratiometric application, a low noise reference should  
be used. Recommended reference voltage sources for the AD7783  
include the AD780, REF43, and REF192. It should also be noted  
that the reference inputs provide a high impedance, dynamic load.  
Because the input impedance of each reference input is dynamic,  
resistor/capacitor combinations on these inputs can cause dc gain  
errors, depending on the output impedance of the source that is  
driving the reference inputs. Recommended reference voltage  
sources (e.g., AD780) will typically have low output impedances  
and are, therefore, tolerant to having decoupling capacitors  
on the REFIN(+) without introducing gain errors in the system.  
Good decoupling is important when using high resolution ADCs.  
VDD should be decoupled with 10 mF tantalum in parallel with  
0.1 mF capacitors to GND. To achieve the best from these  
decoupling components, they have to be placed as close as pos-  
sible to the device, ideally right up against the device. All  
logic chips should be decoupled with 0.1 mF ceramic capaci-  
tors to DGND.  
REV. C  
–9–  
AD7783  
OUTLINE DIMENSIONS  
5.10  
5.00  
4.90  
16  
9
8
4.50  
4.40  
4.30  
6.40  
BSC  
1
PIN 1  
1.20  
MAX  
0.15  
0.05  
0.20  
0.09  
0.75  
0.60  
0.45  
8°  
0°  
0.30  
0.19  
0.65  
BSC  
SEATING  
PLANE  
COPLANARITY  
0.10  
COMPLIANT TO JEDEC STANDARDS MO-153-AB  
Figure 1. 16-Lead Thin Shrink Small Outline Package [TSSOP]  
(RU-16)  
Dimensions shown in millimeters  
ORDERING GUIDE  
Model1  
Temperature Range  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
Package Description  
Package Option  
RU-16  
RU-16  
RU-16  
RU-16  
AD7783BRU  
16-Lead Thin Shrink Small Outline Package [TSSOP]  
16-Lead Thin Shrink Small Outline Package [TSSOP]  
16-Lead Thin Shrink Small Outline Package [TSSOP]  
16-Lead Thin Shrink Small Outline Package [TSSOP]  
16-Lead Thin Shrink Small Outline Package [TSSOP]  
Evaluation Board  
AD7783BRU-REEL  
AD7783BRU-REEL7  
AD7783BRUZ  
AD7783BRUZ-REEL7  
EVAL-AD7783EBZ  
RU-16  
1 Z = RoHS Compliant Part.  
REVISION HISTORY  
10/11—Rev. B to Rev. C  
Changes to Figure 2...........................................................................5  
Changes to Ordering Guide...........................................................10  
8/04—Data Sheet Changed from Rev. A to Rev. B.  
Change to Features............................................................................1  
Changes to Ordering Guide.............................................................5  
4/03—Data Sheet Changed from Rev. 0 to Rev. A.  
Change to Specifications ..................................................................2  
Updated Outline Dimensions........................................................10  
Rev. C | Page 10 of 12  
AD7783  
NOTES  
Rev. C | Page 11 of 12  
AD7783  
NOTES  
©2002–2011 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D02702-0-10/11(C)  
Rev. C | Page 12 of 12  

相关型号:

AD7783_17

Read-Only, Pin Configured 24-Bit ADC
ADI

AD7785

3-Channel, Low Noise, Low Power, 20-Bit ⒉-ツ ADC with On-Chip In-Amp and Reference
ADI

AD7785BRUZ

3-Channel, Low Noise, Low Power, 20-Bit ⒉-ツ ADC with On-Chip In-Amp and Reference
ADI

AD7785BRUZ-REEL

3-Channel, Low Noise, Low Power, 20-Bit ⒉-ツ ADC with On-Chip In-Amp and Reference
ADI

AD7787

Low Power, 2-Channel 24-Bit Sigma-Delta ADC
ADI

AD7787-A

Telecom Transformer
COILCRAFT

AD7787BRM

Low Power, 2-Channel 24-Bit Sigma-Delta ADC
ADI

AD7787BRM-REEL

Low Power, 2-Channel 24-Bit Sigma-Delta ADC
ADI

AD7787BRMZ

Low Power, 2-Channel 24-Bit Sigma-Delta ADC
ADI

AD7787BRMZ-RL

Low Power, 2-Channel 24-Bit Sigma-Delta ADC
ADI

AD7787_13

Low Power, 2-Channel 24-Bit Sigma-Delta ADC
ADI

AD7788

Low Power, 16-/24-Bit Sigma-Delta ADC
ADI