AD8244ARMZ [ADI]

Single-Supply, Low Power, Precision FET Input Quad Buffer; 单电源,低功耗,高精度FET输入器Quad Buffer
AD8244ARMZ
型号: AD8244ARMZ
厂家: ADI    ADI
描述:

Single-Supply, Low Power, Precision FET Input Quad Buffer
单电源,低功耗,高精度FET输入器Quad Buffer

文件: 总20页 (文件大小:448K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Single-Supply, Low Power,  
Precision FET Input Quad Buffer  
AD8244  
Data Sheet  
FEATURES  
PIN CONFIGURATION  
AD8244  
Low power  
IN A  
1
2
3
4
5
10 IN D  
250 µA maximum supply current per amplifier  
FET input  
2 pA maximum input bias current at 25°C  
Extremely high input impedance  
Low noise  
13 nV/√Hz voltage noise at 1 kHz  
0.4 µV p-p voltage noise (0.1 Hz to 10 Hz)  
0.8 fA/√Hz current noise at 1 kHz  
High dc precision  
OUT A  
9
8
7
6
OUT D  
–V  
+V  
S
S
OUT B  
IN B  
OUT C  
IN C  
Figure 1.  
3 µV/°C maximum offset drift (B grade)  
3 MHz bandwidth  
Unique pinout  
No leakage from inputs to supply pins  
Provides guarding capability  
Rail-to-rail output  
10  
1
TYPICAL MISMATCH  
BETWEEN ANY  
TWO CHANNELS  
IN-AMP  
1/2  
Single-supply operation  
Input range extends to ground  
Wide supply range  
AD8244  
0.1  
Single-supply: 3 V to 36 V  
Dual-supply: 1.5 V to 18 V  
Available in a compact 10-lead MSOP  
0.01  
0.001  
APPLICATIONS  
10  
100  
1k  
10k  
100k  
Biopotential electrodes  
Medical instrumentation  
High impedance sensor conditioning  
Filters  
FREQUENCY (Hz)  
Figure 2. Gain Matching vs. Frequency  
Photodiode amplifiers  
GENERAL DESCRIPTION  
The AD8244 is a precision, low power, FET input, quad unity-gain  
buffer that is designed to isolate very large source impedances  
from the rest of the signal chain. The 2 pA maximum bias  
current, near zero current noise, and 10 TΩ input impedance  
introduce almost no error, even with source impedance well  
into the megaohms.  
high impedance inputs from the low impedance supplies and  
outputs of the other buffers. This configuration simplifies  
guarding while reducing board space, allowing high performance  
and high density in the same design.  
The AD8244 design is focused on solving problems specific to  
buffers. This includes close channel-to-channel matching which  
allows channels of the AD8244 to be used in differential signal  
chains with minimal error. With its low voltage noise, wide  
supply range, and high precision, the AD8244 is also flexible  
enough to provide high performance anywhere a unity-gain  
buffer is needed, even with low source resistance.  
Many traditional operational amplifier pinouts have a supply  
pin that is next to the noninverting input. A guard trace must be  
routed between these pins to avoid leakage currents much larger  
than the bias current of a FET input op amp. Guard traces can  
be routed between pins for large packages, such as DIP or even  
SOIC; however, the board area consumed by these packages is  
prohibitive for many modern applications. The AD8244 solves  
this problem with a unique pinout that physically separates the  
The AD8244 is specified over the industrial temperature range  
of −40°C to +85°C. It is available in a 10-lead MSOP package.  
Rev. 0  
Document Feedback  
Information furnished by Analog Devices is believed to be accurate and reliable. However, no  
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other  
rightsof third parties that may result fromits use. Specifications subject to change without notice. No  
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.  
Trademarks andregisteredtrademarks are the property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781.329.4700  
Technical Support  
©2013 Analog Devices, Inc. All rights reserved.  
www.analog.com  
 
 
 
 
AD8244  
Data Sheet  
TABLE OF CONTENTS  
Features .............................................................................................. 1  
Guarding...................................................................................... 14  
Input Protection ......................................................................... 15  
Layout Considerations............................................................... 15  
Differential Signal Chains ......................................................... 15  
Low Output Impedance vs. Frequency.................................... 15  
Applications Information .............................................................. 16  
Electrocardiogram (ECG)......................................................... 16  
Filtering........................................................................................ 16  
Photodiode Amplifier................................................................ 17  
Low Noise, JFET Input Buffer .................................................. 18  
Outline Dimensions....................................................................... 19  
Ordering Guide .......................................................................... 19  
Applications....................................................................................... 1  
Pin Configuration............................................................................. 1  
General Description......................................................................... 1  
Revision History ............................................................................... 2  
Specifications..................................................................................... 3  
Absolute Maximum Ratings............................................................ 6  
Thermal Resistance ...................................................................... 6  
ESD Caution.................................................................................. 6  
Pin Configuration and Function Descriptions............................. 7  
Typical Performance Characteristics ............................................. 8  
Theory of Operation ...................................................................... 14  
Overview...................................................................................... 14  
REVISION HISTORY  
10/13—Revision 0: Initial Version  
Rev. 0 | Page 2 of 20  
 
Data Sheet  
AD8244  
SPECIFICATIONS  
+VS = 5 V, VS = 0 V, TA = 25°C, VIN = 0.2 V, RL = 10 kΩ to ground, unless otherwise noted.  
Table 1.  
AD8244A  
AD8244B  
Typ  
Parameter  
Test Conditions/Comments  
Min  
Typ  
Max  
Min  
Max  
Unit  
DC PERFORMANCE  
Offset Voltage  
100  
600  
1.25  
10  
100  
350  
0.675 mV  
5
µV  
Over Temperature  
Average Temperature Coefficient TA = −40°C to +85°C  
TA = −40°C to +85°C  
µV/°C  
Offset Voltage Matching  
Input Bias Current  
Over Temperature  
Input Bias Current Matching  
Over Temperature  
Channel to channel  
800  
10  
150  
500  
2
50  
0.2  
µV  
pA  
pA  
pA  
pA  
0.5  
0.5  
TA = 85°C  
Channel to channel  
TA = 85°C  
0.05  
2
0.05  
2
SYSTEM PERFORMANCE  
Nominal Gain  
1
1
V/V  
%
ppm/°C  
%
System Error1  
VOUT = 0.2 V to 3 V  
0.08  
2
0.10  
0.05  
1
0.08  
Average Temperature Coefficient TA = −40°C to +85°C  
Gain Matching  
NOISE PERFORMANCE  
Voltage Noise  
Channel to channel  
Spectral Density  
Peak-to-Peak  
f = 1 kHz  
f = 0.1 Hz to 10 Hz  
13  
0.4  
13  
0.4  
nV/√Hz  
µV p-p  
2
Current Noise  
Spectral Density  
Peak-to-Peak  
f = 1 kHz  
f = 0.1 Hz to 10 Hz  
0.8  
8
0.8  
8
fA/√Hz  
fA p-p  
DYNAMIC PERFORMANCE  
Small Signal Bandwidth  
Slew Rate  
Settling Time to 0.01%  
INPUT CHARACTERISTICS  
Input Voltage Range2  
Over Temperature  
Input Impedance3  
OUTPUT CHARACTERISTICS  
Output Swing  
Over Temperature  
Output Swing  
Over Temperature  
Short-Circuit Current  
Capacitive Load Drive  
POWER SUPPLY  
−3 dB  
3
0.8  
8
3
0.8  
8
MHz  
V/µs  
µs  
VOUT = 0.2 V to 3 V  
0
0
4
3.5  
0
0
4
3.5  
V
V
TA = −40°C to +85°C  
10||4  
10||4  
TΩ||pF  
RL = 10 kΩ to ground  
TA = −40°C to +85°C  
RL = no load  
0.025  
0.03  
0.025  
0.03  
4.9  
0.025  
0.03  
0.025  
0.03  
4.9  
V
V
V
V
mA  
pF  
4.88  
4.97  
4.95  
4.88  
4.97  
4.95  
TA = −40°C to +85°C  
8
8
200  
200  
Operating Range  
Single supply  
Dual supply  
3
36  
18  
3
36  
18  
V
V
1.5  
1.5  
Power Supply Rejection  
Supply Current per Amplifier  
Over Temperature  
VIN = 2.5 V, +VS = 4.5 V to 5.5 V  
IOUT = 0 mA  
TA = −40°C to +85°C  
80  
180  
80  
180  
dB  
µA  
µA  
250  
300  
250  
300  
TEMPERATURE RANGE  
Specified Performance  
−40  
+85  
−40  
+85  
°C  
1 Error as a percentage of the measurement. This includes the effects of open-loop gain and common-mode rejection ratio.  
2 The inputs of the AD8244 can go up to the positive supply; however, the input range is derated because error increases near the positive supply as the input  
transistors start to saturate. The inputs also maintain high impedance when driven slightly below ground.  
3 For more information on the input impedance, see Figure 24 and Figure 37.  
Rev. 0 | Page 3 of 20  
 
 
AD8244  
Data Sheet  
VS = 5 V, TA = 25°C, VIN = 0 V, RL = 10 kΩ, unless otherwise noted.  
Table 2.  
AD8244A  
Typ  
AD8244B  
Typ  
Parameter  
Test Conditions/Comments  
Min  
Max  
Min  
Max  
Unit  
DC PERFORMANCE  
Offset Voltage  
Over Temperature  
Average Temperature Coefficient TA = −40°C to +85°C  
Offset Voltage Matching  
Input Bias Current  
100  
600  
1.25  
10  
800  
10  
100  
350  
0.675  
5
500  
2
µV  
TA = −40°C to +85°C  
mV  
µV/°C  
µV  
Channel to channel  
0.5  
0.5  
pA  
Over Temperature  
TA = 85°C  
150  
50  
pA  
Input Bias Current Matching  
Over Temperature  
Channel to channel  
TA = 85°C  
0.05  
2
0.05  
2
0.2  
pA  
pA  
SYSTEM PERFORMANCE  
Nominal Gain  
1
1
V/V  
%
ppm/°C  
%
ppm  
System Error1  
VOUT = −3 V to +3 V  
0.05  
2
0.08  
0.03  
1
0.05  
Average Temperature Coefficient TA = −40°C to +85°C  
Gain Matching  
Nonlinearity  
Channel to channel  
VOUT = −3 V to +3 V  
20  
20  
NOISE PERFORMANCE  
Voltage Noise  
Spectral Density  
Peak-to-Peak  
f = 1 kHz  
f = 0.1 Hz to 10 Hz  
13  
0.4  
13  
0.4  
nV/√Hz  
µV p-p  
2
Current Noise  
Spectral Density  
Peak-to-Peak  
f = 1 kHz  
f = 0.1 Hz to 10 Hz  
0.8  
8
0.8  
8
fA/√Hz  
fA p-p  
DYNAMIC PERFORMANCE  
Small Signal Bandwidth  
Slew Rate  
Settling Time to 0.01%  
INPUT CHARACTERISTICS  
Input Voltage Range2  
Over Temperature  
Input Impedance3  
OUTPUT CHARACTERISTICS  
Output Swing  
−3 dB  
3.3  
0.8  
14  
3.3  
0.8  
14  
MHz  
V/µs  
µs  
VOUT = −3 V to +3 V  
−5  
–5  
+4  
+3.5  
−5  
–5  
+4  
+3.5  
V
V
TA = −40°C to +85°C  
10||4  
10||4  
TΩ||pF  
RL = 10 kΩ  
−4.9  
+4.9  
−4.9  
+4.9  
V
Over Temperature  
Output Swing  
Over Temperature  
Short-Circuit Current  
Capacitive Load Drive  
POWER SUPPLY  
TA = −40°C to +85°C  
RL = no load  
TA = −40°C to +85°C  
–4.88  
−4.975  
–4.95  
+4.88  
+4.97  
+4.95  
–4.88  
−4.975  
–4.95  
+4.88  
+4.97  
+4.95  
V
V
V
mA  
pF  
10  
10  
200  
200  
Operating Range  
Single supply  
Dual supply  
VS = 3 V to 18 V  
IOUT = 0 mA  
3
36  
18  
3
1.5  
80  
36  
18  
V
V
dB  
µA  
µA  
1.5  
Power Supply Rejection  
Supply Current per Amplifier  
Over Temperature  
90  
180  
90  
180  
250  
300  
250  
300  
TA = −40°C to +85°C  
TEMPERATURE RANGE  
Specified Performance  
TA  
−40  
+85  
−40  
+85  
°C  
1 Error as a percentage of the measurement. This includes the effects of open-loop gain and common-mode rejection ratio.  
2 The inputs of the AD8244 can go up to the positive supply; however, the input range is derated because error increases near the positive supply as the input  
transistors start to saturate.  
3 For more information on the input impedance, see Figure 24 and Figure 37.  
Rev. 0 | Page 4 of 20  
 
Data Sheet  
AD8244  
VS = 15 V, TA = 25°C, VIN = 0 V, RL = 10 kΩ, unless otherwise noted.  
Table 3.  
AD8244A  
Typ  
AD8244B  
Typ  
Parameter  
Test Conditions/Comments  
Min  
Max  
Min  
Max  
Unit  
DC PERFORMANCE  
Offset Voltage  
100  
600  
1.25  
10  
800  
10  
100  
350  
0.545  
3
500  
3
µV  
Over Temperature  
Average Temperature Coefficient  
Offset Voltage Matching  
Input Bias Current  
Over Temperature  
Input Bias Current Matching  
Over Temperature  
SYSTEM PERFORMANCE  
Nominal Gain  
TA = −40°C to +85°C  
TA = −40°C to +85°C  
Channel to channel  
mV  
µV/°C  
µV  
pA  
pA  
0.9  
0.9  
TA = 85°C  
Channel to channel  
TA = 85°C  
150  
100  
0.2  
0.05  
2
0.05  
2
pA  
pA  
1
1
V/V  
%
ppm/°C  
%
ppm  
System Error1  
Average Temperature Coefficient  
Gain Matching  
VOUT = −10 V to +10 V  
TA = −40°C to +85°C  
Channel to channel  
VOUT = −10 V to +10 V  
0.03  
2
0.05  
0.008  
1
0.01  
Nonlinearity  
5
5
NOISE PERFORMANCE  
Voltage Noise  
Spectral Density  
Peak-to-Peak  
f = 1 kHz  
f = 0.1 Hz to 10 Hz  
13  
0.4  
13  
0.4  
nV/√Hz  
µV p-p  
Current Noise  
Spectral Density  
Peak-to-Peak  
f = 1 kHz  
f = 0.1 Hz to 10 Hz  
0.8  
8
0.8  
8
fA/√Hz  
fA p-p  
DYNAMIC PERFORMANCE  
Small Signal Bandwidth  
Slew Rate  
Settling Time to 0.01%  
INPUT CHARACTERISTICS  
Input Voltage Range2  
Over Temperature  
Input Impedance3  
OUTPUT CHARACTERISTICS  
Output Swing  
Over Temperature  
Output Swing  
Over Temperature  
Short-Circuit Current  
Capacitive Load Drive  
POWER SUPPLY  
−3 dB  
3.6  
0.8  
18  
3.6  
0.8  
18  
MHz  
V/µs  
µs  
VOUT = −10 V to +10 V  
−15  
–15  
+14  
+13.5  
−15  
–15  
+14  
+13.5  
V
V
TA = −40°C to +85°C  
10||4  
10||4  
TΩ||pF  
RL = 10 kΩ  
TA = −40°C to +85°C  
RL = no load  
−14.87  
–14.84  
−14.95  
–14.93  
+14.87 −14.87  
+14.84 –14.84  
+14.95 −14.95  
+14.93 –14.93  
+14.87  
+14.84  
+14.95  
+14.93  
V
V
V
V
mA  
pF  
TA = −40°C to +85°C  
20  
20  
200  
200  
Operating Range  
Single supply  
Dual supply  
3
36  
18  
3
36  
18  
V
V
1.5  
1.5  
Power Supply Rejection  
Supply Current per Amplifier  
Over Temperature  
VS = 3 V to 18 V  
IOUT = 0 mA  
TA = −40°C to +85°C  
90  
180  
80  
90  
180  
dB  
µA  
µA  
250  
300  
250  
300  
TEMPERATURE RANGE  
Specified Performance  
TA  
−40  
+85  
−40  
+85  
°C  
1 Error as a percentage of the measurement. This includes the effects of open-loop gain and common-mode rejection ratio.  
2 The inputs of the AD8244 can go up to the positive supply; however, the input range is derated because error increases near the positive supply as the input  
transistors start to saturate.  
3 For more information on the input impedance, see Figure 24 and Figure 37.  
Rev. 0 | Page 5 of 20  
 
AD8244  
Data Sheet  
ABSOLUTE MAXIMUM RATINGS  
Table 4.  
Stresses above those listed under Absolute Maximum Ratings  
may cause permanent damage to the device. This is a stress  
rating only; functional operation of the device at these or any  
other conditions above those indicated in the operational  
section of this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods may affect  
device reliability.  
Parameter  
Rating  
Supply Voltage  
18 V  
Output Short-Circuit Current Duration  
Maximum Voltage at IN x or OUT x1  
Minimum Voltage at IN x or OUT x1  
Storage Temperature Range  
Operating Temperature Range  
Maximum Junction Temperature  
ESD  
Indefinite  
+VS + 0.3 V  
−VS − 0.3 V  
−65°C to +150°C  
−40°C to + 85°C  
150°C  
THERMAL RESISTANCE  
θJA is specified for the worst-case conditions, that is, a device  
soldered in a circuit board for surface-mount packages.  
Human Body Model (HBM)  
Charged Device Model (CDM)  
Machine Model (MM)  
3 kV  
1.25 kV  
100 V  
Table 5. Thermal Resistance  
Package Type  
θJA  
Unit  
10-Lead MSOP  
152  
°C/W  
1 For voltages beyond these limits, use input protection resistors. See the  
Input Protection section for more information.  
ESD CAUTION  
Rev. 0 | Page 6 of 20  
 
 
 
 
Data Sheet  
AD8244  
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS  
IN A  
1
2
3
4
5
10 IN D  
OUT A  
9
8
7
6
OUT D  
–V  
AD8244  
TOP VIEW  
(Not to Scale)  
+V  
S
S
OUT B  
IN B  
OUT C  
IN C  
Figure 3. Pin Configuration  
Table 6. Pin Function Description  
Pin Number Mnemonic Description  
1
2
3
4
5
6
7
8
9
10  
IN A  
OUT A  
+VS  
OUT B  
IN B  
IN C  
OUT C  
−VS  
OUT D  
IN D  
Channel A Input  
Channel A Output  
Positive Supply Voltage  
Channel B Output  
Channel B Input  
Channel C Input  
Channel C Output  
Negative Supply Voltage  
Channel D Output  
Channel D Input  
Rev. 0 | Page 7 of 20  
 
AD8244  
Data Sheet  
TYPICAL PERFORMANCE CHARACTERISTICS  
VS = 5 V, TA = 25°C, VIN = 0 V, RL = 10 kΩ, unless otherwise noted.  
50  
40  
30  
20  
10  
0
40  
30  
20  
10  
0
–400  
–200  
0
200  
400  
600  
–800 –600 –400 –200  
0
200  
400  
600  
800  
OFFSET VOLTAGE MATCHING (µV)  
OFFSET VOLTAGE (µV)  
Figure 4. Typical Distribution of Offset Voltage  
Figure 7. Typical Distribution of Offset Voltage Matching  
12  
10  
8
V
= ±3V  
IN  
V
= ±15V  
= –40°C TO +85°C  
40  
35  
30  
25  
20  
15  
10  
5
S
T
A
6
4
2
0
–300  
0
–200  
–100  
0
100  
200  
300  
–10 –9 –8 –7 –6 –5 –4 –3 –2 –1  
0 1 2 3 4 5 6 7 8 9 10  
SYSTEM ERROR (µV/V)  
OFFSET VOLTAGE DRIFT (µV/°C)  
Figure 8. Typical Distribution of System Error  
Figure 5. Typical Distribution of Offset Voltage Drift  
25  
20  
15  
10  
5
50  
40  
30  
20  
10  
V
= ±3V TO ±18V  
S
0
–40  
0
–20  
0
20  
40  
60  
80  
–0.60  
–0.55  
–0.50  
–0.45  
–0.40  
–0.35  
PSRR (µV/V)  
INPUT BIAS CURRENT (pA)  
Figure 6. Typical Distribution of Input Bias Current  
Figure 9. Typical Distribution of Power Supply Rejection Ratio (PSRR)  
Rev. 0 | Page 8 of 20  
 
Data Sheet  
AD8244  
10  
120  
110  
100  
90  
REPRESENTATIVE SAMPLE  
5
–PSRR  
= ±5V  
+PSRR  
= ±5V  
V
S
V
S
V
= 0V  
IN  
V
= 0V  
IN  
0
80  
+PSRR, SINGLE SUPPLY  
–5  
70  
+V = +5V, –V = GND  
S
S
V
= +2.5V  
IN  
V
V
= +3V  
= +5V  
= ±5V  
= ±15V  
60  
S
S
S
S
–10  
V
50  
V
40  
–15  
30  
–20  
1k  
20  
0.1  
10k  
100k  
1M  
1
10  
100  
1k  
10k  
FREQUENCY (Hz)  
FREQUENCY (Hz)  
Figure 10. Gain vs. Frequency  
Figure 13. PSRR vs. Frequency  
10  
10  
1
TYPICAL MISMATCH  
BETWEEN ANY  
TWO CHANNELS  
C
= 100pF  
L
5
0
IN-AMP  
1/2  
AD8244  
0.1  
–5  
V
V
V
V
= +3V  
= +5V  
= ±5V  
= ±15V  
S
S
S
S
–10  
–15  
–20  
0.01  
0.001  
1k  
10k  
100k  
1M  
10  
100  
1k  
10k  
100k  
FREQUENCY (Hz)  
FREQUENCY (Hz)  
Figure 14. Gain Matching vs. Frequency  
Figure 11. Gain vs. Frequency, CL = 100 pF  
10  
1
1k  
100  
10  
TYPICAL MISMATCH  
BETWEEN ANY  
TWO CHANNELS  
IN-AMP  
1/2  
0.1  
AD8244  
0.01  
1
0.001  
0.1  
10  
100  
1k  
10k  
100k  
1M  
10  
100  
1k  
10k  
100k  
FREQUENCY (Hz)  
FREQUENCY (Hz)  
Figure 15. Gain Matching vs. Frequency, 1 kΩ Source Imbalance  
Figure 12. Output Impedance vs. Frequency  
Rev. 0 | Page 9 of 20  
 
AD8244  
Data Sheet  
1k  
100  
10  
15  
10  
5
V
= ±5V  
REPRESENTATIVE SAMPLE  
S
I
+
SHORT  
0
1
–5  
–10  
–15  
I
SHORT  
0.1  
0.01  
–40  
–20  
0
20  
40  
60  
80  
–40  
–20  
0
20  
40  
60  
80  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
Figure 16. Input Bias Current vs. Temperature  
Figure 19. Short-Circuit Current vs. Temperature  
+V  
100  
S
REPRESENTATIVE SAMPLES NORMALIZED AT 25°C  
–50  
80  
60  
V
= ±3V  
IN  
–100  
–150  
–200  
–40°C  
+25°C  
+85°C  
40  
R
= 100kΩ  
L
20  
0
+200  
+150  
+100  
+50  
–20  
–40  
–60  
–80  
–100  
–V  
S
0
3
6
9
12  
15  
18  
–40  
–20  
0
20  
40  
60  
80  
SUPPLY VOLTAGE (±V )  
TEMPERATURE (°C)  
S
Figure 17. System Error vs. Temperature, Normalized at 25°C  
Figure 20. Output Voltage Swing vs. Supply Voltage, RL = 100 kΩ  
240  
+V  
S
–0.1  
–0.2  
–0.3  
–0.4  
220  
200  
180  
160  
140  
120  
100  
–40°C  
+25°C  
+85°C  
R
= 10kΩ  
L
V
= ±15V  
V
S
= +5V  
S
+0.4  
+0.3  
+0.2  
+0.1  
–V  
S
–40  
–20  
0
20  
40  
60  
80  
0
3
6
9
12  
15  
18  
TEMPERATURE (°C)  
SUPPLY VOLTAGE (±V )  
S
Figure 18. Supply Current vs. Temperature  
Figure 21. Output Voltage Swing vs. Supply Voltage, RL = 10 kΩ  
Rev. 0 | Page 10 of 20  
Data Sheet  
AD8244  
5
25  
20  
15  
10  
5
REPRESENTATIVE SAMPLE  
= ±15V  
4
V
S
3
2
1
–40°C  
+25°C  
+85°C  
0
0
R
R
= 100kΩ  
= 10kΩ  
L
L
–5  
–10  
–15  
–20  
–1  
–2  
–3  
–4  
–25  
–5  
100  
1k  
10k  
100k  
1M  
10  
8  
6  
4
2  
0
2
4
6
8
10  
OUTPUT VOLTAGE (V)  
LOAD RESISTANCE (Ω)  
Figure 22. Output Voltage Swing vs. Load Resistance  
Figure 25. Nonlinearity, VS = 15 V  
+V  
100  
80  
S
REPRESENTATIVE SAMPLE  
= ±5V  
–0.2  
–0.4  
–0.6  
–0.8  
V
S
60  
40  
20  
–40°C  
+25°C  
+85°C  
0
R
R
= 100kΩ  
= 10kΩ  
L
L
–20  
–40  
–60  
–80  
–100  
+0.8  
+0.6  
+0.4  
+0.2  
–V  
S
10µ  
100µ  
1m  
10m  
–3  
–2  
–1  
0
1
2
3
OUTPUT VOLTAGE (V)  
OUTPUT CURRENT (A)  
Figure 26. Nonlinearity, VS = 5 V  
Figure 23. Output Voltage Swing vs. Output Current  
1k  
100  
10  
10  
8
6
4
2
V
= ±15V  
S
0
V
= ±5V  
0
S
1
–2  
–15  
0.1  
1
10  
100  
1k  
10k  
–10  
–5  
5
10  
15  
FREQUENCY (Hz)  
INPUT VOLTAGE (V)  
Figure 27. Voltage Noise Spectral Density vs. Frequency  
Figure 24. Input Bias Current vs. Input Voltage  
Rev. 0 | Page 11 of 20  
 
AD8244  
Data Sheet  
30  
25  
20  
15  
10  
5
V
= ±15V  
S
V
= ±5V  
= +5V  
S
V
S
1s/DIV  
200nV/DIV  
0
100  
1k  
10k  
100k  
1M  
FREQUENCY (Hz)  
Figure 28. 0.1 Hz to 10 Hz Voltage Noise  
Figure 31. Large Signal Frequency Response  
5
4
V
= ±15V  
S
3
2
5V/DIV  
1
18.4µs TO 0.01%  
0
–1  
–2  
–3  
–4  
–5  
0.002%/DIV  
50μs/DIV  
0
10  
20  
30  
40  
50  
60  
70  
80  
WARM-UP TIME (Seconds)  
Figure 29. Change in Offset Voltage vs. Warm-Up Time  
Figure 32. Large Signal Pulse Response and Settling Time,  
RL = 10 kΩ, CL = 100 pF  
40  
V
V
= ±5V  
IN  
S
= ±5.5V  
35  
30  
25  
20  
15  
10  
5
SETTLED TO 0.01%  
INPUT VOLTAGE  
OUTPUT VOLTAGE  
1ms/DIV  
2V/DIV  
0
2
4
6
8
10  
12  
14  
16  
18  
20  
STEP SIZE (V)  
Figure 30. No Phase Reversal  
Figure 33. Settling Time vs. Step Size, RL = 10 kΩ, CL = 100 pF  
Rev. 0 | Page 12 of 20  
Data Sheet  
AD8244  
–20  
–40  
TYPICAL CHANNEL-TO-CHANNEL ISOLATION  
CHANNEL A FULLY DRIVEN  
R
= 10kΩ  
L
–60  
–80  
–100  
–120  
–140  
–160  
20mV/DIV  
4µs/DIV  
10  
100  
1k  
10k  
100k  
FREQUENCY (Hz)  
Figure 36. Channel Isolation vs. Frequency  
Figure 34. Small Signal Pulse Response, RL = 10 kΩ, CL = 100 pF  
5.0  
4.8  
4.6  
4.4  
4.2  
4.0  
3.8  
3.6  
3.4  
3.2  
INPUT CAPACITANCE DOES NOT DEPEND  
ON NEGATIVE SUPPLY VOLTAGE  
C
C
C
= NO LOAD  
= 100pF  
= 200pF  
L
L
L
25mV/DIV  
4µs/DIV  
3.0  
–16  
–14  
–12  
–10  
–8  
–6  
–4  
–2  
+V  
S
V
(V) REFERRED TO +V  
IN  
S
Figure 35. Small Signal Pulse Response with Various Capacitive Loads,  
RL = No Load  
Figure 37. Input Capacitance vs. Input Voltage (VIN) Referred to +VS  
Rev. 0 | Page 13 of 20  
 
 
AD8244  
Data Sheet  
THEORY OF OPERATION  
+V  
S
+V  
–V  
S
OUT  
+V  
S
500Ω  
S
IN  
–V  
S
–V  
S
Figure 38. Simplified Schematic  
of these op amps is to route the guard trace between the input  
pin and the supply pin. Traces can be routed between pins for  
large packages, such as DIP or even SOIC; however, the board  
area consumed by these packages is prohibitive for many  
modern applications.  
OVERVIEW  
The AD8244 is a precision, quad, FET input, unity-gain buffer  
that is designed to isolate very large source impedances from  
the rest of the signal chain. N-channel JFETs are used as the  
input transistors to provide a low offset (350 µV maximum),  
low noise (13 nV/√Hz typical), high impedance (more than  
10 TΩ) input stage that operates right down to the negative supply  
voltage. Using a new drift trimming method, the B grade AD8244  
is able to achieve very low offset voltage over temperature  
(0.545 mV maximum), and it introduces minimal system error  
over temperature. The AD8244 design is optimized for high  
precision applications, such as buffers for biopotential electrodes,  
where it is important that buffers have very high impedance  
inputs and channels that match closely. Because the AD8244  
fits into a 10-lead package, whereas a quad op amp requires a  
minimum of 14 leads, routing space is reduced and parasitics  
from the feedback traces are eliminated. Furthermore, the  
flexible design and the high channel density of the AD8244  
allow it to be used in the signal chain anywhere a unity-gain  
buffer is needed.  
LARGE FOOTPRINT  
PACKAGES  
SMALL FOOTPRINT  
PACKAGES  
SINGLE  
OP AMP  
1
2
3
4
8
7
6
5
SINGLE  
OP AMP  
1
2
3
4
8
7
6
5
–IN  
+IN  
–IN  
+IN  
+V  
+V  
S
GUARD  
GUARD  
INPUT  
S
OUT  
INPUT  
OUT  
–V  
S
GUARD  
GUARD  
–V  
S
*LEAKAGE PATH FROM +IN TO –V  
S
CAUSES LARGE INPUT CURRENT  
Figure 39. Single Op Amp Guarding Patterns  
The AD8244 solves this problem with a unique pinout that  
naturally isolates the high impedance inputs from the low  
impedance nodes, such as the supplies and outputs of the other  
buffers. Additionally, the buffers of the AD8244 can be used to  
guard their own inputs, reducing the voltage gradient seen by the  
input to only the low offset voltage of the buffer. The AD8244  
facilitates this by making guard traces easy to route without the  
need for traces to go between pins.  
GUARDING  
When using low input bias current FET input amplifiers,  
designers must pay careful attention to voltage gradients from  
the input node to adjacent conductors on the board. These  
gradients can create leakage currents that overwhelm the input  
impedance and bias current performance of the FET input.  
These leakage currents get much worse with contamination,  
humidity, and temperature. Guarding techniques can be used to  
protect against parasitic leakage currents by greatly reducing the  
voltage gradient seen by the input node. Physically, a guard is a  
low impedance conductor that surrounds a high impedance  
node and is raised to the voltage of that node. It serves to buffer  
leakage by diverting it away from the sensitive node and into  
the low impedance guard. A complication results from the fact  
that many traditional op amp pinouts place a supply pin next to  
the noninverting input. The only way to guard the input of one  
GUARD TRACE SURROUNDS INPUT NODE  
FROM SENSOR  
IN A  
IN A  
1
2
3
OUT A  
GUARD TRACE  
OUT A  
SOLDER MASK REMOVED  
AD8244  
+V  
S
Figure 40. Guarding with the AD8244  
Rev. 0 | Page 14 of 20  
 
 
 
Data Sheet  
AD8244  
INPUT PROTECTION  
DIFFERENTIAL SIGNAL CHAINS  
All terminals of the AD8244 are protected against ESD. In  
addition, the input structure allows for dc overload conditions  
up to a diode drop above the positive supply and a diode drop  
below the negative supply. Voltages more than a diode drop beyond  
the supplies cause the ESD diodes to conduct and enable current  
to flow through the diode. Therefore, use an external resistor in  
series with each of the inputs to limit current for voltages beyond  
the supplies. In either scenario, the AD8244 input safely handles  
a continuous 6 mA current at room temperature.  
The AD8244 can be used to buffer the inputs of difference  
amplifiers and instrumentation amplifiers to take advantage of  
qualities of the JFET input. In applications such as these, which  
use two channels of the AD8244 to buffer the positive and negative  
of a differential signal path, it is the mismatch between the  
channels, rather than the absolute error, that introduces error  
into the system. The AD8244 is designed so that the channels  
closely match and can be used in differential circuits with  
excellent results. Channel-to-channel matching errors are  
specified to aid in the design process. When driving the inputs  
of an instrumentation amplifier, difference amplifier, or other  
differential input circuit, the gain matching from channel to  
channel defines the common-mode rejection ratio (CMRR)  
error introduced to the system by the AD8244. The unit  
conversion is as follows:  
For applications where the AD8244 encounters extreme overload  
voltages, as in cardiac defibrillators, use external series resistors  
and low leakage diode clamps, such as FJH1100 or BAV199L.  
LAYOUT CONSIDERATIONS  
The inputs of the AD8244 buffers are extremely high impedance.  
Shunt impedances from leakage resistance and parasitic  
capacitance in the printed circuit board (PCB) layout can severely  
degrade the performance of the JFET input. If a buffer output is  
used to surround the corresponding input node, leakage  
resistance and parasitic capacitance from the layout can be kept  
extremely low. Remove solder mask from the guard traces to  
guard against surface leakage due to contamination. In addition to  
the guard traces on the primary side, route a guard trace around  
any vias in the input net on the other side of the board as well.  
Keep the parasitic capacitance seen by the output small to  
maintain the optimum step response. Amplifiers used in the same  
signal path, such as buffering the voltage for two inputs of an in-  
amp or difference amplifier, must have matched impedance in  
the input traces. This includes matched length and symmetrical  
traces. Place any input resistors close to the AD8244 inputs to  
avoid interaction with trace parasitics. If one of the channels is  
not in use, connect the input to a voltage that is within its linear  
range to avoid overdrive conditions that can interfere with other  
channels. Leave the output unconnected. Place decoupling  
capacitors, such as 0.1 µF, near the AD8244. Larger capacitors,  
such as 10 µF, can be used farther away from the device.  
CMRR (dB) = 20 × log10(100/Gain Matching (%))  
The JFET pinch-off voltage can vary from channel to channel  
and cause additional mismatch when the JFET begins to saturate  
near the positive rail. The CMRR error is minimized by keeping  
the input voltage away from the positive input range limit. Because  
the input impedance is very high, the CMRR achieved in  
differential systems stays high, even with large or mismatched  
source resistance. See the Typical Performance Characteristics  
section for more information.  
LOW OUTPUT IMPEDANCE vs. FREQUENCY  
The closed-loop output impedance of the AD8244 increases at  
higher frequencies when the loop gain is reduced, as shown in  
Figure 12. The AD8244 drives 200 pF directly with slight  
ringing, as shown in Figure 35. By placing a small resistor in  
series with the output, the capacitive load drive of the AD8244  
can be increased. For applications that need the AD8244 input  
performance and very low output impedance over frequency,  
such as driving a cable shield, a switching load, or a large  
amount of capacitance at high frequencies, an op amp can be  
added in a configuration, such as the one in Figure 41. This  
configuration takes advantage of the op amp output impedance  
at low frequencies, and the load capacitor reduces the output  
impedance at high frequencies. Typically, RO × CL is approximately  
equal to RF × CF.  
1/4  
AD8244  
R
O
R
S
V
A1  
OUT  
C
L
V
IN  
C
R
F
F
Figure 41. Adding an Op Amp for Low Output Impedance  
Rev. 0 | Page 15 of 20  
 
 
 
 
 
AD8244  
Data Sheet  
APPLICATIONS INFORMATION  
Sallen-Key Low-Pass Filter  
ELECTROCARDIOGRAM (ECG)  
C
1
In an ECG system, mismatches between the source impedance  
of different leads, working against the input impedance of the  
front-end amplifier, can create unbalanced resistor dividers  
that potentially reduce the system CMRR. When presented to  
a moderately high input impedance amplifier, the combined  
impedance of the skin, electrolyte, electrodes, and the protection  
resistors can be enough to cause power line noise pickup, current  
noise issues, and signal division. Dry electrode systems, which  
are becoming increasingly common and have significantly higher  
source impedance, are especially sensitive to these errors. Typically,  
a high input impedance, low bias current, FET input op amp is  
used to buffer the electrode signal before it is presented to an  
instrumentation amplifier. This buffer solves the majority of  
these problems; however, when an instrument is in the field, it  
can be subject to dust pickup and humidity. If the op amp input  
is not guarded, these environmental factors can create unwanted  
leakage currents that bring back the previous issues from input  
impedance that is not sufficiently high. The AD8244 is configured  
to make it simple to guard the inputs from parasitic resistance and  
capacitance while it also drives the instrumentation amplifier  
inputs, creating a more robust design, while saving power and  
board space. The CMRR of the AD8244 driving an instrumentation  
amplifier initially depends on the gain matching for the chosen  
supplies and voltage range, as well as the instrumentation  
amplifier used, but it can be improved with design techniques  
such as right leg drive (RLD) or digital filtering.  
1/4  
R
R
1
2
V
OUT  
AD8244  
C
2
V
IN  
Figure 42. Sallen-Key Low-Pass Filter  
The following equations describe the corner frequency, fC, and  
quality factor, Q, for the low-pass filter case of the Sallen-Key  
topology, shown in Figure 42:  
fC = 1/(2π R1× R2×C1×C2  
)
Q = ( R1× R2×C1×C2 )/(C2 × (R1 + R2))  
For an example of a design with this topology, choose a filter  
where Q = 0.707 and R1 = R2 = R. This requires that C1 = 2 × C2.  
The corner frequency equation can now be simplified to  
fC = 1/(2π × R × C2 × √2)  
If an available capacitor, such as 1 nF, is chosen for C2, R can be  
written in terms of the desired cutoff frequency:  
R = 1/(2√2 × π × 1 nF × fC) = 112.5 MΩ × Hz (that is,  
R = 750 kΩ for fC = 150 Hz)  
Sallen-Key High-Pass Filter  
FILTERING  
R
1
In filtering applications, it is generally recommended to use  
capacitors such as C0G or NP0 ceramics for distortion and  
dielectric absorption performance. These types of capacitors  
do not have a high volumetric efficiency and are available in  
values up to the tens of nanofarads, depending on the case size  
and voltage rating. For a given cutoff frequency, using smaller  
capacitors requires larger resistor values. At low frequencies  
where the resistor values become very large, the bias current of  
a typical op amp can introduce significant offsets and additional  
noise. The subpicoampere bias current of the AD8244 allows  
resistor values in the tens of megaohms with no additional error  
while providing an excellent low power, small footprint solution  
for filter design. Between the four channels of the AD8244, a  
filter with more than eight poles can be implemented while  
using less space than the same filter with a quad op amp.  
C
C
2
1/4  
1
V
OUT  
AD8244  
R
2
V
IN  
Figure 43. Sallen-Key High-Pass Filter  
The high-pass filter case of the Sallen-Key topology has the  
same corner frequency equation as the low-pass filter. However,  
the equation for Q changes to  
Q = ( R1× R2×C1×C2 )/(R1 × (C1 + C2))  
In this case, a Q of 0.707 is achieved with C1 = C2 = C, and R1 =  
½ R2, which is a symmetrical result to the low-pass filter case.  
The corner frequency then simplifies to  
fC = 1/(√2 × π × R2 × C)  
For a low corner frequency, a larger available capacitor such as  
22 nF can be chosen, yielding the following expression for R2:  
R2 = 10.2 MΩ × Hz (that is, a 0.5 Hz filter requires  
R1 = 10 MΩ and R2 = 20 MΩ)  
Rev. 0 | Page 16 of 20  
 
 
 
 
Data Sheet  
AD8244  
20  
10  
Twin-T Notch Filter  
C = 7500pF  
60Hz: R = 375kΩ  
50Hz: R = 422kΩ  
R
0
R
1/4  
–10  
–20  
–30  
–40  
–50  
–60  
–70  
–80  
V
OUT  
AD8244  
–26dB FROM 57Hz TO 63Hz  
2C  
(1 – K) × R'  
1/4  
AD8244  
V
IN  
R/2  
K × R'  
SINGLE STAGE NOTCH  
TWO STAGE CASCADED NOTCH  
C
C
Figure 44. Twin-T Notch Filter  
10  
100  
1k  
The following equations describe the parameters of the Twin-T  
notch filter with active feedback shown in Figure 44:  
FREQUENCY (Hz)  
Figure 45. Cascading Notch Filters  
fO = 1/(2πRC)  
PHOTODIODE AMPLIFIER  
Q = 0.25/(1 − K)  
Photodiodes in precision circuits are typically measured in  
photovoltaic mode, in which there is no reverse bias voltage.  
Two benefits to this measurement mode are that there is no dark  
current, and the output is linearly related to the light intensity.  
However, in photovoltaic mode, the signal current can be very  
small, requiring a high gain transimpedance amplifier (TIA).  
There are a limited number of amplifiers suited for building  
TIAs for measuring photodiodes or other low current sensors,  
which can make it difficult to achieve high performance. Using an  
AD8244 as the interface to the photodiode eliminates the need  
for a low bias current op amp, allowing optimization of other  
parameters, such as precision, slew rate, output drive, board  
space, and cost. As with any composite amplifier, it is important  
to pay special attention to stability. The unity-gain crossover  
frequency of the op amp must be less than the AD8244 bandwidth  
for this configuration to be unity-gain stable. The noise gain of  
the op amp varies with the shunt resistance of the diode, which  
is temperature dependent.  
where K is an attenuation factor from 0 to 1, as shown in Figure 44.  
A K of either 0 or 1 can be achieved with only one buffer.  
One of the best things about this filter is that fO and Q are  
independent, which allows for easy tuning of filter characteristics.  
However, designers use the Twin-T notch filter sparingly in  
production designs because of its sensitivity to component  
tolerances, which affect both the depth and the frequency of the  
notch. Reducing the Q is one way to ensure that the desired  
frequency has sufficient attenuation independent of component  
variance and drift; however, reducing the Q also linearly increases  
the distance between the pass bands. The notch depth can be  
improved and the stop-band width decreased simultaneously by  
cascading multiple filter stages.  
To illustrate the benefit of cascading stages, Figure 45 shows the  
response of two filters, both designed to provide greater than  
26 dB of attenuation at 60 Hz 5%, which allows for component  
tolerance. The single stage filter requires a Q of 0.5 and results  
in a −3 dB notch bandwidth of 120 Hz. The two stage filter has  
a Q of 2.25 for each stage, and the −3 dB notch bandwidth is  
reduced to about 40 Hz.  
GUARD  
R
F
F
C
1/4  
AD8244  
V
OUT  
A1  
I
PHD  
Figure 46. AD8244 in a Photodiode Application  
Rev. 0 | Page 17 of 20  
 
 
 
AD8244  
Data Sheet  
LOW NOISE, JFET INPUT BUFFER  
R
1/4  
O
The voltage noise of the AD8244 can be reduced by placing  
multiple buffers in parallel. For example, two buffers in parallel  
reduce the voltage noise by √2, or all four buffers placed in  
parallel act as a buffer with ½ the noise. The trade-offs to this  
method are increased bias current, current noise, and input  
capacitance. Place a small resistor, such as 50 Ω, between the  
outputs to avoid extra current flow due to the slight differences  
between each output. For less power sensitive applications, these  
50 Ω resistors can be omitted to boost the available output current.  
AD8244  
R
R
O
O
O
1/4  
AD8244  
V
OUT  
R
S
1/4  
AD8244  
V
IN  
R
1/4  
AD8244  
Figure 47. Reducing the Voltage Noise  
Rev. 0 | Page 18 of 20  
 
Data Sheet  
AD8244  
OUTLINE DIMENSIONS  
3.10  
3.00  
2.90  
10  
1
6
5
5.15  
4.90  
4.65  
3.10  
3.00  
2.90  
PIN 1  
IDENTIFIER  
0.50 BSC  
0.95  
0.85  
0.75  
15° MAX  
1.10 MAX  
0.70  
0.55  
0.40  
0.15  
0.05  
0.23  
0.13  
6°  
0°  
0.30  
0.15  
COPLANARITY  
0.10  
COMPLIANT TO JEDEC STANDARDS MO-187-BA  
Figure 48. 10-Lead Mini Small Outline Package [MSOP]  
(RM-10)  
Dimensions shown in millimeters  
ORDERING GUIDE  
Package  
Option  
Model1  
Temperature Range Package Description  
Branding  
Y54  
Y54  
AD8244ARMZ  
AD8244ARMZ-R7 −40°C to +85°C  
−40°C to +85°C  
10-Lead Mini Small Outline Package [MSOP], Standard Grade  
10-Lead Mini Small Outline Package [MSOP], Standard Grade,  
7Tape and Reel  
RM-10  
RM-10  
AD8244BRMZ −40°C to +85°C  
10-Lead Mini Small Outline Package [MSOP], High Performance Grade  
10-Lead Mini Small Outline Package [MSOP], High Performance Grade, RM-10  
7Tape and Reel  
RM-10  
Y55  
Y55  
AD8244BRMZ-R7 −40°C to +85°C  
1 Z = RoHS Compliant Part.  
Rev. 0 | Page 19 of 20  
 
 
 
AD8244  
NOTES  
Data Sheet  
©2013 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D11689-0-10/13(0)  
Rev. 0 | Page 20 of 20  

相关型号:

AD8244ARMZ-R7

Single-Supply, Low Power, Precision FET Input Quad Buffer
ADI

AD8244BRMZ

Single-Supply, Low Power, Precision FET Input Quad Buffer
ADI

AD8244BRMZ-R7

Single-Supply, Low Power, Precision FET Input Quad Buffer
ADI

AD824A

Operational Amplifiers Selection Guide
ADI

AD824ACHIPS

Single Supply, Rail-to-Rail Low Power, FET-Input Op Amp
ADI

AD824AN

Single Supply, Rail-to-Rail Low Power, FET-Input Op Amp
ADI

AD824AN-3V

Single Supply, Rail-to-Rail Low Power, FET-Input Op Amp
ADI

AD824AR

Single Supply, Rail-to-Rail Low Power, FET-Input Op Amp
ADI

AD824AR-14

Single Supply, Rail-to-Rail Low Power, FET-Input Op Amp
ADI

AD824AR-14-3V

Single Supply, Rail-to-Rail Low Power, FET-Input Op Amp
ADI

AD824AR-14-3V-REEL

QUAD OP-AMP, 4000uV OFFSET-MAX, 2MHz BAND WIDTH, PDSO14, PLASTIC, SOIC-14
ROCHESTER

AD824AR-14-3V-REEL

Single Supply, Rail-to-Rail Low Power, FET-Input Quad Op Amp
ADI