AD8325ARU-REEL [ADI]

5 V CATV Line Driver Fine Step Output Power Control; 5 V CATV线路驱动器精细步骤输出功率控制
AD8325ARU-REEL
型号: AD8325ARU-REEL
厂家: ADI    ADI
描述:

5 V CATV Line Driver Fine Step Output Power Control
5 V CATV线路驱动器精细步骤输出功率控制

驱动器 模拟IC 信号电路 有线电视 功率控制 光电二极管
文件: 总16页 (文件大小:305K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
5 V CATV Line Driver Fine Step  
Output Power Control  
a
AD8325  
FEATURES  
FUNCTIONAL BLOCK DIAGRAM  
Supports DOCSIS Standard for Reverse Path  
Transmission  
V
CC  
(7 PINS)  
BYP  
Gain Programmable in 0.75 dB Steps Over a 59.45 dB  
Range  
R1  
AD8325  
Low Distortion at 61 dBmV Output  
–57 dBc SFDR at 21 MHz  
–55 dBc SFDR at 42 MHz  
V
V
V
V
IN+  
OUT+  
DIFF OR  
SINGLE  
INPUT  
AMP  
POWER  
AMP  
ATTENUATION  
CORE  
VERNIER  
IN–  
OUT–  
Output Noise Level  
–48 dBmV in 160 kHz  
Z
DIFF =  
OUT  
75  
8
DECODE  
R2  
Maintains 75 Output Impedance  
Transmit Enable and Transmit Disable Modes  
Upper Bandwidth: 100 MHz (Full Gain Range)  
5 V Supply Operation  
Z
Z
(SINGLE) = 800⍀  
(DIFF) = 1.6k⍀  
IN  
IN  
8
POWER-DOWN  
LOGIC  
DATA LATCH  
8
SHIFT  
REGISTER  
Supports SPI Interfaces  
APPLICATIONS  
Gain-Programmable Line Driver  
DOCSIS High-Speed Data Modems  
Interactive Cable Set-Top Boxes  
PC Plug-in Cable Modems  
TXEN  
DATEN DATA CLK GND (11 PINS)  
SLEEP  
General-Purpose Digitally Controlled Variable Gain Block  
GENERAL DESCRIPTION  
The AD8325 is a low-cost, digitally controlled, variable gain ampli-  
fier optimized for coaxial line driving applications such as cable  
modems that are designed to the MCNS-DOCSIS upstream  
standard. An 8-bit serial word determines the desired output gain  
over a 59.45 dB range resulting in gain changes of 0.7526 dB/LSB.  
50  
52  
54  
56  
58  
60  
62  
64  
V
= 62dBmV  
OUT  
@ MAX GAIN  
V
= 61dBmV  
OUT  
@ MAX GAIN  
The AD8325 comprises a digitally controlled variable attenuator  
of 0 dB to –59.45 dB, which is preceded by a low noise, fixed  
gain buffer and is followed by a low distortion high power ampli-  
fier. The AD8325 accepts a differential or single-ended input  
signal. The output is specified for driving a 75 load, such as  
coaxial cable.  
Distortion performance of –57 dBc is achieved with an output  
level up to 61 dBmV at 21 MHz bandwidth. A key performance  
and cost advantage of the AD8325 results from the ability to  
maintain a constant 75 output impedance during Transmit  
Enable and Transmit Disable conditions. In addition, this  
device has a sleep mode function that reduces the quiescent  
current to 4 mA.  
V
= 60dBmV  
OUT  
@ MAX GAIN  
V
= 59dBmV  
OUT  
@ MAX GAIN  
5
15  
25  
35  
45  
55  
65  
FUNDAMENTAL FREQUENCY MHz  
Figure 1. Worst Harmonic Distortion vs. Gain Control  
The AD8325 is packaged in a low-cost 28-lead TSSOP, operates  
from a single 5 V supply, and has an operational temperature  
range of –40°C to +85°C.  
REV. 0  
Information furnished by Analog Devices is believed to be accurate and  
reliable. However, no responsibility is assumed by Analog Devices for its  
use, norforanyinfringementsofpatentsorotherrightsofthirdpartiesthat  
may result from its use. No license is granted by implication or otherwise  
under any patent or patent rights of Analog Devices.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781/329-4700  
Fax: 781/326-8703  
www.analog.com  
© Analog Devices, Inc., 2001  
(T = 25؇C, V = 5 V, R = 75 , V (differential) = 31 dBmV, VOUT measured through  
AD8325–SPECIFICATIONS  
A
S
L
IN  
a 1:1 transformer1 with an insertion loss of 0.5 dB @ 10 MHz unless otherwise noted.)  
Parameter  
Conditions  
Min Typ  
Max  
Unit  
INPUT CHARACTERISTICS  
Specified AC Voltage  
Noise Figure  
Output = 61 dBmV, Max Gain  
Max Gain, f = 10 MHz  
Single-Ended Input  
31  
dBmV  
dB  
13.8  
800  
1600  
2
Input Resistance  
Differential Input  
Input Capacitance  
pF  
GAIN CONTROL INTERFACE  
Gain Range  
Maximum Gain  
Minimum Gain  
Gain Scaling Factor  
58.45 59.45  
29.2 30.0  
–30.25 –29.45  
0.7526  
60.45  
30.8  
–28.65 dB  
dB/LSB  
dB  
dB  
Gain Code = 79 Dec  
Gain Code = 0 Dec  
OUTPUT CHARACTERISTICS  
Bandwidth (–3 dB)  
Bandwidth Roll-Off  
All Gain Codes  
f = 65 MHz  
f = 65 MHz  
100  
1.6  
0
MHz  
dB  
dB  
Bandwidth Peaking  
Output Noise Spectral Density  
Max Gain, f = 10 MHz  
–33  
dBmV in  
160 kHz  
dBmV in  
160 kHz  
dBmV in  
160 kHz  
dBm  
Min Gain, f = 10 MHz  
–48  
–68  
18.5  
Transmit Disable Mode, f = 10 MHz  
Max Gain, f = 10 MHz  
1 dB Compression Point  
Differential Output Impedance  
Transmit Enable and Transmit Disable Modes  
75 20%  
OVERALL PERFORMANCE  
Second Order Harmonic Distortion  
f = 21 MHz, VOUT = 61 dBmV @ Max Gain  
f = 42 MHz, VOUT = 61 dBmV @ Max Gain  
f = 65 MHz, VOUT = 61 dBmV @ Max Gain  
f = 21 MHz, VOUT = 61 dBmV @ Max Gain  
f = 42 MHz, VOUT = 61 dBmV @ Max Gain  
f = 65 MHz, VOUT = 61 dBmV @ Max Gain  
Adjacent Channel Width = Transmit Channel  
Width = 160 KSYM/SEC  
–70  
–67  
–60  
–57  
–55  
–54  
–53.8  
dBc  
dBc  
dBc  
dBc  
dBc  
dBc  
dBc  
Third Order Harmonic Distortion  
Adjacent Channel Power  
Gain Linearity Error  
Output Settling  
f = 10 MHz, Code to Code  
0.3  
dB  
Due to Gain Change (TGS  
Due to Input Change  
Isolation in Transmit Disable Mode  
)
Min to Max Gain  
60  
30  
–33  
ns  
ns  
dBc  
Max Gain, VIN = 31 dBmV  
Max Gain, TXEN = 0 V, f = 42 MHz,  
VIN = 31 dBmV  
POWER CONTROL  
Transmit Enable Settling Time (TON  
)
Max Gain, VIN = 0 V  
Max Gain, VIN = 0 V  
Equivalent Output = 31 dBmV  
Equivalent Output = 61 dBmV  
300  
40  
3
ns  
ns  
mV p-p  
mV p-p  
Transmit Disable Settling Time (TOFF  
)
Between Burst Transients2  
50  
POWER SUPPLY  
Operating Range  
Quiescent Current  
4.75  
123  
30  
5
5.25  
140  
10  
V
Transmit Enable Mode (TXEN = 1)  
Transmit Disable Mode (TXEN = 0)  
Sleep Mode  
133  
35  
4
mA  
mA  
mA  
2
7
OPERATING TEMPERATURE  
RANGE  
–40  
+85  
°C  
NOTES  
1TOKO 617DB-A0070 used for above specifications. MACOM ETC-1-IT-15 can be substituted.  
2Between Burst Transients measured at the output of a 42 MHz diplexer.  
Specifications subject to change without notice.  
–2–  
REV. 0  
AD8325  
(DATEN, CLK, SDATA, TXEN, SLEEP, V = 5 V: Full Temperature Range)  
LOGIC INPUTS (TTL/CMOS-Compatible Logic)  
CC  
Parameter  
Min  
Typ  
Max  
Unit  
Logic “1” Voltage  
Logic “0” Voltage  
2.1  
0
5.0  
0.8  
V
V
Logic “1” Current (VINH = 5 V) CLK, SDATA, DATEN  
Logic “0” Current (VINL = 0 V) CLK, SDATA, DATEN  
Logic “1” Current (VINH = 5 V) TXEN  
Logic “0” Current (VINL = 0 V) TXEN  
Logic “1” Current (VINH = 5 V) SLEEP  
Logic “0” Current (VINL = 0 V) SLEEP  
0
–600  
50  
–250  
50  
–250  
20  
nA  
nA  
µA  
µA  
µA  
µA  
–100  
190  
–30  
190  
–30  
TIMING REQUIREMENTS  
(Full Temperature Range, VCC = 5 V, TR = TF = 4 ns, fCLK = 8 MHz unless otherwise noted.)  
Parameter  
Min  
Typ  
Max  
Unit  
Clock Pulsewidth (TWH  
Clock Period (TC)  
Setup Time SDATA vs. Clock (TDS  
Setup Time DATEN vs. Clock (TES  
Hold Time SDATA vs. Clock (TDH  
Hold Time DATEN vs. Clock (TEH  
Input Rise and Fall Times, SDATA, DATEN, Clock (TR, TF)  
)
16.0  
32.0  
5.0  
15.0  
5.0  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
)
)
)
)
3.0  
10  
T
DS  
VALID DATA WORD G1  
VALID DATA WORD G2  
SDATA  
MSB. . . .LSB  
T
C
T
WH  
CLK  
T
T
EH  
ES  
8 CLOCK  
CYCLES  
DATEN  
GAIN TRANSFER (G1)  
GAIN TRANSFER (G2)  
T
OFF  
TXEN  
T
GS  
T
ON  
ANALOG  
OUTPUT  
SIGNAL AMPLITUDE (p-p)  
Figure 2. Serial Interface Timing  
VALID DATA BIT  
MSB-1  
MSB  
SDATA  
CLK  
MSB-2  
T
T
DH  
DS  
Figure 3. SDATA Timing  
–3–  
REV. 0  
AD8325  
ABSOLUTE MAXIMUM RATINGS*  
Supply Voltage +VS  
Pins 5, 9, 10, 19, 20, 23, 27 . . . . . . . . . . . . . . . . . . . . . . 6 V  
Input Voltages  
Pins 25, 26 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .  
Pins 1, 2, 3, 6, 7 . . . . . . . . . . . . . . . . . . . . . –0.8 V to +5.5 V  
Internal Power Dissipation  
TSSOP . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.9 W  
Operating Temperature Range . . . . . . . . . . . –40°C to +85°C  
Storage Temperature Range . . . . . . . . . . . . –65°C to +150°C  
Lead Temperature, Soldering 60 seconds . . . . . . . . . . . 300°C  
*Stresses above those listed under Absolute Maximum Ratings may cause perma-  
nent damage to the device. This is a stress rating only; functional operation of the  
device at these or any other conditions above those indicated in the operational  
section of this specification is not implied. Exposure to absolute maximum rating  
conditions for extended periods may affect device reliability.  
PIN CONFIGURATION  
1
2
GND  
28  
27  
26  
25  
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
DATEN  
SDATA  
CLK  
V
CC  
3
V
0.5 V  
IN–  
GND  
4
V
IN+  
V
5
GND  
CC  
TXEN  
6
V
CC  
AD8325  
TOP VIEW  
(Not to Scale)  
7
GND  
BYP  
SLEEP  
GND  
8
V
9
V
CC  
CC  
V
10  
V
CC  
CC  
GND 11  
GND 12  
GND 13  
OUT14  
GND  
GND  
GND  
OUT+  
ORDERING GUIDE  
Model  
Temperature Range  
Package Description  
JA  
Package Option  
AD8325ARU  
AD8325ARU-REEL  
AD8325-EVAL  
–40°C to +85°C  
–40°C to +85°C  
28-Lead TSSOP  
28-Lead TSSOP  
Evaluation Board  
67.7°C/W*  
67.7°C/W*  
RU-28  
RU-28  
*Thermal Resistance measured on SEMI standard 4-layer board.  
CAUTION  
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily  
accumulate on the human body and test equipment and can discharge without detection. Although  
the AD8325 features proprietary ESD protection circuitry, permanent damage may occur on  
devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are  
recommended to avoid performance degradation or loss of functionality.  
WARNING!  
ESD SENSITIVE DEVICE  
PIN FUNCTION DESCRIPTIONS  
Pin No.  
Mnemonic  
Description  
1
DATEN  
Data Enable Low Input. This port controls the 8-bit parallel data latch and shift register. A Logic  
0-to-1 transition transfers the latched data to the attenuator core (updates the gain) and simulta-  
neously inhibits serial data transfer into the register. A 1-to-0 transition inhibits the data latch  
(holds the previous gain state) and simultaneously enables the register for serial data load.  
2
3
SDATA  
CLK  
Serial Data Input. This digital input allows for an 8-bit serial (gain) word to be loaded into the  
internal register with the MSB (Most Significant Bit) first.  
Clock Input. The clock port controls the serial attenuator data transfer rate to the 8-bit master-  
slave register. A Logic 0-to-1 transition latches the data bit and a 1-to-0 transfers the data bit to  
the slave. This requires the input serial data word to be valid at or before this clock transition.  
4, 8, 11, 12,  
13, 16, 17, 18,  
22, 24, 28  
GND  
VCC  
Common External Ground Reference.  
5, 9, 10, 19,  
20, 23, 27  
Common Positive External Supply Voltage. A 0.1 µF capacitor must decouple each pin.  
6
7
TXEN  
Logic “0” disables transmission. Logic “1” enables transmission.  
SLEEP  
Low Power Sleep Mode. Logic 0 enables Sleep mode, where ZOUT goes to 400 and supply  
current is reduced to 4 mA. Logic 1 enables normal operation.  
14  
15  
21  
25  
OUT–  
OUT+  
BYP  
Negative Output Signal.  
Positive Output Signal.  
Internal Bypass. This pin must be externally ac-coupled (0.1 µF cap).  
Noninverting Input. DC-biased to approximately VCC/2. Should be ac-coupled with a 0.1 µF  
capacitor.  
VIN+  
26  
VIN–  
Inverting Input. DC-biased to approximately VCC/2. Should be ac-coupled with a 0.1 µF capacitor.  
–4–  
REV. 0  
Typical Performance CharacteristicsAD8325  
34  
V
= 61dBmV  
OUT  
@ MAX GAIN  
C = 0pF  
L
C = 10pF  
L
31  
28  
V
TOKO 617DBA0070  
CC  
1:1  
0.1F  
C = 20pF  
L
V
IN–  
R
75⍀  
OUT–  
C = 50pF  
L
L
25  
22  
V
165⍀  
AD8325  
IN  
TOKO617DBA0070  
V
OUT+  
CC  
1:1  
0.1F  
0.1F  
V
IN+  
GND  
V
IN  
OUT–  
OUT+  
GND  
0.1F  
C
L
75⍀  
R
L
V
165⍀  
IN  
V
+
IN  
19  
1
10  
FREQUENCY MHz  
100  
TPC 1. Basic Test Circuit  
TPC 4. AC Response for Various Cap Loads  
30  
0.5  
f = 10MHz  
TXEN = 1  
f = 10MHz  
34  
38  
0
0.5  
1.0  
1.5  
2.0  
f = 5MHz  
f = 42MHz  
42  
46  
50  
f = 65MHz  
0
8
16  
24  
32  
40  
48  
56  
64  
72  
80  
0
10  
20  
30  
40  
50  
60  
70  
80  
GAIN CONTROL Decimal  
GAIN CONTROL Decimal  
TPC 2. Gain Error vs. Gain Control  
TPC 5. Output Referred Noise vs. Gain Control  
40  
30  
20  
10  
0
0
79D  
TXEN = 0  
V
= 31dBmV  
IN  
20  
40  
MAX GAIN  
46D  
23D  
00D  
10  
20  
60  
MIN GAIN  
30  
40  
50  
80  
100  
0.1  
1
10  
100  
1000  
0.1  
1
10  
100  
1000  
FREQUENCY MHz  
FREQUENCY MHz  
TPC 3. AC Response  
TPC 6. Isolation in Transmit Disable Mode vs. Frequency  
REV. 0  
–5–  
AD8325  
55  
180  
170  
160  
150  
140  
V
= 62dBmV @ MAX GAIN  
60  
65  
OUT  
TXEN = 0  
TXEN = 1  
V
= 61dBmV @ MAX GAIN  
OUT  
TOKO 617DBA0070  
1:1  
V
= 60dBmV @ MAX GAIN  
OUT  
V
CC  
0.1F  
0.1F  
V
IN  
130  
120  
110  
OUT–  
70  
75  
Z
R
L
75⍀  
165⍀  
IN  
OUT+  
V
+
IN  
V
= 59dBmV @ MAX GAIN  
OUT  
GND  
1
10  
FREQUENCY MHz  
100  
5
15  
25  
35  
45  
55  
65  
FUNDAMENTAL FREQUENCY MHz  
TPC 7. Second Order Harmonic Distortion vs. Frequency  
for Various Output Levels  
TPC 10. Input Impedance vs. Frequency  
50  
90  
85  
80  
75  
70  
V
= 62dBmV @ MAX GAIN  
OUT  
52  
54  
V
= 61dBmV @ MAX GAIN  
OUT  
TXEN = 1  
TXEN = 0  
56  
58  
60  
65  
V
= 60dBmV @ MAX GAIN  
OUT  
62  
64  
60  
55  
V
= 59dBmV @ MAX GAIN  
OUT  
5
15  
25  
35  
45  
55  
65  
1
10  
100  
FUNDAMENTAL FREQUENCY MHz  
FREQUENCY MHz  
TPC 8. Third Order Harmonic Distortion vs. Frequency for  
Various Output Levels  
TPC 11. Output Impedance vs. Frequency  
10  
20  
50  
CH PWR  
ACP UP  
12.3dBm  
F
V
= 42MHz  
O
54.02dB  
= 61dBmV @ MAX GAIN  
ACP LOW 53.79dB  
OUT  
55  
60  
30  
40  
HD3  
50  
60  
70  
65  
70  
80  
90  
CU1  
CU1  
75  
80  
C0  
HD2  
100  
C0  
C11  
C11  
110  
CENTER 21MHz  
75kHz/DIV  
SPAN 750kHz  
0
10  
20  
30  
40  
50  
60  
70  
80  
GAIN CONTROL Dec Code  
TPC 9. Harmonic Distortion vs. Gain Control  
TPC 12. Adjacent Channel Power  
–6–  
REV. 0  
AD8325  
APPLICATIONS  
General Application  
with a transformer, the stated gain values already take into account  
the losses associated with the transformer.  
The AD8325 is primarily intended for use as the upstream  
power amplifier (PA) in DOCSIS (Data Over Cable Service  
Interface Specifications) certified cable modems and CATV  
set-top boxes. Upstream data is modulated in QPSK or QAM  
format, and done with DSP or a dedicated QPSK/QAM modula-  
tor. The amplifier receives its input signal from the QPSK/QAM  
modulator or from a DAC. In either case the signal must be  
low-pass filtered before being applied to the amplifier. Because  
the distance from the cable modem to the central office will vary  
with each subscriber, the AD8325 must be capable of varying its  
output power by applying gain or attenuation to ensure that all  
signals arriving at the central office are of the same amplitude.  
The upstream signal path contains components such as a trans-  
former and diplexer that will result in some amount of power loss.  
Therefore, the amplifier must be capable of providing enough  
power into a 75 load to overcome these losses without sacri-  
ficing the integrity of the output signal.  
The gain transfer function is as follows:  
AV = 30.0 dB – (0.7526 dB × (79 – CODE)) for 0 CODE 79  
where AV is the gain in dB and CODE is the decimal equivalent  
of the 8-bit word.  
Valid gain codes are from 0 to 79. Figure 4 shows the gain char-  
acteristics of the AD8325 for all possible values in an 8-bit  
word. Note that maximum gain is achieved at Code 79. From  
Code 80 through 127, the 5.25 dB of attenuation from the ver-  
nier stage is being applied over every eight codes, resulting in  
the sawtooth characteristic at the top of the gain range. Because  
the eighth bit is a “don’t care” bit, the characteristic for codes 0  
through 127 repeats from Codes 128 through 255.  
30  
25  
20  
15  
Operational Description  
The AD8325 is composed of four analog functions in the power-  
up or forward mode. The input amplifier (preamp) can be used  
single-endedly or differentially. If the input is used in the differ-  
ential configuration, it is imperative that the input signals are 180  
degrees out of phase and of equal amplitudes. This will ensure  
proper gain accuracy and harmonic performance. The preamp  
stage drives a vernier stage that provides the fine tune gain  
adjustment. The 0.7526 dB step resolution is implemented in  
the vernier stage and provides a total of approximately 5.25 dB of  
attenuation. After the vernier stage, a DAC provides the bulk  
of the AD8325’s attenuation (9 bits or 54 dB). The signals in the  
preamp and vernier gain blocks are differential to improve the  
PSRR and linearity. A differential current is fed from the DAC  
into the output stage, which amplifies these currents to the  
appropriate levels necessary to drive a 75 load. The output  
stage utilizes negative feedback to implement a differential  
75 output impedance. This eliminates the need for external  
matching resistors needed in typical video (or video filter) ter-  
mination requirements.  
10  
5
0
5  
10  
15  
20  
25  
30  
0
32  
64  
96  
128  
160  
192  
224  
256  
GAIN CODE Decimal  
Figure 4. Gain vs. Gain Code  
Input Bias, Impedance, and Termination  
The VIN+ and VIN– inputs have a dc bias level of approximately  
CC/2, therefore the input signal should be ac-coupled. The  
differential input impedance is approximately 1600 while the  
single-ended input impedance is 800 . If the AD8325 is being  
operated in a single-ended input configuration with a desired  
input impedance of 75 , the VIN+ and VIN– inputs should be  
terminated as shown in Figure 5. If an input impedance other  
than 75 is desired, the values of R1 and R2 in Figure 5 can be  
calculated using the following equations:  
V
SPI Programming and Gain Adjustment  
Gain programming of the AD8325 is accomplished using a  
serial peripheral interface (SPI) and three digital control lines,  
DATEN, SDATA, and CLK. To change the gain, eight bits  
of data are streamed into the serial shift register through the  
SDATA port. The SDATA load sequence begins with a falling  
edge on the DATEN pin, thus activating the CLK line. With the  
CLK line activated, data on the SDATA line is clocked into the  
serial shift register Most Significant Bit (MSB) first, on the rising  
edge of each CLK pulse. Because only a 7-bit shift register is  
used, the MSB of the 8-bit word is a “don’t care” bit and is shifted  
out of the register on the eighth clock pulse. A rising edge on  
the DATEN line latches the contents of the shift register into  
the attenuator core resulting in a well controlled change in the  
output signal level. The serial interface timing for the AD8325 is  
shown in Figures 2 and 3. The programmable gain range of the  
AD8325 is –29.45 dB to +30 dB and scales 0.7526 dB per least  
significant bit (LSB). Because the AD8325 was characterized  
ZIN = R1800  
R2 = ZINR1  
Z
= 75  
IN  
AD8325  
R1 = 82.5⍀  
+
R2 = 39.2⍀  
Figure 5. Single-Ended Input Termination  
REV. 0  
–7–  
AD8325  
input and output traces should be kept as short and symmetrical  
as possible. In addition, the input and output traces should be  
kept far apart in order to minimize coupling (crosstalk) through  
the board. Following these guidelines will improve the overall  
performance of the AD8325 in all applications.  
Output Bias, Impedance, and Termination  
The differential output pins VOUT+ and VOUTare also biased to a  
dc level of approximately VCC/2. Therefore, the outputs should be  
ac-coupled before being applied to the load. This is accomplished  
with a 1:1 transformer as seen in the typical applications circuit  
of Figure 6. The transformer also converts the output signal  
from differential to single-ended, while maintaining a proper  
impedance match to the line. The differential output impedance  
of the AD8325 is internally maintained at 75 , regardless of  
whether the amplifier is in transmit enable mode (TXEN = 1)  
or transmit disable mode (TXEN = 0). If the output signal is  
being evaluated on standard 50 test equipment, a 75 to 50 Ω  
pad must be used to provide the test circuit with the correct  
impedance match.  
Initial Power-Up  
When the 5 V supply is first applied to the VCC pins of the  
AD8325, the gain setting of the amplifier is indeterminate.  
Therefore, as power is first applied to the amplifier, the TXEN  
pin should be held low (Logic 0) thus preventing forward signal  
transmission. After power has been applied to the amplifier, the  
gain can be set to the desired level by following the procedure in  
the SPI Programming and Gain Adjustment section. The TXEN  
pin can then be brought from Logic 0 to 1, enabling forward  
signal transmission at the desired gain level.  
Power Supply Decoupling, Grounding, and Layout  
Considerations  
Between Burst Operation  
Careful attention to printed circuit board layout details will  
prevent problems due to associated board parasitics. Proper RF  
design techniques are mandatory. The 5 V supply power should be  
delivered to each of the VCC pins via a low impedance power bus  
to ensure that each pin is at the same potential. The power bus  
should be decoupled to ground with a 10 µF tantalum capacitor  
located in close proximity to the AD8325. In addition to the  
10 µF capacitor, each VCC pin should be individually decoupled to  
ground with a 0.1 µF ceramic chip capacitor located as close to  
the pin as possible. The pin labeled BYP (Pin 21) should also be  
decoupled with a 0.1 µF capacitor. The PCB should have a low-  
impedance ground plane covering all unused portions of the  
component side of the board, except in the area of the input and  
output traces (see Figure 10). It is important that all of the  
AD8325s ground pins are connected to the ground plane to  
ensure proper grounding of all internal nodes. The differential  
The asynchronous TXEN pin is used to place the AD8325 into  
Between Burstmode while maintaining a differential output  
impedance of 75 . Applying a Logic 0 to the TXEN pin acti-  
vates the on-chip reverse amplifier, providing a 74% reduction  
in consumed power. The supply current is reduced from approxi-  
mately 133 mA to approximately 35 mA. In this mode of  
operation, between burst noise is minimized and the amplifier  
can no longer transmit in the upstream direction. In addition to  
the TXEN pin, the AD8325 also incorporates an asynchronous  
SLEEP pin, which may be used to place the amplifier in a high  
output impedance state and further reduce the supply current to  
approximately 4 mA. Applying a Logic 0 to the SLEEP pin  
places the amplifier into SLEEP mode. Transitioning into or  
out of SLEEP mode will result in a transient voltage at the output  
of the amplifier. Therefore, use only the TXEN pin for DOCSIS  
compliant Between Burstoperation.  
5V  
10F  
25V  
0.1F  
AD8325 TSSOP  
GND11  
DATEN  
V
IN–  
0.1F  
DATEN  
SDATA  
CLK  
SDATA  
CLK  
V
CC6  
Z
= 150⍀  
IN  
V
IN–  
165⍀  
0.1F  
GND1  
V
IN+  
0.1F  
0.1F  
0.1F  
V
GND10  
CC  
V
TXEN  
TXEN  
CC5  
V
IN+  
GND9  
BYP  
SLEEP  
GND2  
0.1F  
0.1F  
0.1F  
V
V
V
1
CC  
CC4  
V
SLEEP  
CC2  
CC3  
GND3  
GND4  
GND5  
OUT–  
GND8  
GND7  
GND6  
OUT+  
0.1F  
TOKO 617DB-A0070  
TO DIPLEXER Z = 75⍀  
IN  
Figure 6. Typical Applications Circuit  
–8–  
REV. 0  
AD8325  
Distortion, Adjacent Channel Power, and DOCSIS  
Evaluation Board Features and Operation  
In order to deliver 58 dBmV of high fidelity output power required  
by DOCSIS, the PA should be able to deliver about 61 dBmV  
in order to make up for losses associated with the transformer  
and diplexer. TPC 7 and TPC 8 show the AD8325 second and  
third harmonic distortion performance versus fundamental  
frequency for various output power levels. These figures are  
useful for determining the inband harmonic levels from 5 MHz  
to 65 MHz. Harmonics higher in frequency will be sharply attenu-  
ated by the low-pass filter function of the diplexer. Another  
measure of signal integrity is adjacent channel power or ACP.  
DOCSIS section 4.2.9.1.1 states, Spurious emissions from  
a transmitted carrier may occur in an adjacent channel that could  
be occupied by a carrier of the same or different symbol rates.”  
TPC 12 shows the measured ACP for a 16 QAM, 61 dBmV signal,  
taken at the output of the AD8325 evaluation board (see Figure  
12 for evaluation board schematic). The transmit channel width  
and adjacent channel width in TPC 12 correspond to symbol rates  
of 160 KSYM/SEC. Table I shows the ACP results for the AD8325  
for all conditions in DOCSIS Table 4-7 Adjacent Channel  
Spurious Emissions.”  
The AD8325 evaluation board (Part # AD8325-EVAL) and  
control software can be used to control the AD8325 upstream  
cable driver via the parallel port of a PC. A standard printer  
cable connected between the parallel port and the evaluation  
board is used to feed all the necessary data to the AD8325 by  
means of the Windows-based, Microsoft Visual Basic control  
software. This package provides a means of evaluating the  
amplifier by providing a convenient way to program the gain/  
attenuation as well as offering easy control of the amplifiers’  
asynchronous TXEN and SLEEP pins. With this evaluation kit  
the AD8325 can be evaluated with either a single-ended or differ-  
ential input configuration. The amplifier can also be evaluated  
with or without the PULSE diplexer in the output signal path. To  
remove the diplexer from the signal path, leave R6 and R8 open  
and install a 0 chip resistor at R7. A schematic of the evalua-  
tion board is provided in Figure 12.  
Table I. ACP Performance for All DOCSIS Conditions (All Values in dBc)  
TRANSMIT  
CHANNEL  
SYMBOL  
RATE  
ADJACENT CHANNEL SYMBOL RATE  
160 K  
SYM/SEC  
320 K  
SYM/SEC  
640 K  
SYM/SEC  
1280 K  
SYM/SEC  
2560 K  
SYM/SEC  
160 K  
53.8  
55.6  
61.1  
67.0  
66.7  
SYM/SEC  
320 K  
640 K  
53.1  
54.3  
53.8  
53.2  
56.0  
54.0  
61.5  
56.3  
67.6  
62.0  
SYM/SEC  
SYM/SEC  
1280 K  
56.3  
58.5  
54.3  
56.2  
53.4  
54.4  
54.1  
53.5  
56.3  
54.1  
SYM/SEC  
SYM/SEC  
2560 K  
Noise and DOCSIS  
Overshoot on PC Printer Ports  
At minimum gain, the AD8325s output noise spectral density is  
10 nV/Hz measured at 10 MHz. DOCSIS Table 4-8, Spurious  
Emissions in 5 MHz to 42 MHz,specifies the output noise for  
various symbol rates. The calculated noise power in dBmV for  
160 KSYM/SECOND is:  
The data lines on some PC parallel printer ports have excessive  
overshoot that may cause communications problems when pre-  
sented to the CLK pin of the AD8325 (TP6 on the evaluation  
board). The evaluation board was designed to accommodate a  
series resistor and shunt capacitor (R2 and C5) to filter the  
CLK signal if required.  
2  
Transformer and Diplexer  
10 nV  
20 log  
×160 kHz + 60 = 48 dBmV  
A 1:1 transformer is needed to couple the differential outputs of  
the AD8325 to the cable while maintaining a proper impedance  
match. The specified transformer is available from TOKO (Part  
# 617DB-A0070); however, MA/COM part # ETC-1-1T-15  
can also be used. The evaluation board is equipped with the  
TOKO transformer, but is also designed to accept the MA/COM  
transformer. The PULSE diplexer included on the evaluation  
board provides a high-order low-pass filter function, typically  
used in the upstream path. The ability of the PULSE diplexer  
to achieve DOCSIS compliance is neither expressed nor implied  
by Analog Devices Inc. Data on the diplexer can be obtained  
from PULSE.  
Hz  
Comparing the computed noise power of 48 dBmV to the  
8 dBmV signal yields 56 dBc, which meets the required level of  
53 dBc set forth in DOCSIS Table 4-8. As the AD8325s gain is  
increased from this minimum value, the output signal increases at a  
faster rate than the noise, resulting in a signal to noise ratio that  
improves with gain. In transmit disable mode, the output noise  
spectral density computed over 160 KSYM/SECOND is 1.0 nV/Hz  
or 68 dBmV.  
REV. 0  
–9–  
AD8325  
Differential Inputs  
Installing the Visual Basic Control Software  
The AD8325-EVAL evaluation board may be driven with a  
differential signal in one of two ways. A transformer may be  
used to convert a single-ended signal to differential, or a differ-  
ential signal source may be used. Figure 7 and the following  
paragraphs describe each of these methods.  
To install the CABDRIVE_25evaluation board control soft-  
ware, close all Windows applications and then run SETUP.EXE”  
located on Disk 1 of the AD8325 Evaluation Software. Follow  
the on-screen instructions and insert Disk 2 when prompted to  
do so. Enter the path of the directory into which the software  
will be installed and select the button in the upper left corner to  
complete the installation.  
Single-Ended-to-Differential Input (Figure 7, Option 1)  
A TOKO 617DB-A0070 1:1 transformer is preinstalled in the  
T3 location of the evaluation board. Install 0 chip resistors at  
R14, R15, and R20, and leave R16 through R19 open. For  
50 differential input impedance, install a 51.1 resistor at R13.  
For 75 differential input impedance, use a 78.7 resistor.  
In this configuration, the input signal must be applied to the  
VIN+ port of the evaluation board. For input impedances other  
than 50 or 75 , the correct value for R13 can be calculated  
using the following equation.  
Running the Software  
To invoke the control software, go to START -> PROGRAMS  
-> CABDRIVE_25, or select the AD8325.EXE icon from the  
directory containing the software.  
Controlling the Gain/Attenuation of the AD8325  
The slide bar controls the AD8325s gain/attenuation, which is  
displayed in dB and in V/V. The gain scales at 0.7526 dB per  
LSB with the valid codes being from decimal 0 to 79. The gain  
code (i.e., position of the slide bar) is displayed in decimal, binary,  
and hexadecimal (see Figure 8).  
Desired Input Impedance = (R131600)  
Differential Input (Figure 7, Option 2)  
If a differential signal source is available, it may be applied  
directly to both the VIN+ and VINinput ports of the evaluation  
board. In this case, 0 chip resistors should be installed at  
locations R16 through R19, and R14, R15, and R20 should be  
left open. The equation at the end of the preceding paragraph  
can be used to compute the correct value for R13 for any  
desired differential input impedance. For differential input  
impedances of 75 or 150 , the value of R13 will be 78.7 or  
165 respectively.  
Transmit Enable, Transmit Disable, and Sleep  
The Transmit Enableand Transmit Disablebuttons select  
the mode of operation of the AD8325 by controlling the logic  
level on the asynchronous TXEN pin. The Transmit Enable”  
button applies a Logic 1 to the TXEN pin putting the AD8325  
in forward transmit mode. The Transmit Disablebutton  
applies a Logic 0 to the TXEN pin selecting reverse mode, where  
the forward signal transmission is disabled while a back termina-  
tion of 75 is maintained. On early revisions of the software,  
the Transmit Enableand Transmit Disablebuttons may be  
called Power-Upand Power-Downrespectively. Checking  
the Enable SLEEP Modebox applies a Logic 0 to the asyn-  
chronous SLEEP pin, putting the AD8325 into SLEEP mode.  
DIFF IN  
R13  
T1  
AD8325  
Memory Section  
DIFFERENTIAL INPUT, OPTION 1  
The MEMORYsection of the software provides a convenient  
way to alternate between two gain settings. The X->M1but-  
ton stores the current value of the gain slide bar into memory  
while the RM1button recalls the stored value, returning the  
gain slide bar to that level. The X->M2and RM2buttons  
work in the same manner.  
V
V
+
IN  
R13  
AD8325  
IN  
DIFFERENTIAL INPUT, OPTION 2  
Figure 7. Differential Input Termination Options  
–10–  
REV. 0  
AD8325  
EVALUATION BOARD FEATURES AND OPERATION  
Figure 8. Screen Display of Windows-Based Control Software  
REV. 0  
–11–  
AD8325  
Figure 9. Evaluation Board—Assembly (Component Side)  
–12–  
REV. 0  
AD8325  
Figure 10. Evaluation Board Layout (Component Side)  
REV. 0  
–13–  
AD8325  
Figure 11. Evaluation Board—Solder Side  
–14–  
REV. 0  
AD8325  
Figure 12. Evaluation Board Schematic  
REV. 0  
–15–  
AD8325  
EVALUATION BOARD BILL OF MATERIALS  
AD8325 Evaluation Board Rev. B, Single-Ended-to-Differential Input Revised February 21, 2001  
Qty.  
Description  
Vendor  
Ref Desc.  
1
1
2
8
11  
1
2
8
1
3
1
1
3
2
1
1
1
4
4
2
2
2
2
10 µF 25 V. Dsize tantalum chip capacitor  
1,000 pF 50 V. 1206 ceramic chip capacitor  
0.1 µF 50 V. 1206 size ceramic chip capacitor  
0.1 µF 25 V. 0603 size ceramic chip capacitor  
0 5% 1/8 W. 1206 size chip resistor  
51.1 1% 1/8 W. 1206 size chip resistor  
Yellow Test Point  
White Test Point  
Red Test Point  
Black Test Point  
Centronics-type 36-pin Right-Angle Connector  
Terminal Block 2-Pos Green ED1973-ND  
SMA End launch Jack (E F JOHNSON # 142-0701-801)  
1:1 Transformer TOKO # 617DB A0070  
PULSE Diplexer*  
AD8325 (TSSOP) UPSTREAM Cable Driver  
AD8325 REV. B Evaluation PC board  
#440 × 1/4 inch STAINLESS panhead machine screw  
#440 × 3/4 inch long aluminum round stand-off  
# 256 × 3/8 inch STAINLESS panhead machine screw  
# 2 steel flat washer  
ADS # 4-7-2  
ADS # 4-5-20  
ADS # 4-5-18  
ADS # 4-12-8  
ADS # 3-18-88  
ADS # 3-18-99  
ADS# 12-18-32  
ADS# 12-18-42  
ADS# 12-18-43  
ADS# 12-18-44  
ADS# 12-3-50  
ADS# 12-19-13  
ADS# 12-1-31  
TOKO  
PULSE  
ADI# AD8325XRU  
NC  
ADS# 30-1-1  
ADS# 30-16-3  
ADS# 30-1-17  
ADS# 30-6-6  
ADS# 30-5-2  
ADS# 30-7-6  
C12  
C5  
C15, C16  
C1C3, C7C11  
R1R3, R6, R8, R9, R14, R15, R20  
R13  
TP23, TP24  
TP1TP8  
TP9  
TP10TP12 (GND)  
P1  
TB1  
VIN, VIN+, CABLE_0  
T1T3  
Z2  
Z1  
Evaluation PC board  
(P1 hardware)  
(P1 hardware)  
(P1 hardware)  
(P1 hardware)  
# 2 steel internal tooth lockwasher  
# 2 STAINLESS STEEL hex. machine nut  
NOTES  
*PULSE Diplexer part numbers B5008 (42 MHz), CX6002 (42 MHz), B5009 (65 MHz).  
DO NOT INSTALL C4, C6, R4, R5, R7, R10R12, R16R19, R21, R22, T2, T4, TP13TP22.  
SMAs TXEN, CLK, SLEEP, DATEN, SDATA, HPF_0  
OUTLINE DIMENSIONS  
Dimensions shown in inches and (mm).  
28-Lead TSSOP  
(RU-28)  
0.386 (9.80)  
0.378 (9.60)  
28  
15  
0.177 (4.50)  
0.169 (4.30)  
0.256 (6.50)  
0.246 (6.25)  
1
14  
PIN 1  
0.006 (0.15)  
0.002 (0.05)  
0.0433 (1.10)  
MAX  
8؇  
0؇  
0.0256 (0.65) 0.0118 (0.30)  
0.028 (0.70)  
0.020 (0.50)  
SEATING  
PLANE  
0.0079 (0.20)  
0.0035 (0.090)  
BSC  
0.0075 (0.19)  
–16–  
REV. 0  

相关型号:

AD8325ARUZ

5 V CATV Line Driver Fine Step Output Power Control
ADI

AD8325ARUZ

SPECIALTY ANALOG CIRCUIT, PDSO28, TSSOP-28
ROCHESTER

AD8325ARUZ-REEL

5 V CATV Line Driver Fine Step Output Power Control
ADI

AD8325ARUZ-REEL

SPECIALTY ANALOG CIRCUIT, PDSO28, TSSOP-28
ROCHESTER

AD8325_05

5 V CATV Line Driver Fine Step Output Power Control
ADI

AD8326

High Output Power Programmable CATV Line Driver
ADI

AD8326ARE

High Output Power Programmable CATV Line Driver
ADI

AD8326ARE-EVAL

High Output Power Programmable CATV Line Driver
ADI

AD8326ARE-REEL

High Output Power Programmable CATV Line Driver
ADI

AD8326ARP

High Output Power Programmable CATV Line Driver
ADI

AD8326ARP-EVAL

High Output Power Programmable CATV Line Driver
ADI

AD8326ARP-REEL

High Output Power Programmable CATV Line Driver
ADI