AD8606ARMZ-R7 [ADI]
Precision, Low Noise, CMOS, Rail-to-Rail, Input/Output Operational Amplifiers; 精密,低噪声, CMOS ,轨到轨输入/输出运算放大器型号: | AD8606ARMZ-R7 |
厂家: | ADI |
描述: | Precision, Low Noise, CMOS, Rail-to-Rail, Input/Output Operational Amplifiers |
文件: | 总24页 (文件大小:836K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Precision, Low Noise, CMOS, Rail-to-Rail,
Input/Output Operational Amplifiers
Data Sheet
AD8605/AD8606/AD8608
FEATURES
PIN CONFIGURATIONS
BALL A1
CORNER
Low offset voltage: 65 μV maximum
Low input bias currents: 1 pA maximum
Low noise: 8 nV/√Hz
OUTA
A1
V+
A2
OUTB
A3
Wide bandwidth: 10 MHz
High open-loop gain: 1000 V/mV
Unity gain stable
–INA
B1
–INB
B3
Single-supply operation: 2.7 V to 5.5 V
5-ball WLCSP for single (AD8605) and 8-ball WLCSP for
dual (AD8606)
+INA
C1
V–
C2
+INB
C3
OUT
V–
1
2
5
4
V+
AD8605
TOP VIEW
(Not to Scale)
AD8606
TOP VIEW
APPLICATIONS
–IN
3
+IN
(BALL SIDE DOWN)
Photodiode amplification
Battery-powered instrumentation
Multipole filters
Sensors
Barcode scanners
Audio
Figure 1. 5-Lead SOT-23 (RJ Suffix)
Figure 2. 8-Ball WLCSP (CB Suffix)
TOP VIEW
(BUMP SIDE DOWN)
1
2
3
4
5
6
7
14
OUT D
OUT A
–IN A
+IN A
V+
OUT
1
V+
5
13 –IN D
12
11
10
9
+IN D
V–
AD8608
TOP VIEW
(Not to Scale)
V–
2
GENERAL DESCRIPTION
+IN B
–IN B
OUT B
+IN C
–IN C
OUT C
+IN
3
–IN
4
The AD8605, AD8606, and AD86081 are single, dual, and quad
rail-to-rail input and output, single-supply amplifiers. They
feature very low offset voltage, low input voltage and current
noise, and wide signal bandwidth. They use the Analog Devices,
Inc. patented DigiTrim® trimming technique, which achieves
superior precision without laser trimming.
8
AD8605 ONLY
Figure 3. 5-Ball WLCSP (CB Suffix)
Figure 4. 14-Lead SOIC_N (R Suffix)
OUT A
OUT D
–IN D
+IN D
V–
+IN C
–IN C
OUT C
1
14
–IN A
+IN A
V+
+IN B
–IN B
AD8608
TOP VIEW
(Not to Scale)
1 AD8606 8
TOP VIEW
OUT A
V+
–IN A
+IN A
V–
OUT B
–IN B
+IN B
The combination of low offsets, low noise, very low input bias
currents, and high speed makes these amplifiers useful in a
wide variety of applications. Filters, integrators, photodiode
amplifiers, and high impedance sensors all benefit from the
combination of performance features. Audio and other ac
applications benefit from the wide bandwidth and low
distortion. Applications for these amplifiers include optical
control loops, portable and loop-powered instrumentation,
and audio amplification for portable devices.
(Not to Scale)
4
5
8
7
OUT B
Figure 5. 8-Lead MSOP (RM Suffix),
8-Lead SOIC_N (R Suffix)
Figure 6. 14-Lead TSSOP (RU Suffix)
The AD8605, AD8606, and AD8608 are specified over the
extended industrial temperature range (−40°C to +125°C). e
AD8605 single is available in 5-lead SOT-23 and 5-ball WLCSP
packages. The AD8606 dual is available in an 8-lead MSOP, an
8-ball WLSCP, and a narrow SOIC surface-mounted package.
The AD8608 quad is available in a 14-lead TSSOP package and
a narrow 14-lead SOIC package. The 5-ball and 8-ball WLCSP
offer the smallest available footprint for any surface-mounted
operational amplifier. The WLCSP, SOT-23, MSOP, and TSSOP
versions are available in tape-and-reel only.
1 Protected by U.S. Patent No. 5,969,657.
Rev. N
Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registeredtrademarks arethe property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700 ©2002–2013 Analog Devices, Inc. All rights reserved.
Technical Support
www.analog.com
AD8605/AD8606/AD8608
Data Sheet
TABLE OF CONTENTS
Features .............................................................................................. 1
THD + Noise............................................................................... 16
Total Noise Including Source Resistors................................... 17
Channel Separation.................................................................... 17
Capacitive Load Drive ............................................................... 17
Light Sensitivity .......................................................................... 18
WLCSP Assembly Considerations........................................... 18
I-V Conversion Applications ........................................................ 19
Photodiode Preamplifier Applications.................................... 19
Audio and PDA Applications ................................................... 19
Instrumentation Amplifiers...................................................... 20
DAC Conversion ........................................................................ 20
Outline Dimensions....................................................................... 21
Ordering Guide .......................................................................... 24
Applications....................................................................................... 1
General Description ......................................................................... 1
Pin Configurations ........................................................................... 1
Revision History ............................................................................... 3
5 V Electrical Specifications............................................................ 4
2.7 V Electrical Specifications......................................................... 6
Absolute Maximum Ratings............................................................ 8
ESD Caution.................................................................................. 8
Typical Performance Characteristics ............................................. 9
Applications Information .............................................................. 16
Output Phase Reversal............................................................... 16
Maximum Power Dissipation ................................................... 16
Input Overvoltage Protection ................................................... 16
Rev. N | Page 2 of 24
Data Sheet
AD8605/AD8606/AD8608
REVISION HISTORY
Changes to Table 2 ........................................................................5
Changes to Table 4 ........................................................................7
Updated Outline Dimensions................................................... 19
Changes to Ordering Guide...................................................... 21
4/13—Rev. M to Rev. N
Changes to Input Overvoltage Section and THD + Noise
Section ......................................................................................... 16
Changes to Total Noise Including Source Resistors Section...... 17
Updated Outline Dimensions................................................... 24
1/06—Rev. D to Rev. E
Changes to Table 1 ........................................................................3
Changes to Table 2 ........................................................................5
Changes to Table 4 ........................................................................6
Changes to Figure 12 Caption.....................................................8
Changes to Figure 26 and Figure 27 Captions ....................... 11
Changes to Figure 33 Caption .................................................. 12
Changes to Figure 44 ................................................................. 14
Updated Outline Dimensions................................................... 19
Changes to Ordering Guide...................................................... 20
2/13—Rev. L to Rev. M
Updated Outline Dimensions................................................... 21
Changes to Ordering Guide...................................................... 24
2/12—Rev. K to Rev. L
Changed Functional Block Diagrams Section to Pin
Configuration Section ................................................................. 1
Changes to Figure 11 ................................................................... 9
Added Figure 33 ......................................................................... 13
8/11—Rev. J to Rev. K
5/04—Rev. C to Rev. D
Changes to Figure 20 ................................................................... 2
Updated Outline Dimensions................................................... 20
Changes to Ordering Guide...................................................... 23
Updated Format .............................................................Universal
Edit to Light Sensitivity Section............................................... 16
Updated Outline Dimensions................................................... 19
Changes to Ordering Guide...................................................... 20
8/10—Rev. I to Rev. J
Changes to Figure 10 and Figure 11 .......................................... 9
Changes to Figure 15 ................................................................. 10
Changes to Figure 36 ................................................................. 13
Changes to Figure 42 ................................................................. 14
Updated Outline Dimensions................................................... 20
Changes to Ordering Guide...................................................... 23
7/03—Rev. B to Rev. C
Changes to Features .......................................................................1
Change to General Description....................................................1
Addition to Functional Block Diagrams.....................................1
Addition to Absolute Maximum Ratings....................................4
Addition to Ordering Guide.........................................................4
Change to Equation in Maximum Power Dissipation
Section .......................................................................................... 11
Added Light Sensitivity Section ................................................ 12
Added New Figure 8; Renumbered Subsequently .................. 13
Added New MicroCSP Assembly Considerations Section.... 13
Changes to Figure 9 .................................................................... 13
Change to Equation in Photodiode Preamplifier
9/08—Rev. H to Rev. I
Changes to Input Overvoltage Protection Section ................ 15
Changes to Ordering Guide...................................................... 22
2/08—Rev. G to Rev. H
Changes to Features ..................................................................... 1
Changes to Table 1 ....................................................................... 4
Changes to Table 2 ....................................................................... 6
Changes to Figure 11 ................................................................... 9
Changes to Figure 13, Figure 14, and Figure 16 Captions .... 10
Changes to Figure 15, Figure 17, and Figure 18..................... 10
Changes to Figure 34 and Figure 35 Captions........................ 13
Changes to Figure 36 ................................................................. 13
Changes to Figure 37 Caption .................................................. 14
Changes to Figure 38 and Figure 41 ........................................ 14
Changes to Figure 45 ................................................................. 15
Changes to Audio and PDA Applications Section................. 18
Changes to Figure 52 ................................................................. 18
Changes to Ordering Guide...................................................... 22
Applications Section .................................................................. 13
Changes to Figure 12 .................................................................. 14
Change to Equation in D/A Conversion Section.................... 14
Updated Outline Dimensions ................................................... 15
3/03—Rev. A to Rev. B
Changes to Functional Block Diagram .......................................1
Changes to Absolute Maximum Ratings.....................................4
Changes to Ordering Guide ........................................................ 4
Changes to Figure 9 ................................................................... 13
Updated Outline Dimensions.................................................... 15
11/02—Rev. 0 to Rev. A
10/07—Rev. F to Rev. G
Changes to Figure 2...................................................................... 1
Updated Outline Dimensions................................................... 20
Change to Electrical Characteristics............................................2
Changes to Absolute Maximum Ratings.....................................4
Changes to Ordering Guide .........................................................4
Change to TPC 6 ...........................................................................5
Updated Outline Dimensions.................................................... 15
8/07—Rev. E to Rev. F
Added 8-Ball WLCSP Package .....................................Universal
Changes to Features ..................................................................... 1
Changes to Table 1 ....................................................................... 3
5/02—Revision 0: Initial Version
Rev. N | Page 3 of 24
AD8605/AD8606/AD8608
Data Sheet
5 V ELECTRICAL SPECIFICATIONS
VS = 5 V, V CM = VS/2, TA = 25°C, unless otherwise noted.
Table 1.
Parameter
Symbol
VOS
Conditions
Min
Typ
Max
Unit
INPUT CHARACTERISTICS
Offset Voltage
AD8605/AD8606 (Except WLCSP)
AD8608
AD8605/AD8606/AD8608
VS = 3.5 V, VCM = 3 V
VS = 3.5 V, VCM = 2.7 V
VS = 5 V, VCM = 0 V to 5 V
−40°C < TA < +125°C
20
20
80
65
75
300
750
1
µV
µV
µV
µV
pA
pA
pA
pA
pA
pA
pA
pA
V
Input Bias Current
AD8605/AD8606
AD8605/AD8606
AD8608
AD8608
Input Offset Current
IB
0.2
−40°C < TA < +85°C
−40°C < TA < +125°C
−40°C < TA < +85°C
−40°C < TA < +125°C
50
250
100
300
0.5
20
IOS
0.1
−40°C < TA < +85°C
−40°C < TA < +125°C
75
5
Input Voltage Range
0
Common-Mode Rejection Ratio
CMRR
AVO
VCM = 0 V to 5 V
−40°C < TA < +125°C
RL = 2 kΩ, VO = 0.5 V to 4.5 V
85
75
300
100
90
1000
dB
dB
V/mV
Large Signal Voltage Gain
Offset Voltage Drift
AD8605/AD8606
AD8608
ΔVOS/ΔT
ΔVOS/ΔT
−40°C < TA < +125°C
−40°C < TA < +125°C
1
1.5
4.5
6.0
µV/°C
µV/°C
INPUT CAPACITANCE
Common-Mode Input Capacitance
Differential Input Capacitance
OUTPUT CHARACTERISTICS
Output Voltage High
CCOM
CDIFF
8.8
2.6
pF
pF
VOH
IL = 1 mA
IL = 10 mA
4.96
4.7
4.98
4.79
V
V
−40°C < TA < +125°C
IL = 1 mA
IL= 10 mA
4.6
V
Output Voltage Low
VOL
20
170
40
210
290
mV
mV
mV
mA
Ω
−40°C < TA < +125°C
Output Current
Closed-Loop Output Impedance
POWER SUPPLY
IOUT
ZOUT
80
1
f = 1 MHz, AV = 1
Power Supply Rejection Ratio
AD8605/AD8606
AD8605/AD8606 WLCSP
AD8608
PSRR
VS = 2.7 V to 5.5 V
VS = 2.7 V to 5.5 V
VS = 2.7 V to 5.5 V
−40°C < TA < +125°C
IOUT = 0 mA
80
75
77
70
95
92
92
90
1
dB
dB
dB
dB
mA
mA
Supply Current/Amplifier
ISY
1.2
1.4
−40°C < TA < +125°C
DYNAMIC PERFORMANCE
Slew Rate
Settling Time
Unity Gain Bandwidth Product
Phase Margin
SR
tS
GBP
ΦM
RL = 2 kΩ, CL = 16 pF
To 0.01%, 0 V to 2 V step, AV = 1
5
V/µs
µs
MHz
Degrees
<1
10
65
Rev. N | Page 4 of 24
Data Sheet
AD8605/AD8606/AD8608
Parameter
Symbol
Conditions
Min
Typ
Max
Unit
NOISE PERFORMANCE
Peak-to-Peak Noise
Voltage Noise Density
en p-p
en
en
f = 0.1 Hz to 10 Hz
f = 1 kHz
f = 10 kHz
2.3
8
6.5
0.01
3.5
12
µV p-p
nV/√Hz
nV/√Hz
pA/√Hz
Current Noise Density
in
f = 1 kHz
Rev. N | Page 5 of 24
AD8605/AD8606/AD8608
Data Sheet
2.7 V ELECTRICAL SPECIFICATIONS
VS = 2.7 V, VCM = VS/2, TA = 25°C, unless otherwise noted.
Table 2.
Parameter
Symbol
Conditions
Min
Typ
Max
Unit
INPUT CHARACTERISTICS
Offset Voltage
VOS
AD8605/AD8606 (Except WLCSP)
AD8608
AD8605/AD8606/AD8608
VS = 3.5 V, VCM = 3 V
20
20
80
65
75
300
750
1
µV
µV
µV
µV
pA
pA
pA
pA
pA
pA
pA
pA
V
VS = 3.5 V, VCM = 2.7 V
VS = 2.7 V, VCM = 0 V to 2.7 V
−40°C < TA < +125°C
Input Bias Current
AD8605/AD8606
AD8605/AD8606
AD8608
AD8608
Input Offset Current
IB
0.2
−40°C < TA < +85°C
−40°C < TA < +125°C
−40°C < TA < +85°C
−40°C < TA < +125°C
50
250
100
300
0.5
20
IOS
0.1
−40°C < TA < +85°C
−40°C < TA < +125°C
75
2.7
Input Voltage Range
0
Common-Mode Rejection Ratio
CMRR
AVO
VCM = 0 V to 2.7 V
−40°C < TA < +125°C
RL = 2 kΩ, VO = 0.5 V to 2.2 V
80
70
110
95
85
350
dB
dB
V/mV
Large Signal Voltage Gain
Offset Voltage Drift
AD8605/AD8606
AD8608
ΔVOS/ΔT
ΔVOS/ΔT
−40°C < TA < +125°C
−40°C < TA < +125°C
1
1.5
4.5
6.0
µV/°C
µV/°C
INPUT CAPACITANCE
Common-Mode Input Capacitance
Differential Input Capacitance
OUTPUT CHARACTERISTICS
Output Voltage High
CCOM
CDIFF
8.8
2.6
pF
pF
VOH
VOL
IL = 1 mA
−40°C < TA < +125°C
IL = 1 mA
2.6
2.6
2.66
25
V
V
mV
mV
mA
Ω
Output Voltage Low
40
50
−40°C < TA < +125°C
Output Current
Closed-Loop Output Impedance
POWER SUPPLY
IOUT
ZOUT
30
1.2
f = 1 MHz, AV = 1
Power Supply Rejection Ratio
AD8605/AD8606
AD8605/AD8606 WLCSP
AD8608
PSRR
VS = 2.7 V to 5.5 V
VS = 2.7 V to 5.5 V
VS = 2.7 V to 5.5 V
−40°C < TA < +125°C
IOUT = 0 mA
80
75
77
70
95
92
92
90
dB
dB
dB
dB
mA
mA
Supply Current/Amplifier
ISY
1.15
1.4
1.5
−40°C < TA < +125°C
DYNAMIC PERFORMANCE
Slew Rate
Settling Time
Unity Gain Bandwidth Product
Phase Margin
SR
tS
GBP
ΦM
RL = 2 kΩ, CL = 16 pF
To 0.01%, 0 V to 1 V step, AV = 1
5
<0.5
9
V/µs
µs
MHz
Degrees
50
Rev. N | Page 6 of 24
Data Sheet
AD8605/AD8606/AD8608
Parameter
Symbol
Conditions
Min
Typ
Max
Unit
NOISE PERFORMANCE
Peak-to-Peak Noise
Voltage Noise Density
en p-p
en
en
f = 0.1 Hz to 10 Hz
f = 1 kHz
f = 10 kHz
2.3
8
6.5
0.01
3.5
12
µV p-p
nV/√Hz
nV/√Hz
pA/√Hz
Current Noise Density
in
f = 1 kHz
Rev. N | Page 7 of 24
AD8605/AD8606/AD8608
Data Sheet
ABSOLUTE MAXIMUM RATINGS
Table 3.
Parameter
Supply Voltage
Input Voltage
Differential Input Voltage
Output Short-Circuit Duration to GND Observe Derating Curves
Storage Temperature Range
All Packages
Operating Temperature Range
All Packages
Junction Temperature Range
All Packages
Table 4.
Package Type
1
Rating
6 V
GND to VS
6 V
θJA
θJC
Unit
°C/W
°C/W
°C/W
°C/W
°C/W
°C/W
°C/W
5-Ball WLCSP (CB)
5-Lead SOT-23 (RJ)
8-Ball WLCSP (CB)
8-Lead MSOP (RM)
8-Lead SOIC_N (R)
14-Lead SOIC_N (R)
14-Lead TSSOP (RU)
170
240
115
206
157
105
148
92
44
56
36
23
−65°C to +150°C
−40°C to +125°C
−65°C to +150°C
1 θJA is specified for the worst-case conditions, that is, a device soldered in a
circuit board for surface-mount packages.
Lead Temperature (Soldering, 60 sec) 300°C
ESD CAUTION
Stresses above those listed under Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress
rating only; functional operation of the device at these or any
other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
Rev. N | Page 8 of 24
Data Sheet
AD8605/AD8606/AD8608
TYPICAL PERFORMANCE CHARACTERISTICS
4500
0.30
0.25
V
= 5V
S
V
T
V
= 5V
= 25°C
S
4000
3500
3000
2500
2000
1500
1000
500
A
= 0V TO 5V
0.20
CM
0.15
0.10
0.05
0
–0.05
–0.10
–0.15
–0.20
–0.25
–0.30
0
–300
–200
–100
0
100
200
300
0
0.5
1.0
1.5
2.0
2.5
3.0
(V)
3.5
4.0
4.5
5.0
OFFSET VOLTAGE (µV)
V
CM
Figure 7. Input Offset Voltage Distribution
Figure 10. Input Offset Voltage vs. Common-Mode Voltage
(200 Units, 5 Wafer Lots, Including Process Skews)
24
20
16
12
8
250
200
150
100
50
V
= 5V
S
V
V
= 5V
SY
T
= –40°C TO +125°C
= 2.5V
A
= V /2
CM
SY
V
CM
0
–50
4
AD8605
AD8606
AD8608
–100
–150
0
0
0.4 0.8 1.2 1.6 2.0 2.4 2.8 3.2 3.6 4.0 4.4 4.8
TCVOS (µV/°C)
–50
–25
0
25
50
75
100
125
TEMPERATURE (°C)
Figure 11. Input Bias Current vs. Temperature
Figure 8. AD8608 Input Offset Voltage Drift Distribution
1k
100
10
20
18
16
14
12
10
8
V
T
= 5V
= 25°C
V
T
= 5V
S
A
S
= –40°C TO +125°C
= 2.5V
A
V
CM
SOURCE
SINK
6
1
4
2
0.1
0.001
0
0.01
0.1
LOAD CURRENT (mA)
1
10
0
0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 2.6
TCVOS (µV/°C)
Figure 12. Output Saturation Voltage vs. Load Current
Figure 9. AD8605/AD8606 Input Offset Voltage Drift Distribution
Rev. N | Page 9 of 24
AD8605/AD8606/AD8608
Data Sheet
6
5
4
3
2
1
0
5.00
V
@ 1mA LOAD
OH
4.95
4.90
4.85
4.80
4.75
4.70
V
= 5V
S
V
V
= 5V
S
= 4.9V p-p
= 25°C
= 2kΩ
= 1
IN
T
A
R
A
L
V
V
@ 10mA LOAD
OH
1k
10k
100k
1M
10M
–40 –25 –10
5
20
35
50
65
80
95 110 125
FREQUENCY (Hz)
TEMPERATURE (°C)
Figure 16. Closed-Loop Output Voltage Swing (FPBW)
Figure 13. Output Voltage Swing High vs. Temperature
100
90
80
70
60
50
40
30
20
10
0
0.25
0.20
0.15
0.10
0.05
0
V
= 5V
S
V
= 5V
S
V
@ 10mA LOAD
OL
A
= 100
V
A
= 10
A
= 1
V
V
V
@ 1mA LOAD
OL
1k
10k
100k
1M
10M
100M
–40 –25 –10
5
20
35
50
65
80
95 110 125
FREQUENCY (Hz)
TEMPERATURE (°C)
Figure 17. Output Impedance vs. Frequency
Figure 14. Output Voltage Swing Low vs. Temperature
120
110
100
90
100
80
225
180
135
90
V
= 5V
V
R
C
= ±2.5V
= 2kΩ
= 20pF
= 64°
S
S
L
L
60
Φ
M
PHASE
40
80
20
45
70
0
0
GAIN
60
–20
–40
–60
–80
–100
–45
–90
–135
–180
–225
50
40
30
20
10k
100k
1M
FREQUENCY (Hz)
10M
40M
1k
10k
100k
1M
10M
FREQUENCY (Hz)
Figure 15. Open-Loop Gain and Phase vs. Frequency
Figure 18. Common-Mode Rejection Ratio (CMRR) vs. Frequency
Rev. N | Page 10 of 24
Data Sheet
AD8605/AD8606/AD8608
140
1.0
0.9
0.8
0.7
0.6
0.5
0.4
0.3
0.2
0.1
0
V
= 5V
S
120
100
80
60
40
20
0
–20
–40
–60
1k
10k
100k
1M
10M
0
0.5
1.0
1.5
2.0
2.5
3.0 3.5
4.0
4.5
5.0
FREQUENCY (Hz)
SUPPLY VOLTAGE (V)
Figure 19. PSRR vs. Frequency
Figure 22. Supply Current/Amplifier vs. Supply Voltage
45
40
35
30
25
20
15
10
5
V
= 5V
S
V
S
= 5V
R
=
∞
L
T
= 25°C
= –1
A
A
V
+OS
–OS
0
10
100
1k
TIME (1s/DIV)
CAPACITANCE (pF)
Figure 23. 0.1 Hz to 10 Hz Input Voltage Noise
Figure 20. Small Signal Overshoot vs. Load Capacitance
2.0
V
= ±2.5V
= 10kΩ
= 200pF
= 1
S
R
C
A
L
L
V
1.5
1.0
0.5
V
= 2.7V
S
V
= 5V
S
0
TIME (200ns/DIV)
–40 –25 –10
5
20
35
50
65
80
95 110 125
TEMPERATURE (°C)
Figure 24. Small Signal Transient Response
Figure 21. Supply Current/Amplifier vs. Temperature
Rev. N | Page 11 of 24
AD8605/AD8606/AD8608
Data Sheet
36
32
28
24
20
16
12
8
V
= ±2.5V
= 10kΩ
= 200pF
= 1
S
V
= ±2.5V
S
R
C
A
L
L
V
4
TIME (400ns/DIV)
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
1.0
FREQUENCY (kHz)
Figure 25. Large Signal Transient Response
Figure 28. Voltage Noise Density vs. Frequency
53.6
46.9
40.2
33.5
26.8
20.1
13.4
6.7
V
R
A
= ±2.5V
= 10kΩ
= –100
= 50mV
S
V
= ±2.5V
S
L
2.5V
V
V
OUT
V
IN
0V
0V
V
IN
–50mV
0
TIME (400ns/DIV)
0
1
2
3
4
5
6
7
8
9
10
FREQUENCY (kHz)
Figure 26. Positive Overload Recovery
Figure 29. Voltage Noise Density vs. Frequency
119.2
104.3
89.4
74.5
59.6
44.7
29.8
14.9
0
V
R
A
= ±2.5V
= 10kΩ
S
V
= ±2.5V
S
L
=
–100
V
0V
V
= 50mV
IN
–2.5V
50mV
0V
TIME (1µs/DIV)
0
10
20
30
40
50
60
70
80
90
100
FREQUENCY (Hz)
Figure 27. Negative Overload Recovery
Figure 30. Voltage Noise Density vs. Frequency
Rev. N | Page 12 of 24
Data Sheet
AD8605/AD8606/AD8608
1k
100
10
1800
V
T
= 2.7V
= 25°C
= 0V TO 2.7V
V
T
= 2.7V
= 25°C
S
S
1600
1400
1200
1000
800
600
400
200
0
A
A
V
CM
SOURCE
SINK
1
0.1
0.001
0.1
0.01
10
–200
–100
0
100
200
300
–300
1
LOAD CURRENT (mA)
OFFSET VOLTAGE (µV)
Figure 34. Output Saturation Voltage vs. Load Current
Figure 31. Input Offset Voltage Distribution
2.680
2.675
2.670
2.665
2.660
2.655
2.650
300
200
100
0
V
T
= 2.7V
= 25°C
V
= 2.7V
S
A
S
V
@ 1mA LOAD
OH
–100
–200
–300
0
0
0.9
1.8
2.7
–40 –25 –10
5
20
35
50
65 80
95 110 125
COMMON-MODE VOLTAGE (V)
TEMPERATURE (°C)
Figure 32. Input Offset Voltage vs. Common-Mode Voltage
(200 Units, 5 Wafer Lots, Including Process Skews)
Figure 35. Output Voltage Swing High vs. Temperature
250
0.045
0.040
0.035
0.030
0.025
0.020
0.015
0.010
0.005
0
V
V
= 2.7V
SY
V
= 2.7V
S
= V /2
CM
SY
200
150
100
50
V
@ 1mA LOAD
OL
0
–50
–100
–150
AD8605
AD8606
AD8608
–50
–25
0
25
50
75
100
125
–40 –25 –10
5
20
35
50
65 80
95 110 125
TEMPERATURE (°C)
TEMPERATURE (°C)
Figure 33. Input Bias Current vs. Temperature
Figure 36. Output Voltage Swing Low vs. Temperature
Rev. N | Page 13 of 24
AD8605/AD8606/AD8608
Data Sheet
60
50
40
30
20
10
0
100
80
225
180
135
90
V
R
C
= 2.7V
= 2kΩ
= 20pF
V
T
A
= 2.7V
= 25°C
= 1
S
S
L
A
L
V
60
ΦM = 52.5°
PHASE
40
20
45
–OS
0
0
GAIN
+OS
–20
–40
–60
–80
–100
–45
–90
–135
–180
–225
10
100
CAPACITANCE (pF)
1k
10k
100k
1M
10M
40M
FREQUENCY (Hz)
Figure 40. Small Signal Overshoot vs. Load Capacitance
Figure 37. Open-Loop Gain and Phase vs. Frequency
V
= 2.7V
S
3.0
2.5
2.0
1.5
1.0
0.5
0
V
V
= 2.7V
= 2.6V p-p
= 25°C
= 2kΩ
= 1
S
IN
T
A
R
A
L
V
TIME (1s/DIV)
1k
10k
100k
1M
10M
Figure 41. 0.1 Hz to 10 Hz Input Voltage Noise
FREQUENCY (Hz)
Figure 38. Closed-Loop Output Voltage Swing vs. Frequency (FPBW)
V
= ±1.35V
= 10kΩ
= 200pF
= 1
S
100
R
C
A
L
L
V
V
= 2.7V
S
90
80
70
60
50
40
30
20
10
0
A
= 100
V
A
= 10
V
A
= 1
V
TIME (200ns/DIV)
10k
100k
1M
10M
100M
1k
Figure 42. Small Signal Transient Response
FREQUENCY (Hz)
Figure 39. Output Impedance vs. Frequency
Rev. N | Page 14 of 24
Data Sheet
AD8605/AD8606/AD8608
V
= ±1.35V
= 10kΩ
= 200pF
= 1
S
R
C
A
L
L
V
TIME (400ns/DIV)
Figure 43. Large Signal Transient Response
Rev. N | Page 15 of 24
AD8605/AD8606/AD8608
Data Sheet
APPLICATIONS INFORMATION
OUTPUT PHASE REVERSAL
V
V
A
R
= ±2.5V
= 6V p-p
= 1
S
IN
V
OUT
Phase reversal is defined as a change in polarity at the output of
the amplifier when a voltage that exceeds the maximum input
common-mode voltage drives the input.
V
L
= 10kΩ
V
IN
Phase reversal can cause permanent damage to the amplifier; it
can also cause system lockups in feedback loops. The AD8605
does not exhibit phase reversal even for inputs exceeding the
supply voltage by more than 2 V.
MAXIMUM POWER DISSIPATION
Power dissipated in an IC causes the die temperature to
increase, which can affect the behavior of the IC and the
application circuit performance.
TIME (4µs/DIV)
Figure 44. No Phase Reversal
The absolute maximum junction temperature of the AD8605/
AD8606/AD8608 is 150°C. Exceeding this temperature could
damage or destroy the device.
1.8
1.7
1.6
1.5
1.4
1.3
1.2
1.1
1.0
0.9
0.8
0.7
0.6
0.5
0.4
0.3
0.2
0.1
0
SOIC-14
The maximum power dissipation of the amplifier is calculated
according to
TSSOP-14
TJ −TA
SOIC-8
PDISS
=
θJA
MSOP-8
where:
WLCSP-5
TJ is the junction temperature.
TA is the ambient temperature.
5-LEAD SOT-23
θ
JA is the junction-to-ambient thermal resistance.
–45
–20
5
30
55
80
105
130
Figure 45 compares the maximum power dissipation with
temperature for the various AD860x family packages.
AMBIENT TEMPERATURE (°C)
Figure 45. Maximum Power Dissipation vs. Ambient Temperature
INPUT OVERVOLTAGE PROTECTION
0.1
V
A
B
= ±2.5V
= 1
= 80kHz
SY
The AD860x has internal protective circuitry. However, if the
voltage applied at either input exceeds the supplies by more
than 0.5 V, external resistors should be placed in series with
the inputs. The resistor values can be determined by
V
W
0.01
0.001
VIN −VS
≤ 5mA
RS
The remarkable low input offset current of the AD860x (<1 pA)
allows the use of larger value resistors. With a 10 kΩ resistor at
the input, the output voltage has less than 10 nV of error voltage.
A 10 kΩ resistor has less than 13 nV/√Hz of thermal noise at
room temperature.
0.0001
20
100
1k
10k 20k
FREQUENCY (Hz)
THD + NOISE
Figure 46. THD + Noise vs. Frequency
Total harmonic distortion is the ratio of the input signal in V rms
to the total harmonics in V rms throughout the spectrum.
Harmonic distortion adds errors to precision measurements
and adds unpleasant sonic artifacts to audio systems.
The AD860x has a low total harmonic distortion. Figure 46 shows
that the AD8605 has less than 0.005% or −86 dB of THD + N
over the entire audio frequency range. The AD8605 is configured
in positive unity gain, which is the worst case, and with a load
of 10 kΩ.
Rev. N | Page 16 of 24
Data Sheet
AD8605/AD8606/AD8608
A snubber network, shown in Figure 49, helps reduce the signal
overshoot to a minimum and maintain stability. Although this
circuit does not recover the loss of bandwidth induced by large
capacitive loads, it greatly reduces the overshoot and ringing.
This method does not reduce the maximum output swing of the
amplifier.
TOTAL NOISE INCLUDING SOURCE RESISTORS
The low input current noise and input bias current of the
AD860x make it the ideal amplifier for circuits with substantial
input source resistance, such as photodiodes. Input offset voltage
increases by less than 0.5 nV per 1 kΩ of source resistance at
room temperature and increases to 10 nV at 85°C. The total
noise density of the circuit is
0
–20
–40
2
2
en
= en
+
(
inRS
)
+ 4kTRS
,TOTAL
where:
–60
en is the input voltage noise density of the AD860x.
in is the input current noise density of the AD860x.
RS is the source resistance at the noninverting terminal.
k is Boltzmann’s constant (1.38 × 10−23 J/K).
–80
–100
–120
–140
–160
–180
T is the ambient temperature in Kelvin (T = 273 + °C).
For example, with RS = 10 kΩ, the total voltage noise density is
roughly 15 nV/√Hz.
100
1k
10k
100k
1M
10M
100M
For RS < 3.9 kΩ, en dominates and en, TOTAL ≈ en.
FREQUENCY (Hz)
The current noise of the AD860x is so low that its total density
does not become a significant term unless RS is greater than 6 MΩ.
Figure 47. Channel Separation vs. Frequency
The total equivalent rms noise over a specific bandwidth is
expressed as
V
= ±2.5V
= 1
= 10kΩ
= 1000pF
S
A
R
C
V
L
L
En =
en,TOTAL
BW
where BW is the bandwidth in hertz.
Note that the previous analysis is valid for frequencies greater
than 100 Hz and assumes relatively flat noise, above 10 kHz. For
lower frequencies, flicker noise (1/f) must be considered.
CHANNEL SEPARATION
Channel separation, or inverse crosstalk, is a measure of the signal
feed from one amplifier (channel) to another on the same IC.
The AD8606 has a channel separation of greater than −160 dB
up to frequencies of 1 MHz, allowing the two amplifiers to
amplify ac signals independently in most applications.
TIME (10µs/DIV)
Figure 48. AD8606 Capacitive Load Drive Without Snubber
CAPACITIVE LOAD DRIVE
V+
The AD860x can drive large capacitive loads without oscillation.
Figure 48 shows the output of the AD8606 in response to a
200 mV input signal. In this case, the amplifier is configured
in positive unity gain, worst case for stability, while driving a
1000 pF load at its output. Driving larger capacitive loads in
unity gain can require the use of additional circuitry.
4
2
200mV
1
AD8605
V
3
IN
R
R
C
L
S
L
8
C
S
V–
Figure 49. Snubber Network Configuration
Rev. N | Page 17 of 24
AD8605/AD8606/AD8608
Data Sheet
5000
4500
4000
3500
3000
2500
2000
1500
1000
500
Figure 50 shows a scope of the output at the snubber circuit.
The overshoot is reduced from over 70% to less than 5%, and
the ringing is eliminated by the snubber. Optimum values for RS
and CS are determined experimentally.
2
3mW/cm
V
= ±2.5V
= 1
S
A
R
R
C
C
V
L
S
L
S
= 10kΩ
= 90Ω
2
2mW/cm
= 1000pF
= 700pF
2
1mW/cm
850
0
350
450
550
650
750
WAVELENGTH (nm)
Figure 51. AD8605ACB Input Bias Current Response to Direct Illumination of
Varying Intensity and Wavelength
When the WLCSP package is assembled on the board with the
bump side of the die facing the PCB, reflected light from the
PCB surface is incident on active silicon circuit areas and results
in the increased IB. No performance degradation occurs due to
illumination of the backside (substrate) of the AD8605ACB.
The AD8605ACB is particularly sensitive to incident light with
wavelengths in the near infrared range (NIR, 700 nm to 1000 nm).
Photons in this waveband have a longer wavelength and lower
energy than photons in the visible (400 nm to 700 nm) and near
ultraviolet (NUV, 200 nm to 400 nm) bands; therefore, they can
penetrate more deeply into the active silicon. Incident light with
wavelengths greater than 1100 nm has no photoelectric effect
on the AD8605ACB because silicon is transparent to wavelengths
in this range. The spectral content of conventional light sources
varies. Sunlight has a broad spectral range, with peak intensity
in the visible band that falls off in the NUV and NIR bands;
fluorescent lamps have significant peaks in the visible but not
the NUV or NIR bands.
TIME (10µs/DIV)
Figure 50. Capacitive Load Drive with Snubber
Table 5 summarizes a few optimum values for capacitive loads.
Table 5.
CL (pF)
RS (Ω)
100
70
CS (pF)
1000
1000
800
500
1000
2000
60
An alternate technique is to insert a series resistor inside the
feedback loop at the output of the amplifier. Typically, the value
of this resistor is approximately 100 Ω. This method also reduces
overshoot and ringing but causes a reduction in the maximum
output swing.
LIGHT SENSITIVITY
The AD8605ACB (WLCSP package option) is essentially a
silicon die with additional postfabrication dielectric and
intermetallic processing designed to contact solder bumps
on the active side of the chip. With this package type, the die
is exposed to ambient light and is subject to photoelectric
effects. Light sensitivity analysis of the AD8605ACB mounted
on standard PCB material reveals that only the input bias
current (IB) parameter is impacted when the package is
illuminated directly by high intensity light. No degradation in
electrical performance is observed due to illumination by low
intensity (0.1 mW/cm2) ambient light. Figure 51 shows that IB
increases with increasing wavelength and intensity of incident
light; IB can reach levels as high as 4500 pA at a light intensity of
3 mW/cm2 and a wavelength of 850 nm. The light intensities
shown in Figure 51 are not normal for most applications, that is,
even though direct sunlight can have intensities of 50 mW/cm2,
office ambient light can be as low as 0.1 mW/cm2.
Efforts have been made at a product level to reduce the effect of
ambient light; the under bump metal (UBM) has been designed
to shield the sensitive circuit areas on the active side (bump
side) of the die. However, if an application encounters any light
sensitivity with the AD8605ACB, shielding the bump side of the
WLCSP package with opaque material should eliminate this
effect. Shielding can be accomplished using materials such as
silica-filled liquid epoxies that are used in flip-chip underfill
techniques.
WLCSP ASSEMBLY CONSIDERATIONS
For detailed information on the WLCSP PCB assembly and
reliability, see Application Note AN-617, MicroCSP™ Wafer
Level Chip Scale Package.
Rev. N | Page 18 of 24
Data Sheet
AD8605/AD8606/AD8608
I-V CONVERSION APPLICATIONS
At room temperature, the AD8605 has an input bias current of
0.2 pA and an offset voltage of 100 µV. Typical values of RD are
in the range of 1 GΩ.
PHOTODIODE PREAMPLIFIER APPLICATIONS
The low offset voltage and input current of the AD8605 make
it an excellent choice for photodiode applications. In addition,
the low voltage and current noise make the amplifier ideal for
application circuits with high sensitivity.
For the circuit shown in Figure 52, the output error voltage is
approximately 100 µV at room temperature, increasing to about
1 mV at 85°C.
C
F
10pF
The maximum achievable signal bandwidth is
R
F
10MΩ
ft
fMAX
=
2πRF CF
PHOTODIODE
V
OS
where ft is the unity gain frequency of the amplifier.
C
50pF
D
AD8605
R
I
AUDIO AND PDA APPLICATIONS
D
D
V
OUT
The low distortion and wide dynamic range of the AD860x
make it a great choice for audio and PDA applications,
including microphone amplification and line output buffering.
Figure 52. Equivalent Circuit for Photodiode Preamp
Figure 53 shows a typical application circuit for headphone/
line-out amplification.
The input bias current of the amplifier contributes an error
term that is proportional to the value of RF.
R1 and R2 are used to bias the input voltage at half the supply,
which maximizes the signal bandwidth range. C1 and C2 are
used to ac couple the input signal. C1, R1, and R2 form a high-
pass filter whose corner frequency is 1/[2π(R1||R2)C1].
The offset voltage causes a dark current induced by the shunt
resistance of the Diode RD. These error terms are combined at
the output of the amplifier. The error voltage is written as
The high output current of the AD8606 allows it to drive heavy
resistive loads.
RF
RD
EO =VOS 1+
+ RF IB
The circuit in Figure 53 is tested to drive a 16 Ω headphone. The
THD + N is maintained at approximately −60 dB throughout the
audio range.
Typically, RF is smaller than RD, thus RF/RD can be ignored.
5V
R1
20kΩ
C1
1µF
8
C3
R4
100µF
20Ω
R2
20kΩ
3
2
1/2
V1
500mV
AD8606
1
R3 HEADPHONES
1kΩ
4
5V
R7
20kΩ
C2
1µF
8
C4
R6
100µF
5
6
20Ω
1/2
R8
20kΩ
V2
500mV
AD8606
7
R5
1kΩ
4
Figure 53. Single-Supply Headphone/Speaker Amplifier
Rev. N | Page 19 of 24
AD8605/AD8606/AD8608
Data Sheet
INSTRUMENTATION AMPLIFIERS
The low offset voltage and low noise of the AD8605 make it an
ideal amplifier for instrumentation applications.
R
R
R
V
REF
C
F
R
F
Difference amplifiers are widely used in high accuracy circuits
to improve the common-mode rejection ratio. Figure 54 shows
a simple difference amplifier. Figure 55 shows the common-
mode rejection for a unity gain configuration and for a gain of 10.
R2
R2
R2
V+
V
OS
AD8605
Making (R4/R3) = (R2/R1) and choosing 0.01% tolerance yields
a CMRR of 74 dB and minimizes the gain error at the output.
R1
1kΩ
R2
10kΩ
V–
V1
Figure 56. Simplified Circuit of the DAC8143 with AD8605 Output Buffer
5V
R4 R2
=
To optimize the performance of the DAC, insert a capacitor in
the feedback loop of the AD8605 to compensate the amplifier
for the pole introduced by the output capacitance of the DAC.
Typical values for CF range from 10 pF to 30 pF; it can be
adjusted for the best frequency response. The total error at the
output of the op amp can be computed by
R3 R1
R2
R1
AD8605
V
OUT
V
=
(V2 – V1)
OUT
R3
1kΩ
R4
10kΩ
V2
RF
Req
EO =VOS 1 +
Figure 54. Difference Amplifier, AV = 10
120
100
80
V
= ±2.5V
SY
where Req is the equivalent resistance seen at the output of the
DAC. As previously mentioned, Req is code dependent and
varies with the input. A typical value for Req is 15 kΩ.
Choosing a feedback resistor of 10 kΩ yields an error of less
than 200 µV.
A
= 10
V
A
= 1
V
60
Figure 57 shows the implementation of a dual-stage buffer
at the output of a DAC. The first stage is used as a buffer.
Capacitor C1 with Req creates a low-pass filter, and thus,
provides phase lead to compensate for frequency response.
The second stage of the AD8606 is used to provide voltage
gain at the output of the buffer.
40
20
0
100
1k
10k
100k
1M
10M
Grounding the positive input terminals in both stages reduces
errors due to the common-mode output voltage. Choosing R1,
R2, and R3 to match within 0.01% yields a CMRR of 74 dB and
maintains minimum gain error in the circuit.
FREQUENCY (Hz)
Figure 55. Difference Amplifier CMRR vs. Frequency
DAC CONVERSION
The low input bias current and offset voltage of the AD8605
make it an excellent choice for buffering the output of a current
output DAC.
R
R3
20kΩ
CS
15V
R2
10kΩ
C1
33pF
Figure 56 shows a typical implementation of the AD8605 at the
output of a 12-bit DAC.
V
R
FB
DD
R1
10kΩ
OUT1
AGND
V
AD7545
OUT
V
REF
R
V
P
IN
The DAC8143 output current is converted to a voltage by the
feedback resistor. The equivalent resistance at the output of the
DAC varies with the input code, as does the output capacitance.
1/2
DB11
1/2
AD8606
AD8606
R4
5kΩ
Figure 57. Bipolar Operation
Rev. N | Page 20 of 24
Data Sheet
AD8605/AD8606/AD8608
OUTLINE DIMENSIONS
0.940
0.900
0.860
2
1
A
B
BALL A1
IDENTIFIER
1.330
1.290
1.250
0.50
BSC
0.866
REF
C
TOP VIEW
(BALL SIDE DOWN)
0.50 BSC
BOTTOM VIEW
(BALL SIDE UP)
0.610
0.555
0.500
SIDE VIEW
COPLANARITY
0.05
0.280
0.260
0.240
0.230
0.200
0.170
SEATING
PLANE
Figure 58. 5-Ball Wafer Level Chip Scale Package [WLCSP]
(CB-5-1)
Dimensions shown in millimeters
3.00
2.90
2.80
5
1
4
3
3.00
2.80
2.60
1.70
1.60
1.50
2
0.95 BSC
1.90
BSC
1.30
1.15
0.90
0.20 MAX
0.08 MIN
1.45 MAX
0.95 MIN
0.55
0.45
0.35
0.15 MAX
0.05 MIN
10°
5°
0°
SEATING
PLANE
0.60
BSC
0.50 MAX
0.35 MIN
COMPLIANT TO JEDEC STANDARDS MO-178-AA
Figure 59. 5-Lead Small Outline Transistor Package [SOT-23]
(RJ-5)
Dimensions shown in millimeters
Rev. N | Page 21 of 24
AD8605/AD8606/AD8608
Data Sheet
3.20
3.00
2.80
8
1
5
4
5.15
4.90
4.65
3.20
3.00
2.80
PIN 1
IDENTIFIER
0.65 BSC
0.95
0.85
0.75
15° MAX
1.10 MAX
0.80
0.55
0.40
0.15
0.05
0.23
0.09
6°
0°
0.40
0.25
COPLANARITY
0.10
COMPLIANT TO JEDEC STANDARDS MO-187-AA
Figure 60. 8-Lead Mini Small Outline Package [MSOP]
(RM-8)
Dimensions shown in millimeters
5.00 (0.1968)
4.80 (0.1890)
8
1
5
4
6.20 (0.2441)
5.80 (0.2284)
4.00 (0.1574)
3.80 (0.1497)
0.50 (0.0196)
0.25 (0.0099)
1.27 (0.0500)
BSC
45°
1.75 (0.0688)
1.35 (0.0532)
0.25 (0.0098)
0.10 (0.0040)
8°
0°
0.51 (0.0201)
0.31 (0.0122)
COPLANARITY
0.10
1.27 (0.0500)
0.40 (0.0157)
0.25 (0.0098)
0.17 (0.0067)
SEATING
PLANE
COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.
Figure 61. 8-Lead Standard Small Outline Package [SOIC_N]
Narrow Body (R-8)
Dimensions shown in millimeters and (inches)
Rev. N | Page 22 of 24
Data Sheet
AD8605/AD8606/AD8608
1.480
1.430
1.380
3
2
1
A
BALL A1
IDENTIFIER
1.825
1.775
1.725
1.00
REF
B
C
0.50
BSC
TOP VIEW
(BALL SIDE DOWN)
BOTTOM VIEW
(BALL SIDE UP)
0.380
0.355
0.330
0.675
0.595
0.515
SIDE VIEW
COPLANARITY
0.05
0.27
0.24
0.21
SEATING
PLANE
0.340
0.320
0.300
Figure 62. 8-Ball Wafer Level Chip Scale Package [WLCSP]
(CB-8-1)
Dimensions shown in millimeters
8.75 (0.3445)
8.55 (0.3366)
8
7
14
1
6.20 (0.2441)
5.80 (0.2283)
4.00 (0.1575)
3.80 (0.1496)
1.27 (0.0500)
0.50 (0.0197)
0.25 (0.0098)
45°
BSC
1.75 (0.0689)
1.35 (0.0531)
0.25 (0.0098)
0.10 (0.0039)
8°
0°
COPLANARITY
0.10
SEATING
PLANE
1.27 (0.0500)
0.40 (0.0157)
0.51 (0.0201)
0.31 (0.0122)
0.25 (0.0098)
0.17 (0.0067)
COMPLIANT TO JEDEC STANDARDS MS-012-AB
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.
Figure 63. 14-Lead Standard Small Outline Package [SOIC_N]
Narrow Body (R-14)
Dimensions shown in millimeters and (inches)
Rev. N | Page 23 of 24
AD8605/AD8606/AD8608
Data Sheet
5.10
5.00
4.90
14
8
7
4.50
4.40
4.30
6.40
BSC
1
PIN 1
0.65 BSC
1.05
1.00
0.80
1.20
0.20
0.09
MAX
0.75
0.60
0.45
8°
0°
0.15
0.05
COPLANARITY
0.10
SEATING
PLANE
0.30
0.19
COMPLIANT TO JEDEC STANDARDS MO-153-AB-1
Figure 64. 14-Lead Thin Shrink Small Outline Package [TSSOP]
(RU-14)
Dimensions shown in millimeters and (inches)
ORDERING GUIDE
Model1
Temperature Range
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
Package Description
5-Ball WLCSP
5-Ball WLCSP
5-Lead SOT-23
5-Lead SOT-23
5-Lead SOT-23
5-Lead SOT-23
8-Lead MSOP
Package Option
CB-5-1
CB-5-1
RJ-5
RJ-5
RJ-5
Branding
A1J
A1J
AD8605ACBZ-REEL
AD8605ACBZ-REEL7
AD8605ART-REEL
AD8605ARTZ-R2
AD8605ARTZ-REEL
AD8605ARTZ-REEL7
AD8606ARM-REEL
AD8606ARMZ-R7
AD8606ARMZ-REEL
AD8606AR
AD8606AR-REEL
AD8606AR-REEL7
AD8606ARZ
AD8606ARZ-REEL
AD8606ARZ-REEL7
AD8606ACBZ-REEL7
AD8608ARZ
B3A
B3A#
B3A#
B3A#
B6A
B6A#
B6A#
RJ-5
RM-8
RM-8
RM-8
R-8
R-8
R-8
R-8
R-8
R-8
CB-8-1
R-14
8-Lead MSOP
8-Lead MSOP
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Ball WLCSP
B6A#
14-Lead SOIC_N
14-Lead SOIC_N
14-Lead SOIC_N
14-Lead TSSOP
14-Lead TSSOP
AD8608ARZ-REEL
AD8608ARZ-REEL7
AD8608ARUZ
R-14
R-14
RU-14
RU-14
AD8608ARUZ-REEL
1 Z = RoHS Compliant Part, # denotes RoHS compliant product (except for CB-5-1) may be top or bottom marked.
©2002–2013 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D02731-0-4/13(N)
Rev. N | Page 24 of 24
相关型号:
AD8607AR-REEL7
Precision Micropower Low Noise CMOS Rail-Rail Input/Output Operational Amplifiers
ADI
©2020 ICPDF网 联系我们和版权申明