ADAU1966A [ADI]

16-Channel, High Performance DAC;
ADAU1966A
型号: ADAU1966A
厂家: ADI    ADI
描述:

16-Channel, High Performance DAC

文件: 总52页 (文件大小:746K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
16-Channel, High Performance,  
192 kHz, 24-Bit DAC  
Data Sheet  
ADAU1966A  
FEATURES  
GENERAL DESCRIPTION  
Differential or single-ended voltage DAC output  
114 dB DAC dynamic range, A-weighted, differential  
−97 dB total harmonic distortion plus noise (THD + N),  
differential  
110 dB DAC dynamic range, A-weighted, single-ended  
−95 dB THD + N, single-ended  
The ADAU1966A is a high performance, single-chip digital-to-  
analog converter (DAC) that provides 16 DACs with differential or  
single-ended outputs using the Analog Devices, Inc., patented  
multibit sigma-delta (Σ-Δ) architecture. A serial peripheral interface  
(SPI)/I2C port is included, allowing a microcontroller to adjust  
volume and many other parameters. The ADAU1966A operates  
from 2.5 V digital and 3.3 V analog supplies. A linear regulator  
is included to generate the digital supply voltage from the analog  
supply voltage. The ADAU1966A is available in an 80-lead LQFP.  
2.5 V digital and 3.3 V analog and input/output (I/O) supplies  
299 mW total quiescent power  
Phase-locked loop (PLL) generated or direct master clock  
Low electromagnetic interference (EMI) design  
Linear regulator driver to generate digital supply  
Supports 24-bit and 32 kHz to 192 kHz sample rates  
Low propagation 192 kHz sample rate mode  
Log volume control with autoramp function  
Temperature sensor with digital readout 3°C accuracy  
SPI and I2C controllable for flexibility  
Software-controllable clickless mute  
Software power-down  
Right justified, left justified, I2S, and TDM modes  
Master and slave modes with up to 16-channel input/output  
80-lead LQFP package  
The ADAU1966A is designed for low EMI. This consideration  
is apparent in both the system and circuit design architectures.  
By using the on-board PLL to derive the internal master clock from  
an external left-right frame clock (LRCLK), the ADAU1966A  
can eliminate the need for a separate high frequency master clock  
and can be used with or without a bit clock. The DACs are  
designed using the latest Analog Devices continuous time  
architectures to further minimize EMI. By using 2.5 V digital  
supplies, power consumption is minimized, and the digital  
waveforms are a smaller amplitude, further reducing emissions.  
Note that throughout this data sheet, multifunction pins, such as  
SCLK/SCL, are referred to by the entire pin name or by a single  
function of the pin, for example, SCLK, when only that function  
is relevant.  
Qualified for automotive applications  
APPLICATIONS  
Automotive audio systems  
Home theater systems  
Digital audio effects processors  
FUNCTIONAL BLOCK DIAGRAM  
DIGITAL AUDIO  
INPUT  
ADAU1966A  
SERIAL DATA PORT  
DAC  
DAC  
DAC  
DAC  
DAC  
DAC  
DAC  
DAC  
DAC  
DAC  
DAC  
SDATA  
IN  
SDATA  
IN  
DIGITAL  
DIGITAL  
FILTER  
AND  
VOLUME  
CONTROL  
DAC  
DAC  
DAC  
DAC  
DAC  
FILTER  
AND  
CLOCKS  
ANALOG  
AUDIO  
OUTPUTS  
ANALOG  
AUDIO  
OUTPUTS  
VOLUME  
CONTROL  
TIMING MANAGEMENT  
AND CONTROL  
(CLOCK AND PLL)  
2
SPI/I C  
CONTROL PORT  
PRECISION  
VOLTAGE  
REFERENCE  
INTERNAL  
TEMP  
SENSOR  
CONTROL DATA  
INPUT/OUTPUT  
Figure 1.  
Rev. A  
Document Feedback  
Information furnished by Analog Devices is believed to be accurate and reliable. However, no  
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other  
rights of third parties that may result from its use. Specifications subject to change without notice. No  
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.  
Trademarks and registeredtrademarks arethe property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781.329.4700 ©2013–2016 Analog Devices, Inc. All rights reserved.  
Technical Support  
www.analog.com  
 
 
 
 
ADAU1966A  
Data Sheet  
TABLE OF CONTENTS  
Features .............................................................................................. 1  
Block Power-Down and Thermal Sensor Control 1 Register  
....................................................................................................... 27  
Applications....................................................................................... 1  
General Description......................................................................... 1  
Functional Block Diagram .............................................................. 1  
Revision History ............................................................................... 2  
Specifications..................................................................................... 3  
Analog Performance Specifications: TA = 25°C ....................... 3  
Analog Performance Specifications: TA = 105°C ..................... 4  
Crystal Oscillator Specifications................................................. 4  
Digital Input/Output Specifications........................................... 5  
Power Supply Specifications........................................................ 5  
Digital Filters................................................................................. 6  
Timing Specifications .................................................................. 6  
Absolute Maximum Ratings............................................................ 8  
Thermal Resistance ...................................................................... 8  
ESD Caution.................................................................................. 8  
Pin Configuration and Function Descriptions............................. 9  
Typical Performance Characteristics ........................................... 12  
Typical Application Circuits.......................................................... 13  
Theory of Operation ...................................................................... 14  
DACs ............................................................................................ 14  
Clock Signals............................................................................... 14  
Power-Up and Reset................................................................... 16  
Standalone Mode........................................................................ 16  
I2C Control Port.......................................................................... 16  
Serial Control Port: SPI Control Mode ................................... 19  
Power Supply and Voltage Reference....................................... 20  
Serial Data Ports—Data Format............................................... 20  
Time-Division Multiplexed (TDM) Modes............................ 21  
Temperature Sensor ................................................................... 21  
Additional Modes....................................................................... 23  
Register Summary .......................................................................... 24  
Register Details ............................................................................... 25  
PLL and Clock Control 0 Register ........................................... 25  
PLL and Clock Control 1 Register ........................................... 26  
Power-Down Control 2 Register.............................................. 28  
Power-Down Control 3 Register.............................................. 29  
Thermal Sensor Temperature Readout Register.................... 30  
DAC Control 0 Register ............................................................ 30  
DAC Control 1 Register ............................................................ 31  
DAC Control 2 Register ............................................................ 32  
DAC Individual Channel Mutes 1 Register ............................ 33  
DAC Individual Channel Mutes 2 Register ............................ 34  
Master Volume Control Register.............................................. 35  
DAC 1 Volume Control Register.............................................. 35  
DAC 2 Volume Control Register.............................................. 36  
DAC 3 Volume Control Register.............................................. 36  
DAC 4 Volume Control Register.............................................. 37  
DAC 5 Volume Control Register.............................................. 37  
DAC 6 Volume Control Register.............................................. 38  
DAC 7 Volume Control Register.............................................. 38  
DAC 8 Volume Control Register.............................................. 39  
DAC 9 Volume Control Register.............................................. 39  
DAC 10 Volume Control Register............................................ 40  
DAC 11 Volume Control Register............................................ 40  
DAC 12 Volume Control Register............................................ 41  
DAC 13 Volume Control Register............................................ 41  
DAC 14 Volume Control Register............................................ 42  
DAC 15 Volume Control Register............................................ 42  
DAC 16 Volume Control Register............................................ 43  
Pad Strength Register................................................................. 43  
DAC Power Adjust 1 Register................................................... 44  
DAC Power Adjust 2 Register................................................... 45  
DAC Power Adjust 3 Register..................................................... 46  
DAC Power Adjust 4 Register................................................... 47  
Outline Dimensions....................................................................... 51  
Ordering Guide .......................................................................... 51  
Automotive Products................................................................. 51  
REVISION HISTORY  
3/16—Rev. 0 to Rev. A  
8/13—Revision 0: Initial Version  
Changes to Table 4............................................................................ 5  
Rev. A | Page 2 of 52  
 
Data Sheet  
ADAU1966A  
SPECIFICATIONS  
Performance of all channels is identical, exclusive of the interchannel gain mismatch and interchannel phase deviation specifications.  
Master clock = 12.288 MHz (48 kHz fS, 256 × fS mode), input sample rate = 48 kHz, measurement bandwidth = 20 Hz to 20 kHz, word width =  
24 bits, load capacitance (digital output) = 20 pF, load current (digital output) = 1 mA or 1.5 kΩ to ½ DVDD supply, input voltage high = 2.0 V,  
input voltage low = 0.8 V, analog audio output resistive load = 3100 Ω per pin, unless otherwise noted.  
ANALOG PERFORMANCE SPECIFICATIONS: TA = 25°C  
Specifications guaranteed at supply voltages of AVDDx = 3.3 V, DVDD = 2.5 V, ambient temperature1 (TA) = 25°C, unless otherwise  
noted.  
Table 1.  
Parameter  
Test Conditions/Comments  
Min  
Typ  
Max  
Unit  
DIGITAL-TO-ANALOG CONVERTERS  
Dynamic Range (DNR)  
No Filter (RMS)  
With A-Weighted Filter (RMS)  
No Filter (RMS)  
With A-Weighted Filter (RMS)  
Total Harmonic Distortion + Noise  
Differential Output  
20 Hz to 20 kHz, −60 dB input  
Differential output  
Differential output  
Single-ended output  
Single-ended output  
105.5  
108.5  
102.5  
105.5  
111  
114  
107  
110  
dB  
dB  
dB  
dB  
Two channels running −1 dBFS  
All channels running −1 dBFS  
Two channels running −1 dBFS  
All channels running −1 dBFS  
−97  
−97  
−95  
−95  
−85  
−85  
−80  
−80  
dB  
dB  
dB  
dB  
Single-Ended Output  
Full-Scale Differential Output Voltage  
Full-Scale Single-Ended Output Voltage  
Gain Error  
Offset Error  
Gain Drift  
Interchannel Isolation  
Interchannel Phase Deviation  
Volume Control Step  
Volume Control Range  
De-Emphasis Gain Error  
Output Resistance at Each Pin  
REFERENCE  
2.00 (2.83)  
1.00 (1.41)  
V rms (V p-p)  
V rms (V p-p)  
%
mV  
ppm/°C  
dB  
Degrees  
dB  
dB  
dB  
−10  
−25  
−30  
+10  
+25  
+30  
−6  
100  
0
0.375  
95.25  
0.6  
33  
Ω
Temperature Sensor Reference Voltage  
Common-Mode Reference Output  
External Reference Voltage Source  
REGULATOR  
TS_REF pin  
CM pin  
CM pin  
1.50  
1.50  
1.50  
V
V
V
1.40  
1.40  
1.56  
1.56  
Input Supply Voltage  
VSUPPLY pin  
VSENSE pin  
3.14  
2.25  
3.3  
2.50  
3.46  
2.59  
V
V
Regulated Output Voltage  
TEMPERATURE SENSOR  
Temperature Accuracy  
Temperature Readout Range  
Temperature Readout Step Size  
Temperature Sample Rate  
−3  
−60  
+3  
+140  
°C  
°C  
°C  
Hz  
1
0.25  
6
1 Functionally guaranteed at −40°C to +125°C, case temperature.  
Rev. A | Page 3 of 52  
 
 
ADAU1966A  
Data Sheet  
ANALOG PERFORMANCE SPECIFICATIONS: TA = 105°C  
Specifications guaranteed at supply voltages of AVDDx = 3.3 V, DVDD = 2.5 V, ambient temperature1 (TA) = 105°C, unless otherwise  
noted.  
Table 2.  
Parameter  
Test Conditions/Comments  
Min  
Typ  
Max  
Unit  
DIGITAL-TO-ANALOG CONVERTERS  
Dynamic Range (DNR)  
No Filter (RMS)  
With A-Weighted Filter (RMS)  
No Filter (RMS)  
With A-Weighted Filter (RMS)  
Total Harmonic Distortion + Noise  
Differential Output  
20 Hz to 20 kHz, −60 dB input  
Differential output  
Differential output  
Single-ended output  
Single-ended output  
106.5  
109.5  
101.5  
104.5  
110  
113  
108  
110  
dB  
dB  
dB  
dB  
Two channels running −1 dBFS  
All channels running −1 dBFS  
Two channels running −1 dBFS  
All channels running −1 dBFS  
−92  
−92  
−90  
−90  
−83  
−83  
−80  
−80  
dB  
dB  
dB  
dB  
Single-Ended Output  
Full-Scale Differential Output Voltage  
Full-Scale Single-Ended Output Voltage  
Gain Error  
Offset Error  
Gain Drift  
Interchannel Isolation  
Interchannel Phase Deviation  
Volume Control Step  
Volume Control Range  
De-Emphasis Gain Error  
Output Resistance at Each Pin  
REFERENCE  
2.00 (2.83)  
1.00 (1.41)  
V rms (V p-p)  
V rms (V p-p)  
%
mV  
ppm/°C  
dB  
Degrees  
dB  
dB  
dB  
−10  
−25  
−30  
+10  
+25  
+30  
−6  
100  
0
0.375  
95.25  
0.6  
33  
Ω
Temperature Sensor Reference Voltage  
Common-Mode Reference Output  
External Reference Voltage Source  
REGULATOR  
TS_REF pin  
CM pin  
CM pin  
1.50  
1.50  
1.50  
V
V
V
1.40  
1.40  
1.56  
1.56  
Input Supply Voltage  
VSUPPLY pin  
VSENSE pin  
3.14  
2.25  
3.3  
2.50  
3.46  
2.55  
V
V
Regulated Output Voltage  
TEMPERATURE SENSOR  
Temperature Accuracy  
Temperature Readout Range  
Temperature Readout Step Size  
Temperature Sample Rate  
−3  
−60  
+3  
+140  
°C  
°C  
°C  
Hz  
1
0.25  
6
1 Functionally guaranteed at −40°C to +125°C, case temperature.  
CRYSTAL OSCILLATOR SPECIFICATIONS  
Table 3.  
Parameter  
Min  
Typ  
Max  
Unit  
TRANSCONDUCTANCE  
TA = 25°C  
TA = 105°C  
6.4  
5.2  
7 to 10  
7.5 to 8.5  
14  
12  
mmhos  
mmhos  
Rev. A | Page 4 of 52  
 
 
Data Sheet  
ADAU1966A  
DIGITAL INPUT/OUTPUT SPECIFICATIONS  
−40°C < TA < +105°C, IOVDD = 3.3 V 5ꢀ, unless otherwise noted.  
Table 4.  
Parameter  
Test Conditions/Comments  
Min  
Typ  
Max  
Unit  
DIGITAL INPUT  
High Level Input Voltage (VIH)  
Low Level Input Voltage (VIL)  
Input Leakage  
0.7 × IOVDD  
V
V
μA  
μA  
pF  
0.3 × IOVDD  
IIH at VIH = 3.3 V  
IIL at VIL = 0 V  
10  
10  
5
INPUT CAPACITANCE  
DIGITAL OUTPUT  
High Level Output Voltage (VOH)  
Low Level Output Voltage (VOL)  
IOH = 1 mA  
IOL = 1 mA  
0.8 × IOVDD  
V
V
0.1 × IOVDD  
POWER SUPPLY SPECIFICATIONS  
Table 5.  
Parameter  
SUPPLIES  
Voltage  
Test Conditions/Comments  
Min  
Typ  
Max  
Unit  
AVDDx  
DVDD  
PLLVDD  
IOVDD  
VSUPPLY  
AVDDx = 3.3 V  
3.14  
2.25  
2.25  
3.14  
3.14  
3.3  
2.5  
2.5  
3.3  
3.3  
3.46  
3.46  
3.46  
3.46  
3.46  
V
V
V
V
V
Analog Current  
Normal Operation  
Power-Down  
60  
1
mA  
μA  
Digital Current  
DVDD = 2.5 V  
Normal Operation  
Power-Down  
fS = 48 kHz to 192 kHz  
No MCLK or I2S  
30  
4
mA  
μA  
PLL Current  
PLLVDD = 2.5 V  
Normal Operation  
Power-Down  
fS = 48 kHz to 192 kHz  
5
1
mA  
μA  
Input/Output Current  
Normal Operation  
Power-Down  
IOVDD = 3.3 V  
4
1
mA  
μA  
QUIESCENT DISSIPATION—DITHER INPUT  
Operation  
MCLK = 256 × fS, 48 kHz  
All Supplies  
Analog Supply  
Digital Supply  
PLL Supply  
AVDDx = 3.3 V, DVDD/PLLVDD = 2.5 V, IOVDD = 3.3 V  
AVDDx = 3.3 V, 12.4 mW per channel  
DVDD = 2.5 V  
PLLVDD = 2.5 V  
IOVDD = 3.3 V  
299  
198  
75  
13  
13  
0
mW  
mW  
mW  
mW  
mW  
mW  
I/O Supply  
Power-Down, All Supplies  
POWER SUPPLY REJECTION RATIO  
Signal at Analog Supply Pins  
1 kHz, 200 mV p-p, differential  
20 kHz, 200 mV p-p, differential  
1 kHz, 200 mV p-p, single-ended  
20 kHz, 200 mV p-p, single-ended  
88  
85  
85  
75  
dB  
dB  
dB  
dB  
Rev. A | Page 5 of 52  
 
 
ADAU1966A  
Data Sheet  
DIGITAL FILTERS  
Table 6.  
Parameter  
Mode  
Factor  
Min Typ Max  
Unit  
DAC INTERPOLATION FILTER  
Pass Band  
48 kHz mode, typical at 48 kHz  
96 kHz mode, typical at 96 kHz  
192 kHz mode, typical at 192 kHz  
48 kHz mode, typical at 48 kHz  
96 kHz mode, typical at 96 kHz  
192 kHz mode, typical at 192 kHz  
48 kHz mode, typical at 48 kHz  
96 kHz mode, typical at 96 kHz  
192 kHz mode, typical at 192 kHz  
48 kHz mode, typical at 48 kHz  
96 kHz mode, typical at 96 kHz  
192 kHz mode, typical at 192 kHz  
48 kHz mode, typical at 48 kHz  
96 kHz mode, typical at 96 kHz  
192 kHz mode, typical at 192 kHz  
48 kHz mode, typical at 48 kHz  
96 kHz mode, typical at 96 kHz  
192 kHz mode, typical at 192 kHz  
192 kHz low propagation delay mode, typical at 192 kHz  
0.4535 × fS  
0.3646 × fS  
0.3646 × fS  
22  
70  
kHz  
kHz  
kHz  
35  
Pass-Band Ripple  
Transition Band  
Stop Band  
0.01 dB  
0.05 dB  
0.1  
dB  
0.5 × fS  
0.5 × fS  
0.5 × fS  
0.5465 × fS  
0.6354 × fS  
0.6354 × fS  
24  
48  
96  
26  
61  
122  
kHz  
kHz  
kHz  
kHz  
kHz  
kHz  
dB  
dB  
dB  
μs  
μs  
Stop-Band Attenuation  
Propagation Delay  
68  
68  
68  
25/fS  
11/fS  
8/fS  
521  
115  
42  
μs  
μs  
2/fS  
10  
TIMING SPECIFICATIONS  
−40°C < TA < +105°C, DVDD = 2.5 V 10ꢀ, unless otherwise noted.  
Table 7.  
Parameter1  
Description  
Min Typ Max Unit  
INPUT MASTER CLOCK (MCLKI) AND RESET  
tMH  
Master clock duty cycle, DAC clock source = PLL clock at  
256 × fS, 384 × fS, 512 × fS, and 768 × fS  
40  
60  
60  
%
%
DAC clock source = direct MCLKI at 512 × fS (bypass on- 40  
chip PLL)  
fMCLK  
MCLKI frequency of the MCLKI/XTALI pin, PLL mode  
Direct MCLKI 512 × fS mode  
DBCLK pin frequency, PLL mode  
Low  
6.9  
40.5 MHz  
27.1 MHz  
27.0 MHz  
ns  
fBCLK  
tPDR  
15  
tPDRR  
Recovery, reset to active output  
300  
ms  
PLL  
Lock Time  
MCLKI input of the MCLKI/XTALI pin  
DLRCLK pin input  
256 × fS VCO clock  
10  
50  
60  
ms  
ms  
%
Output Duty Cycle, MCLKO Pin  
40  
Rev. A | Page 6 of 52  
 
 
 
Data Sheet  
ADAU1966A  
Parameter1  
SPI PORT  
fSCLK  
tSCH  
tSCL  
tMOS  
tMOH  
tSSS  
Description  
Min Typ Max Unit  
See Figure 19  
SCLK frequency, not shown in Figure 19  
SCLK high  
10  
MHz  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
35  
35  
10  
10  
10  
10  
10  
SCLK low  
MOSI setup, time to SCLK rising  
MOSI hold, time from SCLK rising  
SS setup, time to SCLK rising  
SS hold, time from SCLK falling  
SS high  
tSSH  
tSSHIGH  
tMIE  
MISO enable from SS falling  
MISO delay from SCLK falling  
MISO hold from SCLK falling, not shown in Figure 19  
MISO tristate from SS rising  
30  
30  
tMID  
tMIH  
tMITS  
30  
30  
I2C  
fSCL  
tSCLL  
tSCLH  
tSCS  
See Figure 2 and Figure 15  
SCL clock frequency  
SCL low  
400  
kHz  
μs  
1.3  
0.6  
SCL high  
μs  
μs  
Setup time (start condition), relevant for repeated start 0.6  
condition  
tSCH  
Hold time (start condition), first clock generated after  
this period  
0.6  
μs  
tSSH  
tDS  
tSR  
tSF  
Setup time (stop condition)  
Data setup time  
SDA and SCL rise time  
SDA and SCL fall time  
Bus-free time between stop and start  
See Figure 21  
0.6  
100  
μs  
ns  
ns  
ns  
μs  
300  
300  
tBFT  
1.3  
DAC SERIAL PORT  
tDBH  
tDBL  
tDLS  
tDLH  
tDLSK  
DBCLK high, slave mode  
DBCLK low, slave mode  
DLRCLK setup, time to DBCLK rising, slave mode  
DLRCLK hold from DBCLK rising, slave mode  
DLRCLK skew from DBCLK falling, master mode, not  
shown in Figure 21  
10  
10  
10  
5
ns  
ns  
ns  
ns  
ns  
−8  
+8  
tDDS  
tDDH  
DSDATAx setup to DBCLK rising  
DSDATAx hold from DBCLK rising  
10  
5
ns  
ns  
1 The timing specifications may refer to single functions of multifunction pins, such as the SCL function of the SCLK/SCL pin.  
tDS  
tSCH  
tSCH  
SDA  
SCL  
tSR  
tSCLH  
tBFT  
tSCS  
tSSH  
tSCLL  
tSF  
Figure 2. I2C Timing Diagram  
Rev. A | Page 7 of 52  
 
ADAU1966A  
Data Sheet  
ABSOLUTE MAXIMUM RATINGS  
THERMAL RESISTANCE  
Table 8.  
θJA represents junction-to-ambient thermal resistance, and  
θJC represents the junction-to-case thermal resistance. All  
characteristics are for a 4-layer board with a solid ground plane.  
Parameter  
Rating  
Analog (AVDDx)  
Input/Output (IOVDD)  
Digital (DVDD)  
PLL (PLLVDD)  
VSUPPLY  
Input Current (Except Supply Pins)  
Analog Input Voltage (Signal Pins)  
Digital Input Voltage (Signal Pins)  
Operating Temperature Range (Case)  
Storage Temperature Range  
−0.3 V to +3.6 V  
−0.3 V to +3.6 V  
−0.3 V to +3.6 V  
−0.3 V to +3.6 V  
−0.3 V to +3.6 V  
20 mA  
–0.3 V to AVDDx + 0.3 V  
−0.3 V to DVDD + 0.3 V  
−40°C to +125°C  
−65°C to +150°C  
Table 9. Thermal Resistance  
Package Type  
θJA  
θJC  
Unit  
80-Lead LQFP  
42.3  
10.0  
°C/W  
ESD CAUTION  
Stresses at or above those listed under Absolute Maximum  
Ratings may cause permanent damage to the product. This is a  
stress rating only; functional operation of the product at these  
or any other conditions above those indicated in the operational  
section of this specification is not implied. Operation beyond  
the maximum operating conditions for extended periods may  
affect product reliability.  
Rev. A | Page 8 of 52  
 
 
 
Data Sheet  
ADAU1966A  
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS  
80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61  
1
2
60  
59  
58  
57  
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
DAC_BIAS3  
DAC_BIAS4  
AVDD3  
DAC_BIAS2  
DAC_BIAS1  
AVDD2  
PIN 1  
INDICATOR  
3
4
DAC13P  
DAC13N  
DAC14P  
DAC14N  
DAC15P  
DAC15N  
DAC16P  
DAC16N  
AVDD4  
DAC4N  
5
DAC4P  
6
DAC3N  
7
DAC3P  
8
DAC2N  
ADAU1966A  
9
DAC2P  
TOP VIEW  
(Not to Scale)  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
DAC1N  
DAC1P  
AVDD1  
AGND4  
AGND1  
PLLGND  
LF  
PU/RST  
SA_MODE  
SS/ADDR0/SA*  
SCLK/SCL  
MISO/SDA/SA*  
MOSI/ADDR1/SA*  
DVDD  
PLLVDD  
MCLKI/XTALI  
XTALO  
MCLKO  
DVDD  
21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40  
*SEE TABLE 13 FOR SA_MODE SETTINGS.  
Figure 3. Pin Configuration  
Table 10. Pin Function Descriptions  
Pin No.  
Mnemonic1, 2  
DAC_BIAS3  
DAC_BIAS4  
AVDD3  
DAC13P  
DAC13N  
DAC14P  
DAC14N  
DAC15P  
DAC15N  
DAC16P  
DAC16N  
AVDD4  
AGND4  
PLLGND  
LF  
PLLVDD  
MCLKI/XTALI  
XTALO  
Type3 Description  
1
2
3
4
5
6
7
8
I
I
DAC Bias 3. AC couple with a 470 nF to AGND3.  
DAC Bias 4. AC couple with a 470 nF to AVDD3.  
Analog Power.  
PWR  
O
DAC13 Positive Output.  
O
O
DAC13 Negative Output.  
DAC14 Positive Output.  
O
O
DAC14 Negative Output.  
DAC15 Positive Output.  
9
O
O
DAC15 Negative Output.  
DAC16 Positive Output.  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
O
DAC16 Negative Output.  
Analog Power.  
Analog Ground.  
PLL Ground.  
PLL Loop Filter. Reference the LF pin to PLLVDD.  
PLL Power. Apply 2.5 V to power the PLL.  
PWR  
GND  
GND  
O
PWR  
I
Master Clock Input/Input to Crystal Inverter. This is a multifunction pin.  
Output from Crystal Inverter.  
O
MCLKO  
O
Master Clock Output.  
Rev. A | Page 9 of 52  
 
ADAU1966A  
Data Sheet  
Pin No.  
Mnemonic1, 2  
DVDD  
Type3 Description  
20, 29, 41  
21, 26, 30, 40 DGND  
22, 39  
23  
PWR  
GND  
PWR  
I
Digital Power, 2.5 V.  
Digital Ground.  
IOVDD  
VSENSE  
Power for Digital Input and Output Pins, 3.3 V.  
2.5 V Regulator Output, Pass Transistor Collector. Bypass VSENSE with a 10 μF capacitor in parallel  
with a 100 nF capacitor.  
24  
25  
VDRIVE  
VSUPPLY  
O
I
Pass Transistor Base Driver.  
3.3 V Voltage Regulator Input , Pass Transistor Emitter . Bypass VSUPPLY with a 10 μF capacitor in  
parallel with a 100 nF capacitor.  
27  
28  
31  
DBCLK  
DLRCLK  
SA1  
I/O  
I/O  
I
Bit Clock for DACs.  
Frame Clock for DACs.  
Standalone Mode, Time Domain Multiplexed (SA_MODE TDM) State. See the Standalone Mode  
section, Table 13, and Table 14, for more information.  
32  
SA2  
I
Standalone Mode, Time Domain Multiplexed (SA_MODE TDM) State. See the Standalone Mode  
section, Table 13, and Table 14, for more information.  
33  
34  
35  
36  
37  
38  
42  
DSDATA6  
DSDATA5  
DSDATA4  
DSDATA3  
DSDATA2  
DSDATA1  
MOSI/ADDR1/SA  
I
I
I
I
I
I
I
DAC11 and DAC 12 Serial Data Input.  
DAC9 and DAC 10 Serial Data Input.  
DAC7 and DAC 8 Serial Data Input.  
DAC5 and DAC 6 Serial Data Input.  
DAC3 and DAC 4 Serial Data Input.  
DAC1 and DAC 2 Serial Data Input.  
Master Output Slave Input (SPI)/Address 1 (I2C)/SA_MODE State (see the Standalone Mode  
section and Table 13).  
43  
MISO/SDA/SA  
I/O  
Master Output Slave Input (SPI)/Control Data Input (I2C)/SA_MODE State (see the Standalone  
Mode section and Table 13).  
44  
45  
SCLK/SCL  
SS/ADDR0/SA  
I
I
Serial Clock Input (SPI)/Control Clock Input (I2C).  
Slave Select (SPI) (Active Low)/Address 0 (I2C)/SA_MODE State (see the Standalone Mode  
section and Table 13).  
46  
SA_MODE  
I
Standalone Mode. This pin allows mode control of ADAU1966A using Pin 42, Pin 43, Pin 45,  
Pin 31, and Pin 32 (high active). See Table 13 and Table 14 for more information).  
47  
48  
49  
50  
51  
52  
53  
54  
55  
56  
57  
58  
59  
60  
61  
62  
PU/RST  
AGND1  
AVDD1  
DAC1P  
DAC1N  
DAC2P  
DAC2N  
DAC3P  
DAC3N  
DAC4P  
DAC4N  
AVDD2  
DAC_BIAS1  
DAC_BIAS2  
AGND2  
CM  
I
Power-Up/Reset (Active Low). See Power-Up and Reset section for more information.  
GND  
PWR  
O
O
O
O
O
O
O
Analog Ground.  
Analog Power.  
DAC1 Positive Output.  
DAC1 Negative Output.  
DAC2 Positive Output.  
DAC2 Negative Output.  
DAC3 Positive Output.  
DAC3 Negative Output.  
DAC4 Positive Output.  
DAC4 Negative Output.  
Analog Power.  
O
PWR  
I
DAC Bias 1. AC couple Pin 59 with a 470 nF capacitor to AVDD2.  
DAC Bias 2. AC couple Pin 60 with a 470 nF capacitor to AGND2.  
Analog Ground.  
Common-Mode Reference Filter Capacitor Connection. Bypass the CM pin with a 10 μF capacitor  
in parallel with a 100 nF capacitor to AGND2. This reference can be shut off in the  
PLL_CLK_CTRL1 register (Register 0x01) and the pin can be driven with an outside voltage  
source.  
I
GND  
O
63  
TS_REF  
O
Voltage Reference Filter Capacitor Connection. Bypass Pin 63 with a 10 μF capacitor in parallel with a  
100 nF capacitor to AGND2.  
64  
65  
66  
67  
68  
DAC5P  
DAC5N  
DAC6P  
DAC6N  
DAC7P  
O
O
O
O
O
DAC5 Positive Output.  
DAC5 Negative Output.  
DAC6 Positive Output.  
DAC6 Negative Output.  
DAC7 Positive Output.  
Rev. A | Page 10 of 52  
Data Sheet  
ADAU1966A  
Pin No.  
69  
70  
71  
72  
73  
74  
75  
76  
77  
78  
79  
80  
Mnemonic1, 2  
Type3 Description  
DAC7N  
DAC8P  
DAC8N  
DAC9P  
DAC9N  
DAC10P  
DAC10N  
DAC11P  
DAC11N  
DAC12P  
DAC12N  
AGND3  
O
DAC7 Negative Output.  
O
O
O
O
O
O
O
O
DAC8 Positive Output.  
DAC8 Negative Output.  
DAC9 Positive Output.  
DAC9 Negative Output.  
DAC10 Positive Output.  
DAC10 Negative Output.  
DAC11 Positive Output.  
DAC11 Negative Output.  
DAC12 Positive Output.  
DAC12 Negative Output.  
Analog Ground.  
O
O
GND  
1 AVDD1, AVDD2, AVDD3, and AVDD4 are referred to elsewhere in this document as AVDDx when AVDDx means any or all of the ADVD pins.  
2 DAC Channel 1 to DAC Channel 12 pins are referred to elsewhere in this document as DACx, DACxP, or DACxN when it means any or all of the DAC channel pins.  
3 I = input, O = output, I/O = input/output, PWR = power, and GND = ground.  
Rev. A | Page 11 of 52  
ADAU1966A  
Data Sheet  
TYPICAL PERFORMANCE CHARACTERISTICS  
0.05  
0.20  
0.15  
0.10  
0.05  
0
0.04  
0.03  
0.02  
0.01  
0
–0.01  
–0.02  
–0.03  
–0.04  
–0.05  
–0.05  
–0.10  
–0.15  
–0.20  
0
0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50  
FREQUENCY (FACTORED TO fS  
0
0.05  
0.10  
0.15  
0.20  
0.25  
0.30  
0.35  
0.40  
)
FREQUENCY (FACTORED TO fS  
)
Figure 4. DAC Pass-Band Filter Response, 48 kHz  
Figure 6. DAC Pass-Band Filter Response, 96 kHz  
0
–10  
–20  
–30  
–40  
–50  
–60  
–70  
–80  
–90  
–100  
0
–10  
–20  
–30  
–40  
–50  
–60  
–70  
–80  
–90  
–100  
0
0.1  
0.2  
0.3  
0.4  
0.5  
0.6  
0.7  
0.8  
0.9  
1.0  
0
0.1  
0.2  
0.3  
0.4  
0.5  
0.6  
0.7  
0.8  
0.9  
1.0  
FREQUENCY (FACTORED TO fS  
)
FREQUENCY (FACTORED TO fS  
)
Figure 5. DAC Stop-Band Filter Response, 48 kHz  
Figure 7. DAC Stop-Band Filter Response, 96 kHz  
Rev. A | Page 12 of 52  
 
Data Sheet  
ADAU1966A  
TYPICAL APPLICATION CIRCUITS  
Typical application circuits are shown in Figure 8 to Figure 13.  
Recommended loop filters for DLRCLK and MCLKI/XTALI  
modes of the PLL reference are shown in Figure 8. Output filters  
for the DAC outputs are shown in Figure 10 to Figure 13, and  
an external regulator circuit is shown in Figure 9. When pins for  
multiple outputs are referred to generically in this datasheet, there  
is an x in place of the number. For example, DACxP refers to  
DAC1P through DAC16P.  
100nF  
10µF  
E
+
VSUPPLY  
3.3V  
2.5V  
1k  
B
VDRIVE  
VSENSE  
FZT953  
C
+
100nF  
10µF  
DLRCLK  
MCLKI/XTALI  
Figure 9. Recommended 2.5 V Regulator Circuit  
LF  
LF  
10µF  
+
39nF  
5.6nF  
237  
DACxP  
DACxN  
OUTPUTxP  
2.2nF  
390pF  
3.32k  
562Ω  
2.7nF  
237Ω  
PLLVDD  
PLLVDD  
10µF  
+
Figure 8. Recommended Loop Filters for DLRCLK and MCLKI/XTALI PLL  
Reference Modes  
OUTPUTxN  
49.9kΩ  
49.9kΩ  
Figure 10. Typical DAC Output Passive Filter Circuit (Differential)  
10µF  
475Ω  
DACxP  
OUTPUTxP  
2.7nF  
49.9kΩ  
Figure 11. Typical DAC Output Passive Filter Circuit (Single-Ended)  
1.1nF  
AD8672ARZ  
1.50k  
1.54kΩ  
5
4.7µF  
+
DACxP  
+12V DC  
100Ω  
7
OUTPUTxP  
6
422Ω  
2.49kΩ  
100kΩ  
100kΩ  
+
+
+
0.1µF  
0.1µF  
4.7µF  
1nF  
1nF  
4.7µF  
8
V+  
V–  
4
+
4.7µF  
4.7µF  
2.49kΩ  
422Ω  
2
3
–12V DC  
4.7µF  
+
100Ω  
1
OUTPUTxN  
1.50kΩ  
1.54kΩ  
DACxN  
AD8672ARZ  
1.1nF  
Figure 12. Typical DAC Output Active Filter Circuit (Differential)  
1.1nF  
AD8672ARZ  
1.50k  
1.54kΩ  
4.7µF  
DACxP  
100Ω  
OUTPUTxP  
1nF  
422Ω  
100kΩ  
2.49kΩ  
+
4.7µF  
Figure 13. Typical DAC Output Active Filter Circuit (Single-Ended)  
Rev. A | Page 13 of 52  
 
 
 
 
 
 
 
ADAU1966A  
Data Sheet  
THEORY OF OPERATION  
power consumption with the trade-off of lower SNR and THD + N.  
The reduced power consumption is the result of changing the  
internal bias current to the analog output amplifiers.  
DACs  
The 16 ADAU1966A DAC channels are differential for improved  
noise and distortion performance and are voltage output for  
simplified connection. The DACs include on-chip digital  
interpolation filters with 68 dB stop-band attenuation and linear  
phase response, operating at an oversampling ratio of 256×  
(48 kHz range), 128× (96 kHz range), or 64× (192 kHz range).  
Each channel has its own independently programmable  
attenuator, adjustable in 255 steps in increments of 0.375 dB.  
Digital inputs are supplied through six serial data input pins  
(two channels on each pin), a common frame clock (DLRCLK),  
and a bit clock (DBCLK). Alternatively, any one of the time domain  
multiplexed (TDM) modes can be used to access up to 16 channels  
on a single TDM data line.  
Register DAC_POWER1 to Register DAC_POWER4 present four  
basic settings for the DAC power vs. performance in each of the  
16 channels: best performance, good performance, low power, and  
lowest power. Alternatively, in Register PLL_CLK_CTRL1[7:6], the  
LOPWR_MODE bits offer global control over the power and  
performance for all 16 channels. To select the low power or  
lowest power settings, set Bit 7 and Bit 6 of the DAC_POWERx  
registers to 0b10 or 0b11, respectively. The default setting is 0b00.  
This setting allows the channels to be controlled individually  
using the DAC_POWERx registers. The data presented in Table 11  
shows the result of setting all 16 channels to each of the four  
settings. The SNR and THD + N specifications are shown in  
relation to the measured performance of a device at the best  
performance setting.  
The ADAU1966A has a low propagation delay mode; this  
mode is an option for an fS of 192 kHz and is enabled in Register  
DAC_CTRL0[2:1]. By setting these bits to 0b11, the propagation  
delay is reduced by the amount listed in Table 6. The shorter delay  
is achieved by reducing the amount of digital filtering; the negative  
impact of selecting this mode is reduced audio frequency response  
and increased out-of-band energy.  
The voltage at CM, the common-mode reference pin, can be  
used to bias the external op amps that buffer the output signals  
(see the Power Supply and Voltage Reference section).  
CLOCK SIGNALS  
Because AVDDx is supplied with 3.3 V, each analog output pin  
has a nominal common-mode (CM) dc level of 1.5 V. With a 0 dB  
full-scale digital input signal, each pin swings approximately  
1.42 V peak (2.83 V p-p and 2 V rms). Therefore, the voltage  
swing differentially across the two pins is 5.66 V p-p (4 V rms). The  
differential analog outputs require a single-order passive differential  
resistor-capacitor (RC) filter only to provide the specified DNR  
performance; see Figure 10 or Figure 11 for an example filter. The  
outputs can easily drive differential inputs on a separate printed  
circuit board (PCB) through cabling as well as differential inputs  
on the same PCB.  
RST  
Upon powering the ADAU1966A and asserting the PU/  
pin  
high, the part starts in either standalone mode (SA_MODE) or  
program mode, depending on the state of SA_MODE (Pin 46).  
The clock functionality of SA_MODE is described in the  
Standalone Mode section.  
In program mode, the default for the ADAU1966A is for the  
MCLKO pin to feed a buffered output of the MCLKI signal on  
the MCLKI/XTALI pin. The default for the DLRCLK and DBCLK  
ports is slave mode; the DAC must be driven with a coherent set  
of master clock, frame clock, and bit clock signals to function.  
The MCLKO pin can be programmed to provide different clock  
signals using Register PLL_CLK_CTRL1[5:4]. The default, 0b10,  
provides a buffered copy of the clock signal that is driving the  
MCLKI pin. Two modes, 0b00 and 0b01, provide low jitter clock  
signals.  
If more signal level is required, or if a more robust filter is needed,  
a single op amp gain stage designed as a second-order, low-pass  
Bessel filter can be used to remove the high frequency out-of-  
band noise present on each pin of the differential outputs. The  
choice of components and design of this circuit is critical to yield  
the full DNR of the DACs (see the recommended passive and  
active circuits in Figure 10, Figure 11, Figure 12, and Figure 13).  
The differential filter can be built into an active difference amplifier  
to provide a single-ended output with gain, if necessary. Note that  
the use of op amps with low slew rate or low bandwidth can cause  
high frequency noise and tones to fold down into the audio  
band; exercise care when selecting these components.  
The b00 setting yields a clock rate between 4 MHz and 6 MHz,  
and the b01 setting yields a clock rate between 8 MHz and 12 MHz.  
Both of these clock frequencies are scaled as ratios of the master  
clock automatically inside the ADAU1966A. As an example, an  
input to MCLKI of 8.192 MHz and a setting of 0b00 yield an  
MCLKO of (8.192/2) = 4.096 MHz. Alternatively, an input to  
MCLKI of 36.864 MHz and a setting of 0b01 yield an MCLKO  
frequency of (36.864/3) = 12.288 MHz. The 0b11 setting disables  
the MCLKO pin.  
The ADAU1966A offers control over the analog performance  
of the DACs; it is possible to program the registers to reduce the  
Table 11. DAC Power vs. Performance  
Register Setting  
Total AVDDx Current  
SNR  
Best Performance  
Good Performance  
53 mA  
−0.2 dB  
Low Power  
47 mA  
−1.5 dB  
−3.0 dB  
Lowest Power  
40 mA  
−14.2 dB  
−5.8 dB  
60 mA  
Reference  
Reference  
THD + N (−1 dBFS Signal)  
−1.8 dB  
Rev. A | Page 14 of 52  
 
 
 
 
Data Sheet  
ADAU1966A  
RST  
(TIE). When the internal PLL is disabled, use an independent  
crystal oscillator to generate the master clock.  
After the PU/  
pin is asserted high, the PLL_CLK_CTRLx  
registers (Register 0x00 and Register 0x01) can be programmed.  
The on-chip PLL can be selected to use the clock appearing at the  
MCLKI/XTALI pin at a frequency of 256, 384, 512, or 768 times  
the sample rate (fS), referenced to the 48 kHz mode from the  
master clock select (MCS) setting, as described in Table 12.  
When using the ADAU1966A in direct master clock mode, power  
down the PLL in the PDN_THRMSENS_CTRL_1 register. For  
direct master clock mode, a frequency of 512 × fS (referenced to  
48 kHz mode) must be fed into the MCLKI pin, and the CLK_SEL  
bit in the PLL_CLK_CTRL1 register must be set to 1. However,  
for the device to function, 2.5 V power must be connected to  
the PLLVDD pin.  
In 96 kHz mode, the master clock frequency stays at the same  
absolute frequency; therefore, the actual multiplication rate is  
divided by 2. In 192 kHz mode, the actual multiplication rate is  
divided by 4.  
The PLL of the ADAU1966A can also be programmed to run  
from an external LRCLK without an external master clock. Setting  
the PLLIN bits in the PLL_CLK_CTRL0 register to 0b01 and  
connecting the appropriate loop filter to the LF pin (see Figure 8),  
the ADAU1966A PLL generates all of the necessary internal  
clocks for operation with no external master clock. This mode  
reduces the number of high frequency signals in the design,  
reducing EMI emissions.  
For example, if the ADAU1966A is programmed in 256 × fS  
mode, the frequency of the master clock input is 256 × 48 kHz =  
12.288 MHz. If the ADAU1966A is then switched to 96 kHz  
operation (by writing to DAC_CTRL0[2:1]), the frequency of the  
master clock remains at 12.288 MHz, which is an MCS ratio of  
128 × fS in this example. Therefore, in 192 kHz mode, MCS  
becomes 64 × fS. The internal clock for the digital core varies  
by mode: 512 × fS (48 kHz mode), 256 × fS (96 kHz mode), or  
128 × fS (192 kHz mode). By default, the on-board PLL generates  
this internal master clock from an external clock.  
It is possible to further reduce EMI emissions of the circuit by  
using the internal bit clock generation setting of the BCLK_GEN  
bit in the DAC_CTRL1 register. Setting the BCLK_GEN bit to 1  
(internal) and the SAI_MS bit to 0 (slave), the ADAU1966A  
generates its own bit clock; this configuration works with the  
PLL input register (PLL_CLK_CTRL0[7:6]) set to either  
MCLKI/XTALI or DLRCLK. The clock on the DLRCLK pin  
is the only required clock in DLRCLK PLL mode.  
The PLL must be powered and stable before using the  
ADAU1966A as a source for quality audio. The PLL is enabled  
by reset and does not require writing to the I2C or SPI port for  
normal operation.  
With the PLL enabled, the performance of the ADAU1966A is  
not affected by jitter as high as a 300 ps rms time interval error  
Table 12. MCS and fS Modes  
Master Clock Select (MCS), PLL_CLK_CTRL0[2:1]  
Setting 1, 0b01 Setting 2, 0b10  
Master Clock Master Clock  
(MHz) (MHz)  
Frequency Sample Select  
DAC_CTRL0[2:1]  
Setting 0, 0b00  
Master Clock  
(MHz)  
Setting 3, 0b11  
Master Clock  
Ratio  
(MHz)  
Ratio  
Ratio  
Ratio  
fS (kHz)  
32 kHz,  
44.1 kHz  
48 kHz  
64 kHz  
88.2 kHz  
96 kHz  
128 kHz  
Bit Setting  
0b00  
0b00  
256 × fS 8.192  
256 × fS 11.2896  
256 × fS 12.288  
128 × fS 8.192  
128 × fS 11.2896  
128 × fS 12.288  
384 × fS 12.288  
384 × fS 16.9344  
384 × fS 18.432  
192 × fS 12.288  
192 × fS 16.9344  
192 × fS 18.432  
512 × fS 16.384  
512 × fS 22.5792  
512 × fS 24.576  
256 × fS 16.384  
256 × fS 22.5792  
256 × fS 24.576  
128 × fS 16.384  
128 × fS 22.5792  
128 × fS 24.576  
768 × fS 24.576  
768 × fS 33.8688  
768 × fS 36.864  
384 × fS 24.576  
384 × fS 33.8688  
384 × fS 36.864  
192 × fS 24.576  
192 × fS 33.8688  
192 × fS 36.864  
0b00  
0b01  
0b01  
0b01  
0b10 or 0b11 64 × fS  
8.192  
11.2896  
12.288  
96 × fS  
96 × fS  
96 × fS  
12.288  
16.9344  
18.432  
176.4 kHz 0b10 or 0b11 64 × fS  
192 kHz 0b10 or 0b11 64 × fS  
Rev. A | Page 15 of 52  
 
ADAU1966A  
Data Sheet  
When both SA_MODE (Pin 46) and /ADDR0/SA (Pin 45) are  
SS  
POWER-UP AND RESET  
set high, TDM mode is selected. Table 14 shows the available  
TDM modes; these modes are set by connecting Pin 31 (SA1) and  
Pin 32 (SA2) to GND or IOVDD.  
The power sequencing for the ADAU1966A begins with AVDDx  
and IOVDD, followed by DVDD. It is very important that AVDDx  
be settled at a regulated voltage and that IOVDD be within 10ꢀ of  
regulated voltage before applying DVDD. When using the internal  
regulator of the ADAU1966A, this timing occurs by default.  
Table 14. TDM Modes  
Pin No.  
Setting  
Function  
31 to 32  
00  
01  
10  
11  
TDM4, DLRCLK pulse  
TDM8, DLRCLK pulse  
TDM16, DLRCLK pulse  
TDM8, DLRCLK 50% duty cycle  
RST  
To guarantee proper startup, pull the PU/  
pin low by an  
external resistor and then drive it high after the power supplies  
RST  
have stabilized. The PU/  
simple RC network.  
can also be pulled high using a  
By powering up the ADAU1966A in SA_MODE, and asserting  
RST  
of the MCLKI/XTALI pin, whether the source is a crystal or an  
active oscillator.  
RST  
Driving the PU/  
state (<3 μA). All functionality of the ADAU1966A is disabled  
RST  
pin low puts the part into a very low power  
the PU/  
pin high, the MCLKO pin provides a buffered version  
until the PU/  
pin is asserted high. Once this pin is asserted  
high, the ADAU1966A requires 300 ms to stabilize. The MMUTE  
bit in the DAC_CTRL0 register must be toggled for operation.  
I2C CONTROL PORT  
The ADAU1966A has an I2C-compatible control port that permits  
programming and readback of the internal control registers for the  
DACs and clock system. The I2C interface of the ADAU1966A is a  
2-wire interface consisting of a clock line, SCL, and a data line,  
SDA. SDA is bidirectional, and the ADAU1966A drives SDA either  
to acknowledge the master (ACK) or to send data during a read  
operation. The SDA pin (MISO/SDA/SA) for the I2C port is an  
open-drain collector and requires a 2 kΩ pull-up resistor. A write  
or read access occurs when the SDA line is pulled low while the  
SCL line (SCLK/SCL) is high, indicated by a start in Figure 14 and  
and Figure 15.  
The PUP (master power-up control) bit in the PLL_CLK_CTRL0  
register can be used to power down the ADAU1966A. Setting  
the PUP bit to 0 puts the ADAU1966A in an idle state while  
maintaining the settings of all registers. Additionally, the  
power-down bits in the PDN_THRMSENS_CTRL_1 register  
(TS_PDN, PLL_PDN, and VREG_PDN) can be used to power  
down individual sections of the ADAU1966A.  
The SOFT_RST bit in the PLL_CLK_CTRL0 register sets all of  
the control registers to their default settings while maintaining  
the internal clocks in default mode. The SOFT_RST bit does  
not power down the analog outputs; nor does toggling this bit  
cause audible popping sounds at the differential analog outputs.  
SDA is only allowed to change when SCL is low, except when a  
start or stop condition occurs, as shown in Figure 14 and Figure 15.  
The first eight bits of the data-word consist of the device address  
For proper startup of the ADAU1966A, follow these steps:  
1. Apply power to the ADAU1966A as described previously  
in this Power-Up and Reset section.  
W
and the R/ bit. The device address consists of an internal built-in  
address (0x04) and two address bits, ADDR1 and ADDR0. The two  
address bits allow four ADAU1966A devices to be used in a system.  
Table 15. I2C Addresses  
RST  
2. Assert the PU/  
pin high after power supplies are stable.  
3. Set the PUP bit to 1.  
4. Program all necessary registers for the desired settings.  
5. Set the MMUTE bit to 0 to unmute all channels.  
ADDR1 (AD1)  
ADDR0 (AD0)  
Slave Address  
0x04  
0x24  
0x44  
0x64  
0
0
1
1
0
1
0
1
STANDALONE MODE  
The ADAU1966A can operate without a typical I2C or SPI  
connection to a microcontroller. This standalone mode is available  
by setting SA_MODE (Pin 46) to IOVDD. All registers are set to  
default except for the options shown in Table 13.  
Table 13. SA_MODE Settings  
Pin No. Setting Function  
42  
43  
45  
0
1
0
1
0
1
Master mode serial audio interface (SAI)  
Slave mode SAI  
MCLK = 256 × fS, PLL on  
MCLK = 384 × fS, PLL on  
I2S SAI format  
TDM modes, determined by Pin 31 and Pin 32  
Rev. A | Page 16 of 52  
 
 
 
 
 
Data Sheet  
ADAU1966A  
I2C Write  
3. Send a second frame directing the ADAU1966A to which  
register is required to be written.  
a. A second acknowledge is issued by the ADAU1966A.  
4. Send a third frame with the eight data bits required to be  
written to the register.  
Initiating a write operation to the ADAU1966A involves the  
following steps (see Figure 14):  
1. Send a start condition  
2. Send the device address with the R/ bit set low.  
W
a. A third acknowledge is issued by the ADAU1966A.  
a. The ADAU1966A responds by issuing an  
5. Send a stop condition to complete the data transfer.  
acknowledge to indicate that it has been addressed.  
SCL  
SDA  
AD1  
AD0  
0
0
1
0
0
R/W  
0
0
0
0
0
1
1
0
START BY  
MASTER (S)  
ACK. BY  
ADAU1966A (AS)  
ACK. BY  
ADAU1966A (AS)  
FRAME 1  
CHIP ADDRESS BYTE  
FRAME 2  
REGISTER ADDRESS BYTE  
SCL  
(CONTINUED)  
SDA  
(CONTINUED)  
D7  
D6  
D5  
D4  
D3  
D2  
D1  
D0  
ACK. BY STOP BY  
ADAU1966A (AS) MASTER (P)  
FRAME 3  
DATA BYTE TO ADAU1966A  
Figure 14. I2C Write Format  
Table 16. I2C Abbreviations  
Abbreviation  
Condition  
S
Start bit  
P
Stop bit  
AM  
AS  
Acknowledge by master  
Acknowledge by slave  
Table 17. Single Word I2C Write  
Chip Address, R/W = 0  
S
AS  
Register Address  
AS  
Data-Word  
AS  
P
Table 18. Burst Mode I2C Write  
Chip Address, R/W = 0  
AS  
S
Register Address  
AS  
Data-Word 1  
AS  
Data-Word 2  
AS  
Data-Word N  
AS  
P
Rev. A | Page 17 of 52  
 
ADAU1966A  
Data Sheet  
I2C Read  
A read operation requires that the user first write to the  
ADAU1966A to point to the correct register and then read  
the data. The following steps achieve this (see Figure 15):  
2. Issue a repeated start condition.  
W
a. The next frame is the device address with the R/ bit  
set high.  
b. On the next frame, the ADAU1966A outputs the  
register data on the SDA line.  
3. Issue a stop condition to complete the read operation.  
1. Send a start condition followed by the device address frame  
W
with the R/ bit low and then the register address frame.  
a. The ADAU1966A responds with an acknowledge.  
Table 19. Single Word I2C Read  
S
Chip Address, R/W = 0  
AS  
Register Address  
AS  
S
Chip Address, R/W = 1  
AS  
Data-Word  
AM Data-  
AM  
P
Table 20. Burst Mode I2C Read  
S
Chip Address,  
R/W = 0  
AS Register  
Address  
AS  
S
Chip Address,  
R/W = 1  
AS Data-  
Word 1  
AM Data-  
Word 2  
AM  
P
Word N  
SCL  
SDA  
AD1  
AD0  
0
0
1
0
0
R/W  
0
0
0
0
0
1
1
0
START BY  
MASTER (S)  
ACK. BY  
ADAU1966A (AS)  
ACK. BY  
ADAU1966A (AS)  
FRAME 1  
CHIP ADDRESS BYTE  
FRAME 2  
REGISTER ADDRESS BYTE  
SCL  
(CONTINUED)  
SDA  
(CONTINUED)  
AD1  
AD0  
0
0
1
0
0
R/W  
D7  
D6  
D5  
D4  
D3  
D2  
D1  
D0  
REPEATED START  
BY MASTER (S)  
ACK. BY  
ADAU1966A (AS)  
ACK. BY STOP BY  
MASTER (AM) MASTER (P)  
FRAME 3  
CHIP ADDRESS BYTE  
FRAME 4  
REGISTER DATA  
Figure 15. I2C Read Format  
Rev. A | Page 18 of 52  
 
Data Sheet  
ADAU1966A  
The format is a 24-bit wide data-word. The serial bit clock and  
latch can be completely asynchronous to the sample rate of the  
DACs. The first byte is a global address with a read/write bit. For  
the ADAU1966A, the address is 0x06, shifted left one bit due to  
SERIAL CONTROL PORT: SPI CONTROL MODE  
The ADAU1966A has a 4-wire SPI control port that permits the  
programming and reading back of the internal control registers  
for the DACs and clock system. A standalone mode is also  
available for operation without serial control; it is configured at  
reset using the SA_MODE pin. See the Standalone Mode section  
for details about the SA_MODE pin.  
W
the R/ bit. The second byte is the ADAU1966A register address,  
and the third byte is the data, as shown in Figure 17 and Figure 18.  
When reading data from the ADAU1966A, MISO is tristated  
until the third byte where it drives data out (see Figure 18). MISO  
is tristated at all other times, allowing it to be bused with other  
devices. The timing requirements are shown in Figure 19.  
By default, the ADAU1966A is in I2C mode; however, it can be  
SS  
put into SPI control mode by pulling low three times. This  
is done by performing three dummy writes to the SPI port  
(the ADAU1966A does not acknowledge these three writes,  
see Figure 16). Beginning with the fourth SPI write, data can  
be written to or read from the IC. The ADAU1966A can only  
be taken out of SPI control mode by a full reset initiated by  
power cycling the device.  
0
1
2
3
4
5
6
7
8
9
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
SS  
SCLK  
MOSI  
Figure 16. SPI Mode Initial Sequence  
0
1
2
3
4
5
6
7
8
9
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21 22  
23  
24  
25  
SS  
SCLK  
MOSI  
DEVICE ADDRESS (7 BITS)  
R/W  
REGISTER ADDRESS BYTE  
DATA BYTE  
Figure 17. SPI Write to ADAU1966A Clocking  
0
1
2
3
4
5
6
7
8
9
10  
11  
12  
13  
15  
16  
17  
18  
19  
20  
21 22  
23  
24  
25  
14  
SCLK  
SS  
DEVICE ADDRESS (7 BITS)  
REGISTER ADDRESS BYTE  
DATA BYTE  
MOSI  
MISO  
R/W  
DATA BYTE FROM ADAU1966A  
Figure 18. SPI Read from ADAU1966A Clocking  
tSSH  
tSSS  
tSSHIGH  
tMIE  
tSCL  
tSCH  
SS  
SCLK  
MOSI  
tMOH  
tMOS  
tMITS  
MISO  
tMID  
Figure 19. SPI Signal Timing  
Rev. A | Page 19 of 52  
 
 
 
 
 
ADAU1966A  
Data Sheet  
The ADAU1966A includes a 2.5 V regulator driver that requires  
only an external pass transistor and bypass capacitors to make a  
2.5 V regulator from a 3.3 V supply. Decouple the VSUPPLY  
and VSENSE pins with no more than 10 μF of capacitance in  
parallel with 100 nF high frequency bypassing. If the regulator  
driver is not used, connect VSUPPLY and VDRIVE to GND  
and leave VSENSE unconnected.  
W
Chip Address R/  
W
The LSB of the first byte of an SPI transaction is a R/ bit. This bit  
determines whether the communication is a read (Logic Level 1)  
or a write (Logic Level 0). This format is shown in Table 21.  
W
Bit 5  
Table 21. ADAU1966A SPI Address and R/ Byte Format  
Bit 0  
Bit 1  
Bit 2  
Bit 3  
Bit 4  
Bit 6  
Bit 7  
0
0
0
0
1
1
0
R/W  
The temperature sensor internal voltage reference (VTS_REF) is  
connected to the TS_REF pin and must be bypassed as close as  
possible to the chip with a parallel combination of 10 ꢁF and  
100 nF capacitors.  
SPI Burst Read/Write  
The SPI port is capable of performing burst reads or writes by  
sending the chip address byte with the R/ bit followed by the  
first register address that needs to be read from or written to.  
Then, as long as the pin is held low, the user can sequentially  
read from or write to the registers by continuing to send clock  
pulses into the SCLK pin. An efficient way to initialize the  
ADAU1966A is by  
W
The internal band gap reference can be disabled in the  
PLL_CLK_CTRL1 register by setting VREF_EN to 0; the CM  
pin can be then be driven from an external source. This can be  
used to scale the DAC output to the clipping level of a power  
amplifier based on its power supply voltage.  
SS  
The CM pin is the internal common-mode reference. Bypass it  
as close as possible to the chip with a parallel combination of  
10 ꢁF and 100 nF capacitors. This voltage can be used to bias  
external op amps to the common-mode voltage of the analog  
input and output signal pins. It is recommended that the CM pin  
be isolated from the external circuitry by using a high quality  
buffer to provide a quiet, low impedance source for the external  
circuitry. Use of a quiet op amp is critical because any noise added  
to the reference voltage is injected into the signal path.  
W
Sending out the address byte with the R/ bit low (write)  
Sending out the address of the first register  
Sending out all the register byte values  
SS  
Toggling to end the transfer  
Performing a burst read to verify that the register writes  
were successful  
When referencing back to Analog Devices legacy devices, different  
pin names (mnemonics) were used for these SPI port functions.  
See Table 22 for details of the changes.  
SERIAL DATA PORTS—DATA FORMAT  
The 16 DAC channels use a common serial bit clock (DBCLK)  
and a common left-right framing clock (DLRCLK) in the serial  
data port. The clock signals are all synchronous with the sample  
rate. The normal stereo serial modes are shown in Figure 20.  
The DAC serial data mode defaults to I2S (1 BCLK delay) upon  
power-up and reset. The ports can also be programmed for left  
justified and right justified (24-bit and 16-bit) operation using  
DAC_CTRL0[7:6]. Stereo and TDM modes can be selected using  
DAC_CTRL0[5:3]. The polarity of DBCLK and DLRCLK is  
programmable according to the DAC_CTRL1[1] and DAC_  
CTRL1[5] bits. The serial ports are programmable as the clock  
masters according to the DAC_CTRL1[0] bit. By default, the  
serial port is in slave mode.  
Table 22. SPI Port Pin Naming Conventions  
Pin No.  
Legacy Pin Mnemonic  
New Pin Mnemonic  
42  
43  
44  
45  
CDATA  
COUT  
CCLK  
MOSI  
MISO  
SCLK  
SS  
CLATCH  
POWER SUPPLY AND VOLTAGE REFERENCE  
The ADAU1966A is designed for 3.3 V analog and 2.5 V digital  
supplies. To minimize noise pickup, bypass the power supply  
pins with 100 nF ceramic chip capacitors placed as close to the  
pins as possible. Provide a bulk aluminum electrolytic capacitor  
of at least 22 ꢁF for each rail on the same PCB as the codec. It is  
important that the analog supply be as clean as possible.  
Rev. A | Page 20 of 52  
 
 
 
 
Data Sheet  
ADAU1966A  
LEFT CHANNEL  
RIGHT CHANNEL  
DLRCLK  
BCLK  
DSDATAx  
MSB  
LSB  
MSB  
LSB  
LEFT-JUSTIFIED MODE—16 BITS TO 24 BITS PER CHANNEL: SAI = 0, SDATA_FMT = 1  
LEFT CHANNEL  
RIGHT CHANNEL  
DLRCLK  
DBCLK  
MSB  
I S-JUSTIFIED MODE—16 BITS TO 24 BITS PER CHANNEL: SAI = 0, SDATA_FMT = 0  
LSB  
DSDATAx  
MSB  
LSB  
2
LEFT CHANNEL  
RIGHT CHANNEL  
DLRCLK  
DBCLK  
DSDATAx  
MSB  
LSB  
MSB  
LSB  
RIGHT-JUSTIFIED MODE—SELECT NUMBER OF BITS PER CHANNEL: SAI = 0, SDATA_FMT = 2 OR 3  
DLRCLK  
DBCLK  
DSDATAx  
MSB  
LSB  
MSB  
LSB  
TDM MODE—16 BITS TO 24 BITS PER CHANNEL: SAI = 1, 2, 3, OR 4  
1/fS  
Figure 20. Stereo Serial Audio Modes  
PDN_THRMSENS_CTRL_1 register. The temperature sensor  
can be run in either continuous operation or one-shot mode.  
The temperature sensor conversion mode is modified using  
THRM_MODE (Bit 5); the default is THRM_MODE = 1, one-  
shot mode. In one-shot mode, writing a 0 followed by writing a 1 to  
THRM_GO (Bit 4), results in a single reset and temperature  
conversion, placing the resulting temperature data in the THRM_  
TEMP_STAT register.  
TIME-DIVISION MULTIPLEXED (TDM) MODES  
The ADAU1966A serial ports also have several different TDM  
serial data modes. The ADAU1966A can support a single data  
line (TDM16), a dual data line (TDM8), a quad data line (TDM4),  
or eight data lines (TDM2). The DLRCLK/frame clock can  
operate in both single-cycle pulse mode and a 50ꢀ duty cycle  
mode. Both 16 DBCLKs and 32 DBCLKs per channel are  
selectable for each mode.  
In continuous operation mode, the data conversion takes place  
at a rate set by THRM_RATE[7:6], with a range of 0.5 sec to 4 sec  
between samples. Faster rates are possible using one-shot mode.  
The I/O pins of the serial ports are defined according to the serial  
mode that is selected. For a detailed description of the function  
of each pin in TDM and stereo modes, see Table 23.  
Once a temperature conversion is placed in the THRM_TEMP_  
STAT register, the data can be translated into degrees Celsius (°C)  
using the following steps:  
TEMPERATURE SENSOR  
The ADAU1966A has an on-board temperature sensor that allows  
the user to read the temperature of the silicon inside the device.  
The temperature sensor readout has a range of −60°C to +140°C  
in 1°C steps. The PDN_THRMSENS_CTRL_1 register controls  
the settings of the sensor. The temperature sensor is powered on by  
default and can be shut off by setting the TS_PDN[2] bit to 1 in the  
1. Convert the binary or hexadecimal data read from  
THRM_TEMP_STAT into decimal form.  
2. Subtract 60 from the converted THRM_TEMP_STAT data;  
this is the temperature of the silicon in °C.  
Rev. A | Page 21 of 52  
 
 
 
ADAU1966A  
Data Sheet  
tDBH  
DBCLK  
tDBL  
tDLS  
tDLH  
DLRCLK  
tDDS  
DSDATAx  
LEFT JUSTIFIED  
MODE  
MSB  
MSB – 1  
tDDH  
tDDS  
DSDATAx  
2
I S-JUSTIFIED  
MSB  
MODE  
tDDH  
tDDS  
tDDS  
DSDATAx  
RIGHT JUSTIFIED  
MODE  
MSB  
LSB  
tDDH  
tDDH  
Figure 21. DAC Serial Timing  
Table 23. Pin Function Changes in Different Serial Audio Interface Modes  
Signal  
Stereo Modes (SAI = 0 or SAI = 1) TDM4 Mode (SAI = 2)  
TDM8 Mode (SAI = 3)  
TDM16 Mode (SAI = 4)  
DSDATA1  
Channel 1/Channel 2 data input  
Channel 3/Channel 4 data input  
Channel 5/Channel 6 data input  
Channel 7/Channel 8 data input  
Channel 9/Channel 10 data input  
Channel 1 to Channel 4  
data input  
Channel 5 to Channel 8  
data input  
Channel 9 to Channel 12  
data input  
Channel 13 to Channel 16 Not used  
data input  
Not used  
Channel 1 to Channel 8  
data input  
Channel 9 to Channel 16 Not used  
data input  
Channel 1 to Channel 16  
data input  
DSDATA2  
DSDATA3  
DSDATA4  
Not used  
Not used  
Not used  
DSDATA5  
DSDATA6  
DSDATA7  
DSDATA8  
DLRCLK  
Not used  
Not used  
Not used  
Not used  
TDM frame sync input/  
TDM frame sync output  
Not used  
Not used  
Not used  
Not used  
TDM frame sync input/  
TDM frame sync output  
Channel 11/Channel 12 data input Not used  
Channel 13/Channel 14 data input Not used  
Channel 15/Channel 16 data input Not used  
DLRCLK input/DLRCLK output  
TDM frame sync input/  
TDM frame sync output  
DBCLK  
DBCLK input/DBCLK output  
TDM DBCLK input/  
TDM DBCLK output  
TDM DBCLK input/  
TDM DBCLK output  
TDM DBCLK input/  
TDM DBCLK output  
Maximum Sample Rate 192 kHz  
192 kHz  
96 kHz  
48 kHz  
Rev. A | Page 22 of 52  
 
 
Data Sheet  
ADAU1966A  
To relax the requirement for the setup time of the ADAU1966A in  
cases of high speed TDM data transmission, the ADAU1966A  
can latch in the data using the falling edge of DBCLK pin; see  
the BCLK_EDGE bit in the DAC_CTRL1 register. This effectively  
dedicates the entire bit clock period to the setup time. This  
mode is useful when the source has a large delay time in the serial  
data driver. Figure 23 shows this inverted bit clock mode of data  
transmission.  
ADDITIONAL MODES  
The ADAU1966A offers several additional modes for board level  
design enhancements. To reduce the EMI in board level design,  
serial data can be transmitted without an explicit bit clock input  
on the DBCLK pin. See Figure 22 for an example of a DAC TDM  
data transmission mode that does not require a high speed bit clock  
or an external master clock. This configuration is applicable  
when the ADAU1966A master clock is generated by the PLL  
with the DLRCLK pin as the PLL reference frequency.  
DLRCLK  
32 BITS  
INTERNAL  
DBCLK  
DSDATAx  
DLRCLK  
INTERNAL  
DBCLK  
TDM DSDATAx  
Figure 22. Serial DAC Data Transmission in TDM Format Without DBCLK (Applicable Only If PLL Locks to DLRCLK)  
DLRCLK  
DBCLK  
DATA MUST BE VALID  
AT THIS BCLK EDGE  
MSB  
DSDATAx  
Figure 23. Inverted DBCLK Mode in DAC Serial Data Transmission (Applicable in Stereo and TDM, Useful for High Frequency TDM Transmission)  
Rev. A | Page 23 of 52  
 
 
 
ADAU1966A  
Data Sheet  
REGISTER SUMMARY  
Table 24. ADAU1966A Register Summary  
Reg. No. Register Name  
Bits Bit 7  
Bit 6  
Bit 5  
Bit 4  
XTAL_SET  
Bit 3  
Bit 2  
Bit 1  
MCS  
Bit 0  
Reset RW  
0x00 RW  
0x2A RW  
0xA0 RW  
0x00  
0x01  
0x02  
0x03  
0x04  
0x05  
0x06  
0x07  
0x08  
0x09  
0x0A  
0x0B  
0x0C  
0x0D  
0x0E  
0x0F  
0x10  
0x11  
0x12  
0x13  
0x14  
0x15  
0x16  
0x17  
0x18  
0x19  
0x1A  
0x1B  
0x1C  
0x1D  
0x1E  
0x1F  
0x20  
PLL_CLK_CTRL0  
PLL_CLK_CTRL1  
[7:0]  
PLLIN  
SOFT_RST  
PLL_MUTE  
RESERVED  
PUP  
[7:0]  
LOPWR_MODE  
THRM_RATE  
MCLKO_SEL  
PLL_LOCK  
TS_PDN  
VREF_EN  
PLL_PDN  
CLK_SEL  
VREG_PDN  
PDN_THRMSENS_CTRL_1 [7:0]  
THRM_MODE THRM_GO  
PDN_CTRL2  
PDN_CTRL3  
THRM_TEMP_STAT  
DAC_CTRL0  
DAC_CTRL1  
DAC_CTRL2  
DAC_MUTE1  
DAC_MUTE2  
DACMSTR_VOL  
DAC01_VOL  
DAC02_VOL  
DAC03_VOL  
DAC04_VOL  
DAC05_VOL  
DAC06_VOL  
DAC07_VOL  
DAC08_VOL  
DAC09_VOL  
DAC10_VOL  
DAC11_VOL  
DAC12_VOL  
DAC13_VOL  
DAC14_VOL  
DAC15_VOL  
DAC16_VOL  
PAD_STRGTH  
DAC_POWER1  
DAC_POWER2  
DAC_POWER3  
DAC_POWER4  
[7:0] DAC08_PDN DAC07_PDN DAC06_PDN DAC05_PDN DAC04_PDN DAC03_PDN  
[7:0] DAC16_PDN DAC15_PDN DAC14_PDN DAC13_PDN DAC12_PDN DAC11_PDN  
DAC02_PDN DAC01_PDN 0x00 RW  
DAC10_PDN DAC09_PDN 0x00 RW  
[7:0]  
[7:0]  
TEMP  
0x00 R  
SDATA_FMT  
SAI  
FS  
MMUTE  
0x01 RW  
0x00 RW  
[7:0] BCLK_GEN  
[7:0]  
LRCLK_MODE LRCLK_POL  
RESERVED  
SAI_MSB  
RESERVED  
BCLK_RATE  
BCLK_EDGE SAI_MS  
BCLK_TDMC DAC_POL  
AUTO_MUTE_EN DAC_OSR  
DE_EMP_EN 0x06 RW  
[7:0] DAC08_MUTE DAC07_MUTE DAC06_MUTE DAC05_MUTE DAC04_MUTE DAC03_MUTE  
[7:0] DAC16_MUTE DAC15_MUTE DAC14_MUTE DAC13_MUTE DAC12_MUTE DAC11_MUTE  
DAC02_MUTE DAC01_MUTE 0x00 RW  
DAC10_MUTE DAC09_MUTE 0x00 RW  
0x00 RW  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
[7:0]  
DACMSTR_VOL  
DAC01_VOL  
DAC02_VOL  
DAC03_VOL  
DAC04_VOL  
DAC05_VOL  
DAC06_VOL  
DAC07_VOL  
DAC08_VOL  
DAC09_VOL  
DAC10_VOL  
DAC11_VOL  
DAC12_VOL  
DAC13_VOL  
DAC14_VOL  
DAC15_VOL  
DAC16_VOL  
0x00 RW  
0x00 RW  
0x00 RW  
0x00 RW  
0x00 RW  
0x00 RW  
0x00 RW  
0x00 RW  
0x00 RW  
0x00 RW  
0x00 RW  
0x00 RW  
0x00 RW  
0x00 RW  
0x00 RW  
0x00 RW  
RESERVED  
RESERVED  
PAD_DRV  
DAC03_POWER  
0x00 RW  
DAC04_POWER  
DAC08_POWER  
DAC12_POWER  
DAC16_POWER  
DAC02_POWER  
DAC01_POWER  
DAC05_POWER  
DAC09_POWER  
DAC13_POWER  
0xAA RW  
0xAA RW  
0xAA RW  
0xAA RW  
DAC07_POWER  
DAC11_POWER  
DAC15_POWER  
DAC06_POWER  
DAC10_POWER  
DAC14_POWER  
Rev. A | Page 24 of 52  
 
Data Sheet  
ADAU1966A  
REGISTER DETAILS  
PLL AND CLOCK CONTROL 0 REGISTER  
Address: 0x00, Reset: 0x00, Name: PLL_CLK_CTRL0  
Table 25. Bit Descriptions for PLL_CLK_CTRL0  
Bits Bit Name Settings Description  
Reset Access  
[7:6] PLLIN  
PLL Input Select. Selects between MCLKI/XTALI and DLRCLK as the input to the PLL.  
0x0  
RW  
00 MCLKI or XTALI.  
01 DLRCLK.  
10 Reserved.  
11 Reserved.  
[5:4] XTAL_SET  
XTAL Oscillator Setting. XTALO pin status.  
0x0  
RW  
00 XTAL oscillator enabled.  
01 Reserved.  
10 Reserved.  
XTALO Off.  
11  
3
SOFT_RST  
Software Reset Control. This bit resets all circuitry inside the IC, except I2C/SPI  
communications. All control registers are reset to default values, except Register 0x00  
and Register 0x01. The PLL_CLK_CTRLx registers do not change state.  
Normal Operation.  
0x0  
0x0  
RW  
RW  
0
1
Device in Reset.  
[2:1] MCS  
Master Clock Select. MCLKI/XTALI pin functionality (PLL active), master clock rate setting.  
The following values are for the fS rate range from 32 kHz to 48 kHz. See Table 12 for  
details when using other fS selections.  
00 256 × fS MCLK (44.1 kHz or 48 kHz).  
01 384 × fS MCLK (44.1 kHz or 48 kHz).  
10 512 × fS MCLK (44.1 kHz or 48 kHz).  
11 768 × fS MCLK (44.1 kHz or 48 kHz).  
0
PUP  
Master Power-Up Control. This bit must be set to 1 as the first register write to power up  
the IC.  
0x0  
RW  
Master Power-Down.  
Master Power-Up.  
0
1
Rev. A | Page 25 of 52  
 
 
ADAU1966A  
Data Sheet  
PLL AND CLOCK CONTROL 1 REGISTER  
Address: 0x01, Reset: 0x2A, Name: PLL_CLK_CTRL1  
B7  
B6  
B5  
B4  
B3  
B2  
B1  
B0  
0
0
1
0
1
0
1
0
[7:6] LOPWR_MODE  
[0] CLK_SEL  
Global Power/Performance Adjust  
00: I C Register Settings  
DAC Clock Select  
0: MCLK from PLL  
2
01: Reserved  
10: Lower Power  
11: Lowest Power  
1: MCLK from MCLKI or XTALI  
[1] VREF_EN  
Internal Voltage Reference Enable  
0: Disabled  
[5:4] MCLKO_SEL  
MCLK Output Frequency  
1: Enabled  
00: MCLKO = 4 MHz to 6 MHz scaled by f  
s
[2] PLL_LOCK  
PLL Lock Indicator  
0: PLL Not Locked  
1: PLL Locked  
01: MCLKO = 8 MHz to 12 MHz scaled by f  
10: MCLKO = Buffered MCLKI  
11: MCLKO Pin Disabled  
s
[3] PLL_MUTE  
PLL Automute Enable/Lock  
0: No DAC Automute  
1: DAC Automute on PLL Unlock  
Table 26. Bit Descriptions for PLL_CLK_CTRL1  
Bits Bit Name  
Settings Description  
Reset Access  
[7:6] LOPWR_MODE  
Global Power/Performance Adjust. These bits adjust the power consumption and  
performance level for all 16 DAC channels at once. See the DACs section for more details.  
0x0  
RW  
00 I2C Register Settings.  
01 Reserved.  
10 Lower Power.  
11 Lowest Power.  
[5:4] MCLKO_SEL  
MCLK Output Frequency. Frequency selection for MCLKO pin. See the Clock Signals  
section for more details.  
0x2  
RW  
00 MCLKO = 4 MHz to 6 MHz scaled by fS.  
01 MCLKO = 8 MHz to 12 MHz scaled by fS.  
10 MCLKO = Buffered MCLKI.  
11 MCLKO Pin Disabled.  
3
2
1
PLL_MUTE  
PLL_LOCK  
VREF_EN  
PLL Automute Enable/Lock. This bit enables the PLL lock automute function.  
0x1  
0x0  
0x1  
RW  
R
0
1
No DAC Automute.  
DAC Automute on PLL Unlock.  
PLL Lock Indicator.  
PLL Not Locked.  
0
1
PLL Locked.  
Internal Voltage Reference Enable. The internal voltage reference powers the  
common mode for the ADAU1966A. Disabling this bit allows the user to drive the  
CM pin with an outside voltage source.  
RW  
0
1
Disabled.  
Enabled.  
0
CLK_SEL  
DAC Clock Select. Selects between PLL and direct MCLK mode.  
MCLK from PLL.  
MCLK from MCLKI or XTALI.  
0x0  
RW  
0
1
Rev. A | Page 26 of 52  
 
Data Sheet  
ADAU1966A  
BLOCK POWER-DOWN AND THERMAL SENSOR CONTROL 1 REGISTER  
Address: 0x02, Reset: 0xA0, Name: PDN_THRMSENS_CTRL_1  
Table 27. Bit Descriptions for PDN_THRMSENS_CTRL_1  
Bits Bit Name  
Settings Description  
Reset Access  
[7:6] THRM_RATE  
Conversion Time Interval. When THRM_MODE = 0, the THRM_RATE bits control the  
0x2  
RW  
time interval between temperature conversions.  
00 4 sec/Conversion.  
01 0.5 sec/Conversion.  
10 1 sec/Conversion.  
11 2 sec/Conversion.  
Continuous vs. One-Shot. Determines if the temperature conversions occur  
continuously or only when commanded. To perform one-shot temperature  
conversions, set this bit to 1.  
Continuous Operation.  
One-Shot Mode.  
5
4
THRM_MODE  
THRM_GO  
0x1  
0x0  
RW  
RW  
0
1
One-Shot Conversion Mode. When in one-shot conversion mode, THRM_MODE = 1,  
the THRM_GO bit must be set to 0 followed by a write of 1. This sequence results in a  
single temperature conversion. The temperature data is available 120 ms after writing  
a 1 to this bit.  
0
1
Reset.  
Convert Temperature.  
2
1
0
TS_PDN  
Temperature Sensor Power-Down.  
Temperature Sensor On.  
Temperature Sensor Power-Down.  
PLL Power-Down.  
PLL Normal Operation.  
PLL Power-Down.  
0x0  
0x0  
0x0  
RW  
RW  
RW  
0
1
PLL_PDN  
VREG_PDN  
0
1
Voltage Regulator Power-Down.  
Voltage Regulator Normal Operation.  
Voltage Regulator Power-Down.  
0
1
Rev. A | Page 27 of 52  
 
ADAU1966A  
Data Sheet  
POWER-DOWN CONTROL 2 REGISTER  
Address: 0x03, Reset: 0x00, Name: PDN_CTRL2  
Table 28. Bit Descriptions for PDN_CTRL2  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
7
DAC08_PDN  
Channel 8 Power-Down  
Normal Operation  
Power-Down Channel 8  
Channel 7 Power-Down  
Normal Operation  
Power-Down Channel 7  
Channel 6 Power-Down  
Normal Operation  
Power-Down Channel 6  
Channel 5 Power-Down  
Normal Operation  
Power-Down Channel 5  
Channel 4 Power-Down  
Normal Operation  
Power-Down Channel 4  
Channel 3 Power-Down  
Normal Operation  
Power-Down Channel 3  
Channel 2 Power-Down  
Normal Operation  
Power-Down Channel 2  
Channel 1 Power-Down  
Normal Operation  
0x0  
RW  
0
1
6
5
4
3
2
1
0
DAC07_PDN  
DAC06_PDN  
DAC05_PDN  
DAC04_PDN  
DAC03_PDN  
DAC02_PDN  
DAC01_PDN  
0x0  
0x0  
0x0  
0x0  
0x0  
0x0  
0x0  
RW  
RW  
RW  
RW  
RW  
RW  
RW  
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Power-Down Channel 1  
Rev. A | Page 28 of 52  
 
Data Sheet  
ADAU1966A  
POWER-DOWN CONTROL 3 REGISTER  
Address: 0x04, Reset: 0x00, Name: PDN_CTRL3  
Table 29. Bit Descriptions for PDN_CTRL3  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
7
DAC16_PDN  
Channel 16 Power-Down  
Normal Operation  
Power-Down Channel 16  
Channel 15 Power-Down  
Normal Operation  
Power-Down Channel 15  
Channel 14 Power-Down.  
Normal Operation  
Power-Down Channel 14  
Channel 13 Power-Down.  
Normal Operation  
Power-Down Channel 13  
Channel 12 Power-Down  
Normal Operation  
Power-Down Channel 12  
Channel 11 Power-Down  
Normal Operation  
Power-Down Channel 11  
Channel 10 Power-Down  
Normal Operation  
Power-Down Channel 10  
Channel 9 Power-Down  
Normal Operation  
0x0  
RW  
0
1
6
5
4
3
2
1
0
DAC15_PDN  
DAC14_PDN  
DAC13_PDN  
DAC12_PDN  
DAC11_PDN  
DAC10_PDN  
DAC09_PDN  
0x0  
0x0  
0x0  
0x0  
0x0  
0x0  
0x0  
RW  
RW  
RW  
RW  
RW  
RW  
RW  
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Power-Down Channel 9  
Rev. A | Page 29 of 52  
 
ADAU1966A  
Data Sheet  
THERMAL SENSOR TEMPERATURE READOUT REGISTER  
Address: 0x05, Reset: 0x00, Name: THRM_TEMP_STAT  
Table 30. Bit Descriptions for THRM_TEMP_STAT  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
TEMP  
Thermal Sensor Temperature Readout. −60°C to +140°C range, 1°C step size. To  
convert the hexadecimal or binary TEMP value into decimal form, use the following  
equation: (TEMP − 60). The result is the temperature in degrees Celsius.  
0x00  
R
DAC CONTROL 0 REGISTER  
Address: 0x06, Reset: 0x01, Name: DAC_CTRL0  
Table 31. Bit Descriptions for DAC_CTRL0  
Bits Bit Name  
Settings Description  
Reset Access  
[7:6] SDATA_FMT  
SDATA Format. Only used when SAI = 000.  
00 I2S, 1 BCLK Cycle Delay.  
0x0  
RW  
01 Left Justified, 0 BCLK Cycle Delay.  
10 Right Justified, 24-Bit Data, 8 BCLK Cycle Delay.  
11 Right Justified, 16-Bit Data, 16 BCLK Cycle Delay.  
Serial Audio Interface. When SAI = 000, the SDATA_FMT bits control stereo SDATA format.  
000 Stereo (I2S, LJ, RJ).  
[5:3] SAI  
0x0  
RW  
001 TDM2—Octal Line.  
010 TDM4—Quad Line.  
011 TDM8—Dual Line.  
100 TDM16—Single Line (48 kHz).  
101 Reserved.  
110 Reserved.  
111 Reserved.  
Rev. A | Page 30 of 52  
 
 
Data Sheet  
ADAU1966A  
Bits Bit Name  
Settings Description  
Sample Rate Select.  
Reset Access  
[2:1] FS  
0x0  
RW  
00 32 kHz/44.1 kHz/48 kHz.  
01 64 kHz/88.2 kHz/96 kHz.  
10 128 kHz/176.4 kHz/192 kHz.  
11 128 kHz/176.4 kHz/192 kHz Low Propagation Delay.  
DAC Master Mute.  
0
MMUTE  
0x1  
RW  
0
1
Normal Operation.  
All Channels Muted.  
DAC CONTROL 1 REGISTER  
Address: 0x07, Reset: 0x00, Name: DAC_CTRL1  
Table 32. Bit Descriptions for DAC_CTRL1  
Bits Bit Name Settings Description  
DBCLK Generation. When the PLL is locked to DLRCLK, it is possible to run the  
Reset Access  
7
BCLK_GEN  
0x0  
RW  
ADAU1966A without an external DBCLK.  
0
1
Normal Operation—DBCLK.  
Internal DBCLK Generation.  
6
5
4
2
LRCLK_MODE  
LRCLK_POL  
SAI_MSB  
DLRCLK Mode Select. Only Valid for TDM modes.  
50% Duty Cycle DLRCLK.  
Pulse Mode.  
0x0  
0x0  
0x0  
0x0  
RW  
RW  
RW  
RW  
0
1
DLRCLK Polarity. Allows the swapping of data between channels.  
Left/Odd channels are DLRCLK Low (Normal).  
Left/Odd channels are DLRCLK High (Inverted).  
MSB Position.  
MSB First DSDATA.  
LSB First DSDATA.  
0
1
0
1
BCLK_RATE  
DBCLK Rate. Number of DBCLK cycles per DLRCLK frame. Used only for generating  
DBCLK in master mode operation (SAI_MS = 1).  
0
1
32 Cycles per Frame.  
16 Cycles per Frame.  
Rev. A | Page 31 of 52  
 
ADAU1966A  
Data Sheet  
Bits Bit Name  
Settings Description  
DBCLK Active Edge. Adjust the polarity of the DBCLK leading edge.  
Reset Access  
1
BCLK_EDGE  
0x0  
RW  
0
1
Latch in Rising Edge.  
Latch in Falling Edge.  
0
SAI_MS  
Serial Interface Master. Both DLRCLK and DBCLK become the master when enabled.  
0x0  
RW  
0
1
DLRCLK/DBCLK Slave.  
DLRCLK/DBCLK Master.  
DAC CONTROL 2 REGISTER  
Address: 0x08, Reset: 0x06, Name: DAC_CTRL2  
Table 33. Bit Descriptions for DAC_CTRL2  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
4
BCLK_TDMC  
DBCLK Rate in TDM Mode. Number of DBCLK cycles per channel slot when 0x0  
in TDM mode.  
RW  
0
1
32 BCLK cycles/channel slot.  
16 BCLK cycles/channel slot.  
3
2
DAC_POL  
DAC Output Polarity. This is a global switch of DAC polarity.  
Noninverted DAC Output.  
Inverted DAC Output.  
0x0  
0x1  
RW  
RW  
0
1
AUTO_MUTE_EN  
Automute Enable. Automatically mutes the DACs when 1024 consecutive  
zero input samples are received. This is independent per channel.  
0
1
Auto-Zero Input Mute Disabled.  
Auto-Zero Input Mute Enabled.  
DAC Oversampling Rate. OSR selection.  
256 × fS DAC Oversampling.  
128 × fS DAC Oversampling.  
De-Emphasis Enable.  
1
0
DAC_OSR  
0x1  
0x0  
RW  
RW  
0
1
DE_EMP_EN  
0
1
No De-Emphasis/Flat.  
De-Emphasis Enabled.  
Rev. A | Page 32 of 52  
 
Data Sheet  
ADAU1966A  
DAC INDIVIDUAL CHANNEL MUTES 1 REGISTER  
Address: 0x09, Reset: 0x00, Name: DAC_MUTE1  
Table 34. Bit Descriptions for DAC_MUTE1  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
7
DAC08_MUTE  
DAC8 Soft Mute  
DAC8 Normal Operation  
DAC8 Muted  
0x0  
RW  
0
1
6
5
4
3
2
1
0
DAC07_MUTE  
DAC06_MUTE  
DAC05_MUTE  
DAC04_MUTE  
DAC03_MUTE  
DAC02_MUTE  
DAC01_MUTE  
DAC7 Soft Mute  
DAC7 Normal Operation  
DAC7 Muted  
0x0  
0x0  
0x0  
0x0  
0x0  
0x0  
0x0  
RW  
RW  
RW  
RW  
RW  
RW  
RW  
0
1
DAC6 Soft Mute  
DAC6 Normal Operation  
DAC6 Muted  
0
1
DAC5 Soft Mute  
DAC5 Normal Operation  
DAC5 Muted  
0
1
DAC4 Soft Mute  
DAC4 Normal Operation  
DAC4 Muted  
0
1
DAC3 Soft Mute  
DAC3 Normal Operation  
DAC3 Muted  
0
1
DAC2 Soft Mute  
DAC2 Normal Operation  
DAC2 Muted  
0
1
DAC1 Soft Mute  
DAC1 Normal Operation  
DAC1 Muted  
0
1
Rev. A | Page 33 of 52  
 
ADAU1966A  
Data Sheet  
DAC INDIVIDUAL CHANNEL MUTES 2 REGISTER  
Address: 0x0A, Reset: 0x00, Name: DAC_MUTE2  
Table 35. Bit Descriptions for DAC_MUTE2  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
7
DAC16_MUTE  
DAC16 Soft Mute  
DAC16 Normal Operation  
DAC16 Muted  
0x0  
RW  
0
1
6
5
4
3
2
1
0
DAC15_MUTE  
DAC14_MUTE  
DAC13_MUTE  
DAC12_MUTE  
DAC11_MUTE  
DAC10_MUTE  
DAC09_MUTE  
DAC15 Soft Mute  
DAC15 Normal Operation  
DAC15 Muted  
0x0  
0x0  
0x0  
0x0  
0x0  
0x0  
0x0  
RW  
RW  
RW  
RW  
RW  
RW  
RW  
0
1
DAC14 Soft Mute  
DAC14 Normal Operation  
DAC14 Muted  
0
1
DAC13 Soft Mute  
DAC13 Normal Operation  
DAC13 Muted  
0
1
DAC12 Soft Mute  
DAC12 Normal Operation  
DAC12 Muted  
0
1
DAC11 Soft Mute  
DAC11 Normal Operation  
DAC11 Muted  
0
1
DAC10 Soft Mute  
DAC10 Normal Operation  
DAC10 Muted  
0
1
DAC9 Soft Mute  
0
1
DAC9 Normal Operation  
DAC9 Muted  
Rev. A | Page 34 of 52  
 
Data Sheet  
ADAU1966A  
MASTER VOLUME CONTROL REGISTER  
Address: 0x0B, Reset: 0x00, Name: DACMSTR_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 36. Bit Descriptions for DACMSTR_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DACMSTR_VOL  
Master Volume Control  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
DAC 1 VOLUME CONTROL REGISTER  
Address: 0x0C, Reset: 0x00, Name: DAC01_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 37. Bit Descriptions for DAC01_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC01_VOL  
DAC Volume Control Channel 1  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
Rev. A | Page 35 of 52  
 
 
ADAU1966A  
Data Sheet  
DAC 2 VOLUME CONTROL REGISTER  
Address: 0x0D, Reset: 0x00, Name: DAC02_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 38. Bit Descriptions for DAC02_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC02_VOL  
DAC Volume Control Channel 2  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
DAC 3 VOLUME CONTROL REGISTER  
Address: 0x0E, Reset: 0x00, Name: DAC03_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 39. Bit Descriptions for DAC03_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC03_VOL  
DAC Volume Control Channel 3  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
Rev. A | Page 36 of 52  
 
 
Data Sheet  
ADAU1966A  
DAC 4 VOLUME CONTROL REGISTER  
Address: 0x0F, Reset: 0x00, Name: DAC04_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 40. Bit Descriptions for DAC04_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC04_VOL  
DAC Volume Control Channel 4  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
DAC 5 VOLUME CONTROL REGISTER  
Address: 0x10, Reset: 0x00, Name: DAC05_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 41. Bit Descriptions for DAC05_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC05_VOL  
DAC Volume Control Channel 5  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
Rev. A | Page 37 of 52  
 
 
ADAU1966A  
Data Sheet  
DAC 6 VOLUME CONTROL REGISTER  
Address: 0x11, Reset: 0x00, Name: DAC06_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 42. Bit Descriptions for DAC06_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC06_VOL  
DAC Volume Control Channel 6  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
DAC 7 VOLUME CONTROL REGISTER  
Address: 0x12, Reset: 0x00, Name: DAC07_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 43. Bit Descriptions for DAC07_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC07_VOL  
DAC Volume Control Channel 7  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
Rev. A | Page 38 of 52  
 
 
Data Sheet  
ADAU1966A  
DAC 8 VOLUME CONTROL REGISTER  
Address: 0x13, Reset: 0x00, Name: DAC08_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 44. Bit Descriptions for DAC08_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC08_VOL  
DAC Volume Control Channel 8  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
DAC 9 VOLUME CONTROL REGISTER  
Address: 0x14, Reset: 0x00, Name: DAC09_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 45. Bit Descriptions for DAC09_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC09_VOL  
DAC Volume Control Channel 9  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
Rev. A | Page 39 of 52  
 
 
ADAU1966A  
Data Sheet  
DAC 10 VOLUME CONTROL REGISTER  
Address: 0x15, Reset: 0x00, Name: DAC10_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 46. Bit Descriptions for DAC10_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC10_VOL  
DAC Volume Control Channel 10  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
DAC 11 VOLUME CONTROL REGISTER  
Address: 0x16, Reset: 0x00, Name: DAC11_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 47. Bit Descriptions for DAC11_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC11_VOL  
DAC Volume Control Channel 11  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
Rev. A | Page 40 of 52  
 
 
Data Sheet  
ADAU1966A  
DAC 12 VOLUME CONTROL REGISTER  
Address: 0x17, Reset: 0x00, Name: DAC12_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 48. Bit Descriptions for DAC12_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC12_VOL  
DAC Volume Control Channel 12  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
DAC 13 VOLUME CONTROL REGISTER  
Address: 0x18, Reset: 0x00, Name: DAC13_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 49. Bit Descriptions for DAC13_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC13_VOL  
DAC Volume Control Channel 13  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
Rev. A | Page 41 of 52  
 
 
ADAU1966A  
Data Sheet  
DAC 14 VOLUME CONTROL REGISTER  
Address: 0x19, Reset: 0x00, Name: DAC14_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 50. Bit Descriptions for DAC14_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC14_VOL  
DAC Volume Control Channel 14  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
DAC 15 VOLUME CONTROL REGISTER  
Address: 0x1A, Reset: 0x00, Name: DAC15_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 51. Bit Descriptions for DAC15_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC15_VOL  
DAC Volume Control Channel 15  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
Rev. A | Page 42 of 52  
 
 
Data Sheet  
ADAU1966A  
DAC 16 VOLUME CONTROL REGISTER  
Address: 0x1B, Reset: 0x00, Name: DAC16_VOL  
Each 1-bit step corresponds to a 0.375 dB change in volume. See Table 58 for a complete list of the volume settings.  
Table 52. Bit Descriptions for DAC16_VOL  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:0]  
DAC16_VOL  
DAC Volume Control Channel 16  
0x00  
RW  
00000000 0 dB (default)  
00000001 −0.375 dB  
00000010 −0.750 dB  
11111110 −95.250 dB  
11111111 −95.625 dB  
PAD STRENGTH REGISTER  
Address: 0x1C, Reset: 0x00, Name: PAD_STRGTH  
Table 53. Bit Descriptions for PAD_STRGTH  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
5
PAD_DRV  
Output Pad Drive Strength Control  
4 mA Drive for All Pads  
8 mA Drive for All Pads  
0x0  
RW  
0
1
Rev. A | Page 43 of 52  
 
 
ADAU1966A  
Data Sheet  
DAC POWER ADJUST 1 REGISTER  
Address: 0x1D, Reset: 0xAA, Name: DAC_POWER1  
Table 54. Bit Descriptions for DAC_POWER1  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:6]  
DAC04_POWER  
DAC Power Control Channel 4  
0x2  
RW  
00 Low Power  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
DAC Power Control Channel 3  
00 Low Power  
[5:4]  
[3:2]  
[1:0]  
DAC03_POWER  
DAC02_POWER  
DAC01_POWER  
0x2  
0x2  
0x2  
RW  
RW  
RW  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
DAC Power Control Channel 2  
00 Low Power  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
DAC Power Control Channel 1  
00 Low Power  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
Rev. A | Page 44 of 52  
 
Data Sheet  
ADAU1966A  
DAC POWER ADJUST 2 REGISTER  
Address: 0x1E, Reset: 0xAA, Name: DAC_POWER2  
Table 55. Bit Descriptions for DAC_POWER2  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:6]  
DAC08_POWER  
DAC Power Control Channel 8  
0x2  
RW  
00 Low Power  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
DAC Power Control Channel 7  
00 Low Power  
[5:4]  
[3:2]  
[1:0]  
DAC07_POWER  
DAC06_POWER  
DAC05_POWER  
0x2  
0x2  
0x2  
RW  
RW  
RW  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
DAC Power Control Channel 6  
00 Low Power  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
DAC Power Control Channel 5  
00 Low Power  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
Rev. A | Page 45 of 52  
 
ADAU1966A  
Data Sheet  
DAC POWER ADJUST 3 REGISTER  
Address: 0x1F, Reset: 0xAA, Name: DAC_POWER3  
Table 56. Bit Descriptions for DAC_POWER3  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:6]  
DAC12_POWER  
DAC Power Control Channel 12  
0x2  
RW  
00 Low Power  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
DAC Power Control Channel 11  
00 Low Power  
[5:4]  
[3:2]  
[1:0]  
DAC11_POWER  
DAC10_POWER  
DAC09_POWER  
0x2  
0x2  
0x2  
RW  
RW  
RW  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
DAC Power Control Channel 10  
00 Low Power  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
DAC Power Control Channel 9  
00 Low Power  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
Rev. A | Page 46 of 52  
 
Data Sheet  
ADAU1966A  
DAC POWER ADJUST 4 REGISTER  
Address: 0x20, Reset: 0xAA, Name: DAC_POWER4  
Table 57. Bit Descriptions for DAC_POWER4  
Bits  
Bit Name  
Settings  
Description  
Reset  
Access  
[7:6]  
DAC16_POWER  
DAC Power Control Channel 16  
0x2  
RW  
00 Low Power  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
DAC Power Control Channel 15  
00 Low Power  
[5:4]  
[3:2]  
[1:0]  
DAC15_POWER  
DAC14_POWER  
DAC13_POWER  
0x2  
0x2  
0x2  
RW  
RW  
RW  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
DAC Power Control Channel 14  
00 Low Power  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
DAC Power Control Channel 13  
00 Low Power  
01 Lowest Power  
10 Best Performance  
11 Good Performance  
Rev. A | Page 47 of 52  
 
ADAU1966A  
Data Sheet  
Table 58. Volume Settings  
Binary Value Hex Value Volume Attenuation (dB)  
Binary Value Hex Value Volume Attenuation (dB)  
00000000  
00000001  
00000010  
00000011  
00000100  
00000101  
00000110  
00000111  
00001000  
00001001  
00001010  
00001011  
00001100  
00001101  
00001110  
00001111  
00010000  
00010001  
00010010  
00010011  
00010100  
00010101  
00010110  
00010111  
00011000  
00011001  
00011010  
00011011  
00011100  
00011101  
00011110  
00011111  
00100000  
00100001  
00100010  
00100011  
00100100  
00100101  
00100110  
00100111  
00101000  
00101001  
00101010  
00101011  
00101100  
00101101  
00101110  
00101111  
00  
01  
02  
03  
04  
05  
06  
07  
08  
09  
0A  
0B  
0C  
0D  
0E  
0F  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
1A  
1B  
1C  
1D  
1E  
1F  
20  
21  
22  
23  
24  
25  
26  
27  
28  
29  
2A  
2B  
2C  
2D  
2E  
2F  
0
00110000  
00110001  
00110010  
00110011  
00110100  
00110101  
00110110  
00110111  
00111000  
00111001  
00111010  
00111011  
00111100  
00111101  
00111110  
00111111  
01000000  
01000001  
01000010  
01000011  
01000100  
01000101  
01000110  
01000111  
01001000  
01001001  
01001010  
01001011  
01001100  
01001101  
01001110  
01001111  
01010000  
01010001  
01010010  
01010011  
01010100  
01010101  
01010110  
01010111  
01011000  
01011001  
01011010  
01011011  
01011100  
01011101  
01011110  
01011111  
30  
31  
32  
33  
34  
35  
36  
37  
38  
39  
3A  
3B  
3C  
3D  
3E  
3F  
40  
41  
42  
43  
44  
45  
46  
47  
48  
49  
4A  
4B  
4C  
4D  
4E  
4F  
50  
51  
52  
53  
54  
55  
56  
57  
58  
59  
5A  
5B  
5C  
5D  
5E  
5F  
−18  
−0.375  
−0.75  
−18.375  
−18.75  
−19.125  
−19.5  
−1.125  
−1.5  
−1.875  
−2.25  
−19.875  
−20.25  
−20.625  
−21  
−2.625  
−3  
−3.375  
−3.75  
−21.375  
−21.75  
−22.125  
−22.5  
−4.125  
−4.5  
−4.875  
−5.25  
−22.875  
−23.25  
−23.625  
−24  
−5.625  
−6  
−6.375  
−6.75  
−24.375  
−24.75  
−25.125  
−25.5  
−7.125  
−7.5  
−7.875  
−8.25  
−25.875  
−26.25  
−26.625  
−27  
−8.625  
−9  
−9.375  
−9.75  
−27.375  
−27.75  
−28.125  
−28.5  
−10.125  
−10.5  
−10.875  
−11.25  
−11.625  
−12  
−28.875  
−29.25  
−29.625  
−30  
−12.375  
−12.75  
−13.125  
−13.5  
−30.375  
−30.75  
−31.125  
−31.5  
−13.875  
−14.25  
−14.625  
−15  
−31.875  
−32.25  
−32.625  
−33  
−15.375  
−15.75  
−16.125  
−16.5  
−33.375  
−33.75  
−34.125  
−34.5  
−16.875  
−17.25  
−17.625  
−34.875  
−35.25  
−35.625  
Rev. A | Page 48 of 52  
 
Data Sheet  
ADAU1966A  
Binary Value Hex Value Volume Attenuation (dB)  
Binary Value Hex Value Volume Attenuation (dB)  
01100000  
01100001  
01100010  
01100011  
01100100  
01100101  
01100110  
01100111  
01101000  
01101001  
01101010  
01101011  
01101100  
01101101  
01101110  
01101111  
01110000  
01110001  
01110010  
01110011  
01110100  
01110101  
01110110  
01110111  
01111000  
01111001  
01111010  
01111011  
01111100  
01111101  
01111110  
01111111  
10000000  
10000001  
10000010  
10000011  
10000100  
10000101  
10000110  
10000111  
10001000  
10001001  
10001010  
10001011  
10001100  
10001101  
10001110  
10001111  
60  
61  
62  
63  
64  
65  
66  
67  
68  
69  
6A  
6B  
6C  
6D  
6E  
6F  
70  
71  
72  
73  
74  
75  
76  
77  
78  
79  
7A  
7B  
7C  
7D  
7E  
7F  
80  
81  
82  
83  
84  
85  
86  
87  
88  
89  
8A  
8B  
8C  
8D  
8E  
8F  
−36  
10010000  
10010001  
10010010  
10010011  
10010100  
10010101  
10010110  
10010111  
10011000  
10011001  
10011010  
10011011  
10011100  
10011101  
10011110  
10011111  
10100000  
10100001  
10100010  
10100011  
10100100  
10100101  
10100110  
10100111  
10101000  
10101001  
10101010  
10101011  
10101100  
10101101  
10101110  
10101111  
10110000  
10110001  
10110010  
10110011  
10110100  
10110101  
10110110  
10110111  
10111000  
10111001  
10111010  
10111011  
10111100  
10111101  
10111110  
10111111  
90  
91  
92  
93  
94  
95  
96  
97  
98  
99  
9A  
9B  
9C  
9D  
9E  
9F  
A0  
A1  
A2  
A3  
A4  
A5  
A6  
A7  
A8  
A9  
AA  
AB  
AC  
AD  
AE  
AF  
B0  
B1  
B2  
B3  
B4  
B5  
B6  
B7  
B8  
B9  
BA  
BB  
BC  
BD  
BE  
BF  
−54  
−36.375  
−36.75  
−37.125  
−37.5  
−54.375  
−54.75  
−55.125  
−55.5  
−37.875  
−38.25  
−38.625  
−39  
−55.875  
−56.25  
−56.625  
−57  
−39.375  
−39.75  
−40.125  
−40.5  
−57.375  
−57.75  
−58.125  
−58.5  
−40.875  
−41.25  
−41.625  
−42  
−58.875  
−59.25  
−59.625  
−60  
−42.375  
−42.75  
−43.125  
−43.5  
−60.375  
−60.75  
−61.125  
−61.5  
−43.875  
−44.25  
−44.625  
−45  
−61.875  
−62.25  
−62.625  
−63  
−45.375  
−45.75  
−46.125  
−46.5  
−63.375  
−63.75  
−64.125  
−64.5  
−46.875  
−47.25  
−47.625  
−48  
−64.875  
−65.25  
−65.625  
−66  
−48.375  
−48.75  
−49.125  
−49.5  
−66.375  
−66.75  
−67.125  
−67.5  
−49.875  
−50.25  
−50.625  
−51  
−67.875  
−68.25  
−68.625  
−69  
−51.375  
−51.75  
−52.125  
−52.5  
−69.375  
−69.75  
−70.125  
−70.5  
−52.875  
−53.25  
−53.625  
−70.875  
−71.25  
−71.625  
Rev. A | Page 49 of 52  
ADAU1966A  
Data Sheet  
Binary Value Hex Value Volume Attenuation (dB)  
Binary Value Hex Value Volume Attenuation (dB)  
11000000  
11000001  
11000010  
11000011  
11000100  
11000101  
11000110  
11000111  
11001000  
11001001  
11001010  
11001011  
11001100  
11001101  
11001110  
11001111  
11010000  
11010001  
11010010  
11010011  
11010100  
11010101  
11010110  
11010111  
11011000  
11011001  
11011010  
11011011  
11011100  
11011101  
11011110  
11011111  
C0  
C1  
C2  
C3  
C4  
C5  
C6  
C7  
C8  
C9  
CA  
CB  
CC  
CD  
CE  
CF  
D0  
D1  
D2  
D3  
D4  
D5  
D6  
D7  
D8  
D9  
DA  
DB  
DC  
DD  
DE  
DF  
−72  
11100000  
11100001  
11100010  
11100011  
11100100  
11100101  
11100110  
11100111  
11101000  
11101001  
11101010  
11101011  
11101100  
11101101  
11101110  
11101111  
11110000  
11110001  
11110010  
11110011  
11110100  
11110101  
11110110  
11110111  
11111000  
11111001  
11111010  
11111011  
11111100  
11111101  
11111110  
11111111  
E0  
E1  
E2  
E3  
E4  
E5  
E6  
E7  
E8  
E9  
EA  
EB  
EC  
ED  
EE  
EF  
F0  
F1  
F2  
F3  
F4  
F5  
F6  
F7  
F8  
F9  
FA  
FB  
FC  
FD  
FE  
FF  
−84  
−72.375  
−72.75  
−73.125  
−73.5  
−84.375  
−84.75  
−85.125  
−85.5  
−73.875  
−74.25  
−74.625  
−75  
−85.875  
−86.25  
−86.625  
−87  
−75.375  
−75.75  
−76.125  
−76.5  
−87.375  
−87.75  
−88.125  
−88.5  
−76.875  
−77.25  
−77.625  
−78  
−88.875  
−89.25  
−89.625  
−90  
−78.375  
−78.75  
−79.125  
−79.5  
−90.375  
−90.75  
−91.125  
−91.5  
−79.875  
−80.25  
−80.625  
−81  
−91.875  
−92.25  
−92.625  
−93  
−81.375  
−81.75  
−82.125  
−82.5  
−93.375  
−93.75  
−94.125  
−94.5  
−82.875  
−83.25  
−83.625  
−94.875  
−95.25  
−95.625  
Rev. A | Page 50 of 52  
Data Sheet  
ADAU1966A  
OUTLINE DIMENSIONS  
16.20  
16.00 SQ  
15.80  
0.75  
0.60  
0.45  
1.60  
MAX  
61  
80  
1
60  
PIN 1  
14.20  
14.00 SQ  
13.80  
TOP VIEW  
(PINS DOWN)  
1.45  
1.40  
1.35  
0.20  
0.09  
7°  
3.5°  
0°  
0.10  
COPLANARITY  
20  
41  
0.15  
0.05  
40  
21  
SEATING  
PLANE  
VIEW A  
0.65  
0.38  
0.32  
0.22  
BSC  
LEAD PITCH  
VIEW A  
ROTATED 90° CCW  
COMPLIANT TO JEDEC STANDARDS MS-026-BEC  
Figure 24. 80-Lead Low Profile Quad Flat Package [LQFP]  
(ST-80-2)  
Dimensions shown in millimeters  
ORDERING GUIDE  
Model1, 2  
ADAU1966AWBSTZ  
ADAU1966AWBSTZ-RL  
EVAL-ADAU1966AZ  
Temperature Range  
−40°C to +105°C  
−40°C to +105°C  
Package Description  
Package Option  
80-Lead LQFP  
80-Lead LQFP, 13”Tape and Reel  
Evaluation Board  
ST-80-2  
ST-80-2  
1 Z = RoHS Compliant Part.  
2 W = Qualified for Automotive Applications.  
AUTOMOTIVE PRODUCTS  
The ADAU1966AW models are available with controlled manufacturing to support the quality and reliability requirements of automotive  
applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers  
should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in  
automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to  
obtain the specific Automotive Reliability reports for these models.  
Rev. A | Page 51 of 52  
 
 
 
ADAU1966A  
NOTES  
Data Sheet  
I2C refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).  
©2013–2016 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D11298-0-3/16(A)  
Rev. A | Page 52 of 52  
 

相关型号:

ADAU1966AWBSTZ

16-Channel, High Performance DAC
ADI

ADAU1966AWBSTZ-RL

16-Channel, High Performance DAC
ADI

ADAU1966WBSTZ

16-Channel High Performance
ADI

ADAU1966WBSTZRL

16-Channel High Performance
ADI

ADAU1977

Quad ADC with Diagnostics
ADI

ADAU1977WBCPZ

Quad ADC with Diagnostics
ADI

ADAU1977WBCPZ-R7

Quad ADC with Diagnostics
ADI

ADAU1977WBCPZ-RL

Quad ADC with Diagnostics
ADI

ADAU1978

Quad Analog-to-Digital Converter (ADC)
ADI

ADAU1978WBCPZ

Quad Analog-to-Digital Converter (ADC)
ADI

ADAU1978WBCPZ-RL

Quad Analog-to-Digital Converter (ADC)
ADI

ADAU1979

Quad Analog-to-Digital Converter (ADC)
ADI