AT88SC1616C-SH [ATMEL]

Atmel CryptoMemory, 16Kbit; 爱特梅尔CryptoMemory , 16Kbit的
AT88SC1616C-SH
型号: AT88SC1616C-SH
厂家: ATMEL    ATMEL
描述:

Atmel CryptoMemory, 16Kbit
爱特梅尔CryptoMemory , 16Kbit的

内存集成电路 光电二极管 可编程只读存储器 电动程控只读存储器 电可擦编程只读存储器
文件: 总20页 (文件大小:247K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Atmel AT88SC1616C  
Atmel CryptoMemory, 16Kbit  
SUMMARY DATASHEET  
Features  
One of a family of nine devices with user memories from 1Kbit to 256Kbit  
16Kbit (2Kbyte) EEPROM user memory  
Sixteen 128-byte (1Kbit) zones  
Self-timed write cycle  
Single byte or 16-byte page write mode  
Programmable access rights for each zone  
2Kbit configuration zone  
37-byte OTP area for user-defined codes  
160-byte area for user-defined keys and passwords  
High security features  
64-bit mutual authentication protocol (under license of ELVA)  
Encrypted checksum  
Stream encryption  
Four key sets for authentication and encryption  
Eight sets of two 24-bit passwords  
Anti-tearing function  
Voltage and frequency monitor  
Smart card features  
ISO 7816 Class A (5V) or Class B (3V) operation  
ISO 7816-3 asynchronous T = 0 protocol (Gemplus® patent) *  
Multiple zones, key sets and passwords for multi-application use  
Synchronous two-wire serial interface for faster device initialization *  
Programmable 8-byte answer-to-reset register  
ISO 7816-2 compliant modules  
Embedded application features  
Low voltage operation: 2.7V to 5.5V  
Secure nonvolatile storage for sensitive system or user information  
Two-wire serial interface  
1.0MHz compatibility for fast operation  
Standard 8-lead plastic packages, green compliant (exceeds RoHS)  
Same pinout as two-wire Serial EEPROMs  
High Reliability  
Endurance: 100,000 cycles  
Data retention: 10 years  
ESD protection: 4,000V min  
This is a summary document.  
The complete document is  
available on the Atmel website  
at www.atmel.com.  
* Note: Modules available with either T=0 / two-wire modes or two-wire mode only  
2030LSCRYPTO12/11  
 
 
 
Table 1.  
Pin Assignment  
Pad  
Description  
ISO Module  
TWI Module  
Standard Package Pin  
VCC  
Supply Voltage  
Ground  
C1  
C5  
C3  
C7  
C2  
C1  
C5  
C3  
C7  
NC  
8
4
GND  
SCL/CLK  
SDA/IO  
RST  
Serial Clock Input  
Serial Data Input/Output  
Reset Input  
6
5
NC  
Figure 1.  
Pin Configuration  
ISO Smart Card Module  
CC=C1 C5=GND  
8-lead SOIC, PDIP  
V
NC  
NC  
VCC  
1
2
3
4
8
7
6
5
RST=C2  
SCL/CLK=C3  
NC=C4  
C6=NC  
NC  
C7=SDA/IO  
C8=NC  
NC  
SCL  
SDA  
GND  
TWI Smart Card Module  
V
CC=C1  
C5=GND  
C6=NC  
NC=C2  
SCL/CLK=C3  
NC=C4  
C7=SDA/IO  
C8=NC  
1.  
Description  
The Atmel® AT88SC1616C member of the Atmel CryptoMemory® family is a high-performance secure memory providing  
16Kbits of user memory with advanced security and cryptographic features built in. The user memory is divided into 16  
128-byte zones, each of which may be individually set with different security access rights or effectively combined together to  
provide space for 1 to 16 data files.  
1.1  
Smart Card Applications  
The AT88SC1616C provides high security, low cost, and ease of implementation without the need for a microprocessor  
operating system. The embedded cryptographic engine provides for dynamic and symmetric mutual authentication between  
the device and host, as well as performing stream encryption for all data and passwords exchanged between the device and  
host. Up to four unique key sets may be used for these operations. The AT88SC1616C offers the ability to communicate with  
virtually any smart card reader using the asynchronous T = 0 protocol (Gemplus patent) defined in ISO 7816-3.  
1.2  
Embedded Applications  
Through dynamic and symmetric mutual authentication, data encryption, and the use of encrypted checksums, the  
AT88SC1616C provides a secure place for storage of sensitive information within a system. With its tamper detection circuits,  
this information remains safe even under attack. A two-wire serial interface running at 1.0MHz is used for fast and efficient  
communications with up to 15 devices that may be individually addressed. The AT88SC1616C is available in industry standard  
8-lead packages with the same familiar pinout as two-wire serial EEPROMs.  
2
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
Figure 1-1. Block Diagram  
Authentication,  
Encryption and  
Certification Unit  
VCC  
GND  
Random  
Generator  
Power  
Management  
Synchronous  
Interface  
Data Transfer  
SCL/CLK  
SDA/IO  
Password  
Verification  
Asynchronous  
ISO Interface  
EEPROM  
Reset Block  
RST  
Answer to Reset  
2.  
Pin Descriptions  
2.1  
Supply Voltage (VCC)  
The VCC input is a 2.7V to 5.5V positive voltage supplied by the host.  
2.2  
2.3  
2.4  
Clock (SCL/CLK)  
In the asynchronous T = 0 protocol, the SCL/CLK input is used to provide the device with a carrier frequency f. The nominal  
length of one bit emitted on I/O is defined as an “elementary time unit” (ETU) and is equal to 372/f. When the synchronous  
protocol is used, the SCL/CLK input is used to positive edge clock data into the device and negative edge clock data out of the  
device.  
Reset (RST)  
The AT88SC1616C provides an ISO 7816-3 compliant asynchronous answer to reset sequence. When the reset sequence is  
activated, the device will output the data programmed into the 64-bit answer-to-reset register. An internal pull-up on the RST  
input pad allows the device to be used in synchronous mode without bonding RST. The AT88SC1616C does not support the  
synchronous answer-to-reset sequence.  
Serial Data (SDA/IO)  
The SDA pin is bidirectional for serial data transfer. This pin is open-drain driven and may be wired with any number of other  
open drain or open collector devices. An external pull-up resistor should be connected between SDA and VCC. The value of  
this resistor and the system capacitance loading the SDA bus will determine the rise time of SDA. This rise time will determine  
the maximum frequency during read operations. Low value pull-up resistors will allow higher frequency operations while  
drawing higher average power. SDA/IO information applies to both asynchronous and synchronous protocols.  
When the synchronous protocol is used, the SCL/CLK input is used to positive edge clock data into the device and negative  
edge clock data out of the device.  
3
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
3.  
*Absolute Maximum Ratings  
*Notice:  
Stresses beyond those listed under “Absolute  
Operating temperature....................40°C to +85°C  
Storage temperature ...................65°C to + 150°C  
Maximum Ratings” may cause permanent damage to  
the device. This is a stress rating only and functional  
operation of the device at these or any other condition  
beyond those indicated in the operational sections of  
this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods of  
time may affect device reliability.  
Voltage on any pin  
with respect to ground ...............0.7 to VCC +0.7V  
Maximum operating voltage............................. 6.0V  
DC output current ......................................... 5.0mA  
Table 3-1. DC Characteristics  
Applicable over recommended operating range from VCC = +2.7 to 5.5V, TAC = -40°C to +85°C (unless otherwise noted)  
Symbol Parameter  
Test Condition  
Min  
Typ  
Max  
Units  
V
(2)  
VCC  
ICC  
ICC  
ICC  
ICC  
ISB  
Supply Voltage  
2.7  
5.5  
Supply Current (VCC = 5.5V)  
Supply Current (VCC = 5.5V)  
Supply Current (VCC = 5.5V)  
Supply Current (VCC = 5.5V)  
Standby Current (VCC = 5.5V)  
SDA/IO Input Low Threshold  
SCL/CLK Input Low Threshold  
RST Input Low Threshold  
SDA/IO Input High Threshold  
SCL/CLK Input High Threshold  
RST Input High Threshold  
SDA/IO Input Low Current  
SCL/CLK Input Low Current  
RST Input Low Current  
Async Read at 3.57MHz  
Async Write at 3.57MHz  
Synch Read at 1MHz  
Synch Write at 1MHz  
VIN = VCC or GND  
5
mA  
mA  
mA  
mA  
5
5
5
100  
µA  
V
(1)  
VIL  
VIL  
VIL  
0
VCC x 0.2  
VCC x 0.2  
VCC x 0.2  
VCC  
(1)  
0
V
(1)  
0
V
(1)(2)  
VIH  
VIH  
VIH  
IIL  
VCC x 0.7  
VCC x 0.7  
VCC x 0.7  
V
(1)(2)  
(1)(2)  
VCC  
V
VCC  
V
0 < VIL < VCC x 0.15  
0 < VIL < VCC x 0.15  
0 < VIL < VCC x 0.15  
VCC x 0.7 < VIH < VCC  
VCC x 0.7 < VIH < VCC  
VCC x 0.7 < VIH < VCC  
20K ohm external pull-up  
IOL = 1mA  
15  
µA  
µA  
µA  
µA  
µA  
µA  
V
IIL  
15  
IIL  
50  
IIH  
IIH  
IIH  
SDA/IO Input High Current  
SCL/CLK Input High Current  
RST Input High Current  
20  
100  
150  
VOH  
VOL  
IOH  
SDA/IO Output High Voltage  
SDA/IO Output Low Voltage  
SDA/IO Output High Current  
VCC x 0.7  
0
VCC  
VCC x 0.15  
20  
V
VOH  
µA  
Notes: 1. VIL min and VIH max are reference only and are not tested  
2. To prevent latch up conditions from occurring during power up of the AT88SCxxxxC, VCC must be turned on  
before applying VIH. For powering down, VIH must be removed before turning VCC off  
4
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
Table 3-2. AC Characteristics  
Applicable over recommended operating range from VCC = +2.7 to 5.5V, TAC = -40°C to +85°C, CL = 30pF  
(unless otherwise noted)  
Symbol Parameter  
Min  
1
Max  
Units  
MHZ  
MHZ  
MHZ  
%
fCLK  
fCLK  
fCLK  
Async Clock Frequency (VCC Range: +4.5 - 5.5V)  
5
Async Clock Frequency (VCC Range: +2.7 - 3.3V)  
Synch Clock Frequency  
Clock Duty cycle  
1
4
0
1
40  
60  
tR  
Rise Time - I/O, RST  
Fall Time - I/O, RST  
1
µS  
µS  
µS  
µS  
nS  
nS  
nS  
nS  
nS  
nS  
nS  
mS  
mS  
tF  
1
tR  
Rise Time - CLK  
9% x period  
9% x period  
35  
tF  
Fall Time - CLK  
tAA  
Clock Low to Data Out Valid  
Start Hold Time  
tHD.STA  
tSU.STA  
tHD.DAT  
tSU.DAT  
tSU.STO  
tDH  
200  
200  
10  
Start Set-up Time  
Data In Hold Time  
Data In Set-up Time  
100  
200  
20  
Stop Set-up Time  
Data Out Hold Time  
tWR  
Write Cycle Time (at 25° C)  
Write Cycle Time (-40° to +85°C)  
5
7
tWR  
4.  
Device Operation for Synchronous Protocols  
Clock and Data Transitions:  
The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time  
periods (see Figure 4-3 on page 7). Data changes during SCL high periods will indicate a start or stop condition as defined  
below.  
Start Condition:  
A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (see Figure 4-4 on  
page 7).  
Stop Condition:  
A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the  
EEPROM in a standby power mode (see Figure 4-4 on page 7).  
Acknowledge:  
All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a zero to  
acknowledge that it has received each word. This happens during the ninth clock cycle (see Figure 4-5 on page 7).  
Memory Reset:  
After an interruption in protocol, power loss or system reset, any two-wire part can be reset by following these steps:  
1. Clock up to nine cycles  
2. Look for SDA high in each cycle while SCL is high  
3. Create a start condition  
5
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
Figure 4-1. Bus Timing for Two- wire Communications  
SCL: Serial Clock, SDA – Serial Data I/O  
tHIGH  
tF  
tR  
tLOW  
tLOW  
SCL  
tSU.STA  
tHD.STA  
tHD.DAT  
tSU.DAT  
tSU.STO  
SDA IN  
tAA  
tDH  
tBUF  
SDA OUT  
Figure 4-2. Write Cycle Timing: SCL  
Serial Clock, SDA – Serial Data I/O  
SCL  
ACK  
SDA  
8th BIT  
WORDn  
(1)  
t
wr  
START  
CONDITION  
STOP  
CONDITION  
Note:  
The write cycle time tWR is the time from a valid stop condition of a write sequence to the end of the internal  
clear/write cycle  
6
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
Figure 4-3. Data Validity  
SDA  
SCL  
DATA STABLE  
DATA STABLE  
DATA  
CHANGE  
ALLOWED  
Figure 4-4. Start and Stop Definitions  
SDA  
SCL  
START  
STOP  
Figure 4-5. Output Acknowledge  
1
8
9
SCL  
DATA IN  
DATA OUT  
START  
ACKNOWLEDGE  
7
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
 
 
 
5.  
Device Architecture  
5.1  
User Zones  
The EEPROM user memory is divided into 16 zones of 1024 bits each. Multiple zones allow for different types of data or files  
to be stored in different zones. Access to the user zones is allowed only after security requirements have been met. These  
security requirements are defined by the user during the personalization of the device in the configuration memory. If the same  
security requirements are selected for multiple zones, then these zones may effectively be accessed as one larger zone.  
Figure 5-1. User Zones  
Zone  
$0  
$1  
$2  
$3  
$4  
$5  
$6  
$7  
User 0  
$00  
128 bytes  
$78  
User 1  
$00  
User 14  
$78  
User 15  
$00  
128 bytes  
$78  
6.  
Control Logic  
Access to the user zones occurs only through the control logic built into the device. This logic is configurable through access  
registers, key registers and keys programmed into the configuration memory during device personalization. Also implemented  
in the control logic is a cryptographic engine for performing the various higher-level security functions of the device.  
8
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
7.  
Configuration Memory  
The configuration memory consists of 2048 bits of EEPROM memory used for storing passwords, keys and codes and for  
defining security levels to be used for each user zone. Access rights to the configuration memory are defined in the control  
logic and may not be altered by the user.  
Figure 7-1. Configuration Memory  
$0  
$1  
$2  
$3  
$4  
$5  
$6  
$7  
$00  
$08  
$10  
$18  
$20  
$28  
$30  
$38  
$40  
$48  
$50  
$58  
$60  
$68  
$70  
$78  
$80  
$88  
$90  
$98  
$A0  
$A8  
$B0  
$B8  
$C0  
$C8  
$D0  
$D8  
$E0  
$E8  
$F0  
$F8  
Answer to Reset  
Identification  
Read Only  
Fab Code  
MTZ  
Card Manufacturer Code  
Lot History Code  
DCR  
AR0  
AR4  
AR8  
AR12  
Identification Number Nc  
PR0  
PR4  
AR1  
AR5  
PR1  
PR5  
AR2  
AR6  
PR2  
PR6  
AR3  
AR7  
PR3  
PR7  
PR8  
AR9  
PR9  
AR10  
AR14  
PR10  
PR14  
AR11  
AR15  
PR11  
PR15  
Access Control  
PR12  
AR13  
PR13  
Issuer Code  
For Authentication and Encryption Use  
Cryptography  
For Authentication and Encryption Use  
Secret  
PAC  
PAC  
PAC  
PAC  
PAC  
PAC  
PAC  
PAC  
Write 0  
Write 1  
Write 2  
Write 3  
Write 4  
Write 5  
Write 6  
Write 7  
PAC  
PAC  
PAC  
PAC  
PAC  
PAC  
PAC  
PAC  
Read 0  
Read 1  
Read 2  
Read 3  
Read 4  
Read 5  
Read 6  
Read 7  
Password  
Forbidden  
Reserved  
9
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
8.  
9.  
Security Fuses  
There are three fuses on the device that must be blown during the device personalization process. Each fuse locks certain  
portions of the configuration memory as OTP memory. Fuses are designed for the module manufacturer, card manufacturer  
and card issuer and should be blown in sequence, although all programming of the device and blowing of the fuses may be  
performed at one final step.  
Protocol Selection  
The AT88SC1616C supports two different communication protocols.  
Smart Card Applications:  
The asynchronous T = 0 protocol defined by ISO 7816-3 is used for compatibility with the industry’s standard smart  
card readers  
Embedded Applications:  
A two-wire serial interface is used for fast and efficient communication with logic or controllers  
The power-up sequence determines which of the two communication protocols will be used.  
9.1  
Asynchronous T = 0 Protocol  
This power-up sequence complies with ISO 7816-3 for a cold reset in smart card applications.  
VCC goes high; RST, I/O-SDA and CLK-SCL are low  
Set I/O-SDA in receive mode  
Provide a clock signal to CLK-SCL  
RST goes high after 400 clock cycles  
The device will respond with a 64-bit ATR code, including historical bytes to indicate the memory density within the  
CryptoMemory family. Once the asynchronous mode has been selected, it is not possible to switch to the synchronous mode  
without powering off the device.  
Figure 9-1. Asynchronous T = 0 Protocol (Gemplus Patent)  
V
cc  
ATR  
I/O-SDA  
RST  
CLK-SCL  
10  
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
9.2  
Synchronous Two-wire Serial Interface  
The synchronous mode is the default after powering up VCC due to an internal pull-up on RST. For embedded applications  
using CryptoMemory in standard plastic packages, this is the only communication protocol.  
Power-up VCC, RST goes high also  
After stable VCC, CLK-SCL and I/O-SDA may be driven  
Figure 9-2. Synchronous Two-wire Protocol  
V
cc  
I/O-SDA  
RST  
1
2
4
5
3
CLK-SCL  
Note:  
Five clock pulses must be sent before the first command is issued  
10. Communication Security Modes  
Communications between the device and host operate in three basic modes. Standard mode is the default mode for the  
device after power-up. Authentication mode is activated by a successful authentication sequence. Encryption mode is  
activated by a successful encryption activation following a successful authentication.  
Table 10-1. Communication Security Modes(1)  
Mode  
Configuration Data  
User Data  
clear  
Passwords  
clear  
Data Integrity Check  
Standard  
Authentication  
Encryption  
clear  
clear  
clear  
MDC  
MAC  
MAC  
clear  
encrypted  
encrypted  
encrypted  
Notes: 1. Configuration data include viewable areas of the configuration zone except the passwords:  
MDC: Modification Detection Code  
MAC: Message Authentication Code  
11  
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
11. Security Options  
11.1 Anti-tearing  
In the event of a power loss during a write cycle, the integrity of the device’s stored data may be recovered. This function is  
optional – the host may choose to activate the anti-tearing function, depending on application requirements. When anti-tearing  
is active, write commands take longer to execute, since more write cycles are required to complete them, and data are limited  
to eight bytes.  
Data are written first to a buffer zone in EEPROM instead of the intended destination address, but with the same access  
conditions. The data are then written in the required location. If this second write cycle is interrupted due to a power loss, the  
device will automatically recover the data from the system buffer zone at the next power-up.  
In two-wire mode, the host is required to perform ACK polling for up to 8mS after write commands when anti-tearing is active.  
At power-up, the host is required to perform ACK polling, in some cases for up to 2mS, in the event that the device needs to  
carry out the data recovery process.  
11.2 Write Lock  
If a user zone is configured in the write lock mode, the lowest address byte of an 8-byte page constitutes a write access byte  
for the bytes of that page.  
Example:  
The write lock byte at $080 controls the bytes from $080 to $087  
Table 11-1. Write Lock Example  
Address  
$0  
$1  
$2  
$3  
$4  
$5  
$6  
$7  
$080  
11011001 xxxx xxxx  
locked  
xxxx xxxx  
locked  
xxxx xxxx  
xxxx xxxx  
xxxx xxxx  
locked  
xxxx xxxx  
xxxx xxxx  
The write lock byte may also be locked by writing its least significant (rightmost) bit to “0”. Moreover, when write lock mode is  
activated, the write lock byte can only be programmed – that is, bits written to “0” cannot return to “1”. In the write lock  
configuration, only one byte can be written at a time. Even if several bytes are received, only the first byte will be taken into  
account by the device.  
12  
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
12. Password Verification  
Passwords may be used to protect read and/or write access of any user zone. When a valid password is presented, it is  
memorized and active until power is turned off, unless a new password is presented or RST becomes active. There are eight  
password sets that may be used to protect any user zone. Only one password is active at a time, but write passwords give  
read access also.  
12.1 Authentication Protocol  
The access to a user zone may be protected by an authentication protocol. Any one of four keys may be selected to use with a  
user zone.  
The authentication success is memorized and active as long as the chip is powered, unless a new authentication is initialized  
or RST becomes active. If the new authentication request is not validated, the card loses its previous authentication and it  
should be presented again. Only the last request is memorized.  
Note:  
Password and authentication may be presented at any time and in any order. If the trials limit has been reached  
(after four consecutive incorrect attempts), the password verification or authentication process will not be taken  
into account  
Figure 12-1. Password and Authentication Operations  
Device (Card)  
Host (Reader)  
COMPUTE Challenge A  
Challenge A  
AUTHENTICATION  
Card Number  
VERIFY A  
COMPUTE Challenge B  
Challenge B  
VERIFY B  
READ ACCESS  
WRITE ACCESS  
VERIFY RPW  
DATA  
Read Password (RPW)  
VERIFY CS  
Checksum (CS)  
VERIFY WPW  
VERIFY CS  
Write DATA  
Write Password (WPW)  
DATA  
CS  
13  
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
12.2 Checksum  
The AT88SC1616C implements a data validity check function in the form of a checksum, which may function in standard,  
authentication or encryption modes.  
In the standard mode, the checksum is implemented as a Modification Detection Code (MDC), in which the host may read an  
MDC from the device in order to verify that the data sent was received correctly.  
In the authentication and encryption modes, the checksum becomes more powerful since it provides a bidirectional data  
integrity check and data origin authentication capability in the form of a Message Authentication Code (MAC). Only the  
host/device that carried out a valid authentication is capable of computing a valid MAC. While operating in the authentication  
or encryption modes, the use of a MAC is required. For an ingoing command, if the device calculates a MAC different from the  
MAC transmitted by the host, not only is the command abandoned but the mode is also reset. A new authentication and/or  
encryption activation will be required to reactivate the MAC.  
12.3 Encryption  
The data exchanged between the device and the host during read, write and verify password commands may be encrypted to  
ensure data confidentiality.  
The issuer may choose to require encryption for a user zone by settings made in the configuration memory. Any one of four  
keys may be selected for use with a user zone. In this case, activation of the encryption mode is required in order to read/write  
data in the zone and only encrypted data will be transmitted. Even if not required, the host may elect to activate encryption  
provided the proper keys are known.  
12.4 Supervisor Mode  
Enabling this feature allows the holder of one specific password to gain full access to all eight password sets, including the  
ability to change passwords.  
12.5 Modify Forbidden  
No write access is allowed in a user zone protected with this feature at any time. The user zone must be written during device  
personalization prior to blowing the security fuses.  
12.6 Program Only  
For a user zone protected by this feature, data within the zone may be changed from a “1” to a “0”, but never from a “0” to a  
“1”.  
13. Initial Device Programming  
To enable the security features of CryptoMemory, the device must first be personalized to set up several registers and load in  
the appropriate passwords and keys. This is accomplished through programming the configuration memory of CryptoMemory  
using simple write and read commands. To gain access to the configuration memory, the secure code must first be  
successfully presented. For the AT88SC1616C device, the secure code is $20 0C E0. After writing and verifying data in the  
configuration memory, the security fuses must be blown to lock this information in the device. For additional information on  
personalizing CryptoMemory, please see the application notes Programming CryptoMemory for Embedded Applications and  
Initializing CryptoMemory for Smart Card Applications (at www.Atmel.com).  
14  
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
14. Ordering Information  
Atmel Ordering Code  
Package  
Voltage Range  
Temperature Range  
AT88SC1616C-MJ  
AT88SC1616C-MP  
AT88SC1616C-MJTG  
AT88SC1616C-MPTG  
M2 – J Module – ISO  
M2 – P Module - ISO  
M2 – J Module – TWI  
M2 – P Module - TWI  
2.7V–5.5V  
Commercial (0°C–70°C)  
AT88SC1616C-PU  
AT88SC1616C-SH  
8P3  
8S1  
2.7V–5.5V  
2.7V–5.5V  
Green compliant (exceeds RoHS)  
Industrial (−40°C–85°C)  
AT88SC1616C-WI  
7 mil wafer  
Industrial (40°C–85°C)  
Package Type(1) (2)  
Description  
M2 – J Module : ISO or TWI  
M2 ISO 7816 smart card module  
M2 – P Module : ISO or TWI  
M2 ISO 7816 smart card module with Atmel® logo  
8P3  
8S1  
8-lead, 0.300” wide, Plastic Dual Inline (PDIP)  
8-lead, 0.150” wide, Plastic Gull Wing Small Outline (JEDEC SOIC)  
Notes: 1. Formal drawings may be obtained from an Atmel sales office  
2. Both the J and P module packages are used for either ISO (T=0 / 2-wire mode) or TWI (two-wire mode only)  
15  
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
15. Packaging Information  
Ordering Code: MJ or MJTG  
Ordering Code: MP or MPTG  
Module Size:  
Dimension*:  
Glob Top:  
Thickness:  
Pitch:  
M2  
Module Size:  
Dimension*:  
Glob Top:  
M2  
12.6 x 11.4 [mm]  
Round - 8.5 [mm]  
12.6 x 11.4 [mm]  
Square - 8.8 x 8.8 [mm]  
0.58 [mm]  
Thickness:  
Pitch:  
0.58 [mm]  
14.25mm  
14.25mm  
Note:  
*The module dimensions listed refer to the dimensions of the exposed metal contact area. The actual dimensions  
of the module after excise or punching from the carrier tape are generally 0.4mm greater in both directions  
(i.e., a punched M2 module will yield 13.0 x 11.8mm)  
16  
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
15.1 Ordering Code: SH  
8S1 – JEDEC SOIC  
C
1
E
E1  
L
N
Ø
TOP VIEW  
END VIEW  
e
b
COMMON DIMENSIONS  
(Unit of Measure = mm)  
A
MIN  
1.35  
0.10  
MAX  
1.75  
0.25  
NOM  
NOTE  
SYMBOL  
A1  
A
A1  
b
0.31  
0.17  
4.80  
3.81  
5.79  
0.51  
0.25  
5.05  
3.99  
6.20  
C
D
E1  
E
e
D
SIDE VIEW  
1.27 BSC  
L
0.40  
0°  
1.27  
8°  
Notes: This drawing is for general information only.  
Refer to JEDEC Drawing MS-012, Variation AA  
for proper dimensions, tolerances, datums, etc.  
6/22/11  
DRAWING NO. REV.  
8S1  
TITLE  
GPC  
Package Drawing Contact:  
packagedrawings@atmel.com  
8S1, 8-lead (0.150” Wide Body), Plastic Gull  
Wing Small Outline (JEDEC SOIC)  
SWB  
G
17  
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
15.2 Ordering Code: PU  
8P3 – PDIP  
E
1
E1  
N
Top View  
c
eA  
End View  
COMMON DIMENSIONS  
(Unit of Measure = inches)  
D
e
MIN  
MAX  
0.210  
0.195  
0.022  
0.070  
0.045  
0.014  
0.400  
NOM  
NOTE  
SYMBOL  
D1  
A2 A  
A
2
A2  
b
0.115  
0.014  
0.045  
0.030  
0.008  
0.355  
0.005  
0.300  
0.240  
0.130  
0.018  
0.060  
0.039  
0.010  
0.365  
5
6
6
b2  
b3  
c
D
3
3
4
3
b2  
L
D1  
E
b3  
4 PLCS  
0.310  
0.250  
0.325  
0.280  
b
E1  
e
0.100 BSC  
0.300 BSC  
0.130  
Side View  
eA  
L
4
2
0.115  
0.150  
Notes: 1. This drawing is for general information only; refer to JEDEC Drawing MS-001, Variation BA for additional information.  
2. Dimensions A and L are measured with the package seated in JEDEC seating plane Gauge GS-3.  
3. D, D1 and E1 dimensions do not include mold Flash or protrusions. Mold Flash or protrusions shall not exceed 0.010 inch.  
4. E and eA measured with the leads constrained to be perpendicular to datum.  
5. Pointed or rounded lead tips are preferred to ease insertion.  
6. b2 and b3 maximum dimensions do not include Dambar protrusions. Dambar protrusions shall not exceed 0.010 (0.25 mm).  
06/21/11  
REV.  
TITLE  
GPC  
PTC  
DRAWING NO.  
8P3  
Package Drawing Contact:  
packagedrawings@atmel.com  
8P3, 8-lead, 0.300” Wide Body, Plastic Dual  
In-line Package (PDIP)  
D
18  
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
16. Revision History  
Doc. Rev.  
Date  
Comments  
2030LS  
12/2011  
10/2009  
Update template  
Update package drawings  
Change AT88SC1616C-SU to AT88SC1616C-SH  
2030KS  
Features Section – add ‘Green compliant (exceeds RoHS) to end of ‘Standard  
8-lead Plastic Packages’ bullet added Note to DC Characteristics table and  
applied to VCC and all 3 instances of Vih symbols in table  
Ordering Information page: Add ‘Green compliant (exceeds RoHS) to middle  
row of Temperature Range Replace ‘Lead-free/Halogen-free. Keep industrial  
Updated to 2009 Copyright  
SB - TWI Package update  
2030JS  
2030IS  
2030IS  
2030IS  
11/2008  
04/2007  
01/2007  
01/2007  
Removed P module offering  
Updated timing diagrams  
Final release version  
Replaced User Zone, Configuration Memory, and Write Lock  
Example tables with new information  
19  
Atmel AT88SC1616C [SUMMARY DATASHEET]  
2030LSCRYPTO12/11  
Atmel Corporation  
2325 Orchard Parkway  
San Jose, CA 95131  
USA  
Atmel Asia Limited  
Unit 01-5 & 16, 19F  
Atmel Munich GmbH  
Business Campus  
Parkring 4  
Atmel Japan G.K.  
16F Shin-Osaki Kangyo Bldg.  
1-6-4 Osaki, Shinagawa-ku  
Tokyo 141-0032  
BEA Tower, Millennium City 5  
418 Kwun Tong Road  
Kwun Tong, Kowloon  
HONG KONG  
D-85748 Garching b. Munich  
GERMANY  
Tel: (+1)(408) 441-0311  
Fax: (+1)(408) 487-2600  
www.atmel.com  
JAPAN  
Tel: (+49) 89-31970-0  
Fax: (+49) 89-3194621  
Tel: (+81)(3) 6417-0300  
Fax: (+81)(3) 6417-0370  
Tel: (+852) 2245-6100  
Fax: (+852) 2722-1369  
© 2011 Atmel Corporation. All rights reserved. / Rev.: 2030LSCRYPTO12/11  
Atmel®, Atmel logos and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and  
product names may be trademarks of others.  
Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this  
document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES  
NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED  
WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,  
CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF  
INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no  
representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time  
without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in,  
automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.  

相关型号:

AT88SC1616C-SH-T

IC EEPROM 16KBIT 5MHZ 8SOIC
MICROCHIP

AT88SC1616C-SU

CryptoMemory 16 Kbit
ATMEL

AT88SC1616C-WI

CryptoMemory 16 Kbit
ATMEL

AT88SC1616CRF

13.56 MHz CryptoRF® EEPROM Memory 16 Kbits
ATMEL

AT88SC1616CRF-MR1

CryptoRF Specification
ATMEL

AT88SC1616CRF-MVA1

Telecom Circuit
MICROCHIP

AT88SC1616CRF-MX1

CryptoRF Specification
ATMEL

AT88SC1616CRF-MY1

CryptoRF Specification
ATMEL

AT88SC1616CRF-WA1

CryptoRF Specification
ATMEL

AT88SC1616CRF_09

13.56 MHz CryptoRF® EEPROM Memory 16 Kbits
ATMEL

AT88SC1616C_07

CryptoMemory 16 Kbit
ATMEL

AT88SC1616C_09

CryptoMemory 16 Kbit
ATMEL