BS616LV2016EA-55 [BSI]

SRAM;
BS616LV2016EA-55
型号: BS616LV2016EA-55
厂家: BRILLIANCE SEMICONDUCTOR    BRILLIANCE SEMICONDUCTOR
描述:

SRAM

静态存储器
文件: 总10页 (文件大小:168K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Very Low Power CMOS SRAM  
128K X 16 bit  
BS616LV2016  
Pb-Free and Green package materials are compliant to RoHS  
n FEATURES  
ŸWide VCC operation voltage : 2.4V ~ 5.5V  
n DESCRIPTION  
The BS616LV2016 is a high performance, very low power CMOS  
Static Random Access Memory organized as 131,072 by 16 bits and  
operates form a wide range of 2.4V to 5.5V supply voltage.  
Advanced CMOS technology and circuit techniques provide both  
high speed and low power features with typical CMOS standby  
current of 0.1uA at 3.0V/25OC and maximum access time of 55ns at  
3.0V/125OC.  
ŸVery low power consumption :  
VCC = 3.0V  
VCC = 5.0V  
Operation current : 30mA (Max.) at 55ns  
2mA (Max.) at 1MHz  
Standby current : 0.1uA (Typ.) at 25 OC  
Operation current : 62mA (Max.) at 55ns  
8mA (Max.) at 1MHz  
Standby current : 0.6uA (Typ.) at 25OC  
ŸHigh speed access time :  
Easy memory expansion is provided by an active LOW chip enable  
(CE) and active LOW output enable (OE) and three-state output  
drivers.  
-55  
-70  
55ns(Max.) at VCC=3.0~5.5V  
70ns(Max.) at VCC=2.7~5.5V  
ŸAutomatic power down when chip is deselected  
ŸEasy expansion with CE and OE options  
ŸI/O Configuration x8/x16 selectable by LB and UB pin.  
ŸThree state outputs and TTL compatible  
ŸFully static operation  
The BS616LV2016 has an automatic power down feature, reducing  
the power consumption significantly when chip is deselected.  
The BS616LV2016 is available in DICE form, JEDEC standard  
44-pin TSOP II package.  
ŸData retention supply voltage as low as 1.5V  
n POWER CONSUMPTION  
POWER DISSIPATION  
STANDBY  
Operating  
PRODUCT  
FAMILY  
OPERATING  
TEMPERATURE  
PKG TYPE  
(ICC, Max)  
(IC CSB1, Typ.)  
(ICCSB1, Max)  
VCC=5.0V  
1MHz fM ax.  
VCC=3.0V  
VCC=5.0V VCC=3.0V VCC=5.0V VCC=3.0V  
1MHz  
fM ax.  
Automotive  
Grade  
BS616LV2016EA  
0.6uA  
0.1uA  
25uA  
15uA  
8mA  
62mA  
2mA  
30mA TSOP II-44  
-40OC to +125OC  
n PIN CONFIGURATIONS  
n BLOCK DIAGRAM  
A11  
A10  
A9  
A4  
A3  
A2  
A1  
A0  
1
2
3
4
5
6
7
8
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
24  
A5  
A6  
A7  
OE  
UB  
LB  
A8  
A7  
A6  
A5  
A4  
A3  
A2  
Address  
Input  
1024  
Memory Array  
1024 x 2048  
10  
Row  
Decoder  
CE  
Buffer  
DQ0  
DQ1  
DQ2  
DQ3  
VCC  
VSS  
DQ4  
DQ5  
DQ6  
DQ7  
WE  
DQ15  
DQ14  
DQ13  
DQ12  
VSS  
VCC  
DQ11  
DQ10  
DQ9  
DQ8  
NC  
A8  
A9  
A10  
A11  
NC  
9
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
BS616LV2016EC  
BS616LV2016EI  
2048  
DQ0  
Data  
Input  
16  
Column I/O  
16  
.
.
Buffer  
.
.
.
.
Write Driver  
Sense Amp  
A16  
A15  
A14  
A13  
16  
.
.
.
.
16  
Data  
Output  
Buffer  
.
.
128  
A12  
22  
23  
Column Decoder  
DQ15  
7
CE  
WE  
OE  
UB  
LB  
Address Input Buffer  
Control  
A12 A13 A14 A15 A16  
A1  
A0  
VCC  
VSS  
Brilliance Semiconductor, Inc.  
reserves the right to change products and specifications without notice.  
R0201-BS66LV2016A  
Revision 1.2A  
1
Mar.  
2006  
BS616LV2016  
n PIN DESCRIPTIONS  
Name  
Function  
These 17 address inputs select one of the 131,072 x 16-bit in the RAM  
A0-A16 Address Input  
CE is active LOW. Chip enable must be active when data read form or write to the  
device. If chip enable is not active, the device is deselected and is in standby power  
mode. The DQ pins will be in the high impedance state when the device is deselected.  
The write enable input is active LOW and controls read and write operations. With the  
chip selected, when WE is HIGH and OE is LOW, output data will be present on the  
DQ pins; when WE is LOW, the data present on the DQ pins will be written into the  
selected memory location.  
CE Chip Enable Input  
WE Write Enable Input  
The output enable input is active LOW. If the output enable is active while the chip is  
selected and the write enable is inactive, data will be present on the DQ pins and they  
will be enabled. The DQ pins will be in the high impendence state when OE is inactive.  
Lower byte and upper byte data input/output control pins.  
OE Output Enable Input  
LB and UB Data Byte Control Input  
There 16 bi-directional ports are used to read data from or write data into the RAM.  
DQ0-DQ15 Data Input/Output  
Ports  
VCC  
Power Supply  
Ground  
VSS  
n TRUTH TABLE  
MODE  
IO0~IO7  
High Z  
High Z  
High Z  
High Z  
DOUT  
IO8~IO15  
High Z  
High Z  
High Z  
High Z  
DOUT  
VCC CURRENT  
CE  
H
WE  
X
OE  
X
LB  
X
H
L
UB  
X
H
X
L
ICCSB, ICCSB1  
Chip De-selected  
(Power Down)  
X
X
X
ICCSB, ICCSB1  
L
H
H
ICC  
ICC  
ICC  
ICC  
ICC  
ICC  
ICC  
ICC  
Output Disabled  
Read  
L
H
H
X
L
L
L
L
H
L
L
H
L
L
High Z  
DOUT  
DOUT  
H
L
High Z  
DIN  
L
DIN  
Write  
X
H
L
L
X
DIN  
H
DIN  
X
NOTES: H means VIH ; L means VIL; X means dont care (Must be VIH or VIL state)  
Revision 1.2A  
R0201-BS616LV2016A  
2
Mar.  
2006  
BS616LV2016  
n ABSOLUTE MAXIMUM RATINGS (1)  
n OPERATING RANGE  
AMBIENT  
TEMPERATURE  
-40OC to + 125OC  
SYMBOL  
VTERM  
TBIAS  
PARAMETER  
RATING  
-0.5(2) to 7.0  
-40 to +125  
-60 to +150  
1.0  
UNITS  
V
RANG  
VCC  
Terminal Voltage with  
Respect to GND  
Automotive  
2.4V ~ 5.5V  
Temperature Under  
Bias  
OC  
n CAPACITANCE (1) (TA = 25OC, f = 1.0MHz)  
TSTG  
Storage Temperature  
Power Dissipation  
DC Output Current  
OC  
PT  
W
SYMBOL PAMAMETER CONDITIONS MAX. UNITS  
IOUT  
20  
mA  
Input  
CIN  
CIO  
VIN = 0V  
VI/O = 0V  
6
8
pF  
pF  
Capacitance  
Input/Output  
Capacitance  
1. Stresses greater than those listed under ABSOLUTE  
MAXIMUM RATINGS may cause permanent damage to the  
device. This is a stress rating only and functional operation of  
the device at these or any other conditions above those  
indicated in the operational sections of this specification is not  
implied. Exposure to absolute maximum rating conditions for  
extended periods may affect reliability.  
1. This parameter is guaranteed and not 100% tested.  
2. 2.0V in case of AC pulse width less than 30 ns.  
n DC ELECTRICAL CHARACTERISTICS (TA = -40OC to +125OC)  
PARAMETER  
PARAMETER  
TEST CONDITIONS  
MIN.  
2.4  
-0.5(2)  
2.2  
--  
TYP.(1)  
MAX.  
UNITS  
V
NAME  
VCC  
Power Supply  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
5.5  
VIL  
VIH  
Input Low Voltage  
0.8  
V
Input High Voltage  
VCC+0.3(3)  
V
VIN = 0V to VCC  
IIL  
Input Leakage Current  
Output Leakage Current  
Output Low Voltage  
Output High Voltage  
1
1
uA  
uA  
V
CE= VIH  
VI/O = 0V to VCC  
,
ILO  
--  
CE= VIH or OE = V IH  
VOL  
VOH  
ICC  
VCC = Max, IOL = 2.0mA  
--  
0.4  
--  
VCC = Min, IOH = -1.0mA  
CE = VIL,  
2.4  
--  
V
VCC=3.0V  
VCC=5.0V  
VCC=3.0V  
VCC=5.0V  
VCC=3.0V  
VCC=5.0V  
VCC=3.0V  
VCC=5.0V  
30  
62  
2
Operating Power Supply  
Current  
mA  
mA  
mA  
uA  
(4)  
IIO = 0mA, f = FMAX  
CE = VIL,  
Operating Power Supply  
Current  
ICC1  
ICCSB  
ICCSB1  
--  
IIO = 0mA, f = 1MHz  
8
0.5  
1.0  
15  
25  
CE = VIH,  
IIO = 0mA  
Standby Current TTL  
--  
CE VCC-0.2V  
0.1  
0.6  
Standby Current CMOS  
--  
V
INVCC-0.2V or VIN0.2V  
1. Typical characteristics are at TA=25OC and not 100% tested.  
2. Undershoot: -1.0V in case of pulse width less than 20 ns.  
3. Overshoot: VCC+1.0V in case of pulse width less than 20 ns.  
4. FMAX=1/tRC.  
I
Revision 1.2A  
Mar. 2006  
R0201-BS616LV2016A  
3
BS616LV2016  
n DATA RETENTION CHARACTERISTICS (TA = -40OC to +125OC)  
SYMBOL  
VDR  
PARAMETER  
VCC for Data Retention  
Data Retention Current  
TEST CONDITIONS  
MIN.  
1.5  
--  
TYP. (1)  
MAX.  
UNITS  
CEVCC-0.2V  
--  
0.05  
--  
--  
10  
--  
V
IN≧  
IN≦  
0.2V  
V
VCC-0.2V or V  
CEVCC-0.2V  
ICCDR  
tCDR  
uA  
ns  
ns  
VINVCC-0.2V or VIN0.2V  
Chip Deselect to Data  
Retention Time  
0
See Retention Waveform  
(2)  
tR  
Operation Recovery Time  
tRC  
--  
--  
1. VCC=1.5V, TA=25OC and not 100% tested.  
2. tRC = Read Cycle Time.  
n LOW VCC DATA RETENTION WAVEFORM (CE Controlled)  
Data Retention Mode  
DR1.5V  
V
VCC  
VCC  
tR  
VCC  
CE  
tCDR  
CEVCC - 0.2V  
VIH  
VIH  
n AC TEST CONDITIONS  
n KEY TO SWITCHING WAVEFORMS  
(Test Load and Input/Output Reference)  
WAVEFORM  
INPUTS  
OUTPUTS  
Input Pulse Levels  
Vcc / 0V  
1V/ns  
MUST BE  
STEADY  
MUST BE  
STEADY  
Input Rise and Fall Times  
Input and Output Timing  
Reference Level  
0.5Vcc  
MAY CHANGE  
WILL BE CHANGE  
FROM HTO L”  
FROM HTO L”  
tCLZ, tOLZ, tCHZ, tOHZ, tWHZ  
CL = 5pF+1TTL  
CL = 30pF+1TTL  
Output Load  
Others  
MAY CHANGE  
WILL BE CHANGE  
FROM LTO H”  
FROM LTO H”  
ALL INPUT PULSES  
DONT CARE  
ANY CHANGE  
PERMITTED  
CHANGE :  
STATE UNKNOW  
VCC  
1 TTL  
90%  
90%  
Output  
10%  
10%  
GND  
CENTER LINE IS  
HIGH INPEDANCE  
OFFSTATE  
(1)  
¬
®
¬
®
DOES NOT  
APPLY  
CL  
Rise Time:  
1V/ns  
Fall Time:  
1V/ns  
1. Including jig and scope capacitance.  
Revision 1.2A  
R0201-BS616LV2016A  
4
Mar.  
2006  
BS616LV2016  
n AC ELECTRICAL CHARACTERISTICS (TA = -40OC to +125OC)  
READ CYCLE  
CYCLE TIME : 55ns CYCLE TIME : 70ns  
(VCC=3.0~5.5V) (VCC=2.7~5.5V)  
MIN. TYP. MAX. MIN. TYP. MAX.  
JEDEC  
PARAMETER  
NAME  
PARANETER  
DESCRIPTION  
UNITS  
NAME  
tAVAX  
tAVQX  
tELQV  
tBLQV  
tGLQV  
tELQX  
tBLQX  
tGLQX  
tEHQZ  
tBHQZ  
tGHQZ  
tAVQX  
tRC  
tAA  
Read Cycle Time  
55  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
55  
55  
55  
30  
--  
70  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
70  
70  
70  
35  
--  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
Address Access Time  
tACS  
tBA  
Chip SelectAccess Time  
Data Byte Control Access Time  
Output Enable to Output Valid  
Chip Select to Output Low Z  
(CE)  
--  
--  
(LB, UB)  
--  
--  
tOE  
--  
--  
tCLZ  
tBE  
(CE) 10  
10  
10  
5
Data Byte Control to Output Low Z (LB, UB) 10  
--  
--  
tOLZ  
tCHZ  
tBDO  
tOHZ  
tOH  
Output Enable to Output Low Z  
Chip Select to Output High Z  
5
--  
--  
--  
(CE)  
30  
30  
25  
--  
--  
35  
35  
30  
--  
Data Byte Control to Output High Z (LB, UB)  
Output Enable to Output High Z  
--  
--  
--  
--  
Data Hold from Address Change  
10  
10  
n SWITCHING WAVEFORMS (READ CYCLE)  
(1,2,4)  
READ CYCLE 1  
tRC  
ADDRESS  
tAA  
tOH  
tOH  
DOUT  
Revision 1.2A  
Mar. 2006  
R0201-BS616LV2016A  
5
BS616LV2016  
(1,3,4)  
READ CYCLE 2  
CE  
tACS  
tBA  
tBE  
LB, UB  
DOUT  
(5)  
tCHZ  
tBDO  
(5)  
tCLZ  
(1, 4)  
READ CYCLE 3  
tRC  
ADDRESS  
tAA  
OE  
CE  
tOH  
tOE  
tOLZ  
(5)  
tOHZ  
tCHZ  
(5)  
tCLZ  
(1,5)  
tBA  
tBE  
LB, UB  
DOUT  
tBDO  
NOTES:  
1. WE is high in read Cycle.  
2. Device is continuously selected when CE = VIL.  
3. Address valid prior to or coincident with CE transition low.  
4. OE = VIL.  
5. Transition is measured ± 500mV from steady state with CL = 5pF.  
The parameter is guaranteed but not 100% tested.  
Revision 1.2A  
Mar. 2006  
R0201-BS616LV2016A  
6
BS616LV2016  
n AC ELECTRICAL CHARACTERISTICS (TA = -40OC to +125OC)  
WRITE CYCLE  
CYCLE TIME : 55ns CYCLE TIME : 70ns  
(VCC=3.0~5.5V) (VCC=2.7~5.5V)  
MIN. TYP. MAX. MIN. TYP. MAX.  
JEDEC  
PARAMETER  
NAME  
PARANETER  
DESCRIPTION  
UNITS  
NAME  
tAVAX  
tAVWL  
tAVWH  
tELWH  
tBLWH  
tWLWH  
tWHAX  
tWLQZ  
tDVWH  
tWHDX  
tGHQZ  
tWHQX  
tWC  
tAS  
Write Cycle Time  
55  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
70  
0
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
--  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
Address Set up Time  
0
55  
Address Valid to End of Write  
Chip Select to End of Write  
Data Byte Control to End of Write  
Write Pulse Width  
--  
70  
70  
30  
35  
0
--  
tAW  
tCW  
tBW  
tWP  
tWR  
tWHZ  
tDW  
tDH  
(CE) 55  
(LB, UB) 25  
30  
--  
--  
--  
--  
--  
--  
Write Recovery Time  
(CE, WE)  
0
--  
--  
--  
Write to Output High Z  
25  
--  
--  
30  
--  
Data to Write Time Overlap  
Data Hold from Write Time  
Output Disable to Output in High Z  
End of Write to Output Active  
25  
0
30  
0
--  
--  
tOHZ  
tOW  
--  
25  
--  
--  
30  
--  
5
5
n SWITCHING WAVEFORMS (WRITE CYCLE)  
WRITE CYCLE 1 (1)  
tWC  
ADDRESS  
OE  
(3)  
tWR1  
(11)  
tCW  
(5)  
CE  
tBW  
LB, UB  
(3)  
tAW  
tWR2  
(2)  
tWP  
WE  
tAS  
(4,10)  
tOHZ  
DOUT  
tDH  
tDW  
DIN  
Revision 1.2A  
Mar. 2006  
R0201-BS616LV2016A  
7
BS616LV2016  
WRITE CYCLE 2 (1,6)  
ADDRESS  
tWC  
(11)  
tCW  
(5)  
CE  
tBW  
(12)  
LB, UB  
WE  
(3)  
tAW  
tWR2  
(2)  
tWP  
tAS  
(4,10)  
tWHZ  
(7)  
(8)  
tOW  
DOUT  
tDW  
tDH  
(8,9)  
DIN  
NOTES:  
1. WE must be high during address transitions.  
2. The internal write time of the memory is defined by the overlap of CE and WE low. All  
signals must be active to initiate a write and any one signal can terminate a write by going  
inactive. The data input setup and hold timing should be referenced to the second transition  
edge of the signal that terminates the write.  
3. tWR is measured from the earlier of CE or WE going high at the end of write cycle.  
4. During this period, DQ pins are in the output state so that the input signals of opposite  
phase to the outputs must not be applied.  
5. If the CE low transition occurs simultaneously with the WE low transitions or after the WE  
transition, output remain in a high impedance state.  
6. OE is continuously low (OE = VIL ).  
7. DOUT is the same phase of write data of this write cycle.  
8. DOUT is the read data of next address.  
9. If CE is low during this period, DQ pins are in the output state. Then the data input signals  
of opposite phase to the outputs must not be applied to them.  
10.Transition is measured ± 500mV from steady state with CL = 5pF.  
The parameter is guaranteed but not 100% tested.  
11.tCW is measured from the later of CE going low to the end of write.  
12.The change of Read/Write cycle must accompany with CE or address toggled.  
Revision 1.2A  
R0201-BS616LV2016A  
8
Mar.  
2006  
BS616LV2016  
n ORDERING INFORMATION  
BS616LV2016  
X
X
Z Y Y  
SPEED  
55: 55ns  
70: 70ns  
PKG MATERIAL  
-: Normal  
G: Green, RoHS Compliant  
P: Pb free, RoHS Compliant  
GRADE  
A: -40OC to +125OC  
(Automotive Grade)  
PACKAGE  
D: DICE  
E: TSOP II-44  
Note:  
BSI (Brilliance Semiconductor Inc.) assumes no responsibility for the application or use of any product or circuit described herein. BSI does  
not authorize its products for use as critical components in any application in which the failure of the BSI product may be expected to result  
in significant injury or death, including life-support systems and critical medical instruments.  
n PACKAGE DIMENSIONS  
TSOP II-44  
Revision 1.2A  
Mar. 2006  
R0201-BS616LV2016A  
9
BS616LV2016  
n Revision History  
Revision No.  
1.2.A  
History  
Draft Date  
Mar. 27,2006  
Remark  
Add Automotive  
Revision 1.2A  
R0201-BS616LV2016A  
10  
Mar.  
2006  

相关型号:

SI9130DB

5- and 3.3-V Step-Down Synchronous Converters

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9135LG-T1

SMBus Multi-Output Power-Supply Controller

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9135LG-T1-E3

SMBus Multi-Output Power-Supply Controller

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9135_11

SMBus Multi-Output Power-Supply Controller

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9136_11

Multi-Output Power-Supply Controller

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9130CG-T1-E3

Pin-Programmable Dual Controller - Portable PCs

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9130LG-T1-E3

Pin-Programmable Dual Controller - Portable PCs

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9130_11

Pin-Programmable Dual Controller - Portable PCs

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9137

Multi-Output, Sequence Selectable Power-Supply Controller for Mobile Applications

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9137DB

Multi-Output, Sequence Selectable Power-Supply Controller for Mobile Applications

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9137LG

Multi-Output, Sequence Selectable Power-Supply Controller for Mobile Applications

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9122E

500-kHz Half-Bridge DC/DC Controller with Integrated Secondary Synchronous Rectification Drivers

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY