CY29943ACT [CYPRESS]
2.5V or 3.3V 200-MHz 1:18 Clock Distribution Buffer; 2.5V或3.3V 200MHz的1:18时钟分配缓冲器型号: | CY29943ACT |
厂家: | CYPRESS |
描述: | 2.5V or 3.3V 200-MHz 1:18 Clock Distribution Buffer |
文件: | 总7页 (文件大小:188K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
CY29943
2.5V or 3.3V 200-MHz 1:18 Clock Distribution Buffer
Features
Description
• 200-MHz clock support
• 2.5V or 3.3V operation
• LVPECL clock input
The CY29943 is a low-voltage 200-MHz clock distribution
buffer with an LVPECL-compatible input clock. All other control
inputs are LVCMOS-/LVTTL-compatible. The eighteen outputs
are 2.5V or 3.3V LVCMOS- or LVTTL-compatible and can
drive 50Ω series or parallel terminated transmission lines. For
series terminated transmission line, each output can drive one
or two traces giving the device an effective fanout of 1:36. Low
output-to-output skews make the CY29943 an ideal clock
distribution buffer for nested clock trees in the most
demanding of synchronous systems.
• LVCMOS-/LVTTL-compatible inputs
• 18 clock outputs: drive up to 36 clock lines
• 200 ps max. output-to-output skew
• Output Enable control
• Pin compatible with MPC942P
• Available in Industrial and Commercial
• 32-pin LQFP package
Block Diagram
Pin Configuration
VSS
VSS
OE
1
2
3
4
5
6
7
8
24
23
22
21
20
19
18
17
Q6
Q7
Q8
VDD
Q9
Q10
Q11
VSS
VDD
NC
18
PECL_CLK
PECL_CLK#
CY29943
PECL_CLK
PECL_CLK#
VDD
Q0-Q17
OE
VDD
Cypress Semiconductor Corporation
Document #: 38-07285 Rev. *C
•
3901 North First Street
•
San Jose
•
CA 95134
•
408-943-2600
Revised December 21, 2002
CY29943
Pin Description[1]
Pin
Name
PWR
I/O
Description
5
6
3
PECL_CLK
PECL_CLK#
OE
I, PU PECL Input Clock
I, PD PECL Input Clock
I, PU Output Enable. When HIGH, all the outputs are enabled. When set
LOW, the outputs are at high impedance.
9, 10, 11, 13,
14, 15, 18, 19,
20, 22, 23, 24,
26, 27, 28, 30,
31, 32
Q(17:0)
VDD
O
Clock Outputs
7, 8, 16, 21, 29
1, 2, 12, 17, 25
VDD
VSS
NC
3.3V or 2.5V Power Supply
Common Ground
4
No Connection
Note:
1. PD = internal pull-down, PU = internal pull-up.
Document #: 38-07285 Rev. *C
Page 2 of 7
CY29943
Maximum Ratings[2]
Maximum Input Voltage Relative to VSS: ............. VSS – 0.3V
Maximum Input Voltage Relative to VDD:............. VDD + 0.3V
Storage Temperature: ................................–65°C to + 150°C
Operating Temperature:................................–40°C to +85°C
Maximum ESD protection ...............................................2 kV
Maximum Power Supply: ................................................5.5V
Maximum Input Current: ............................................±20 mA
This device contains circuitry to protect the inputs against
damage due to high static voltages or electric field; however,
precautions should be taken to avoid application of any
voltage higher than the maximum rated voltages to this circuit.
For proper operation, Vin and Vout should be constrained to the
range:
VSS < (Vin or Vout) < VDD
.
Unused inputs must always be tied to an appropriate logic
voltage level (either VSS or VDD).
DC Parameters (VDD = 3.3V ±5% or 2.5V ±5%, VDDC = 3.3V ±5% or 2.5V ±5%, over the specified temperature range)
Parameter
Description
Input Low Voltage
Input High Voltage
Input Low Current[3]
Input High Current[3]
Conditions
Min.
VSS
2.0
Typ.
Max.
0.8
Unit
V
VIL
VIH
IIL
VDD
–200
200
V
µA
µA
mV
IIH
VPP
Peak-to-Peak Input
Voltage
500
1000
VCMR
Common Mode
Range[4]
PECL_CLK
V
DD = 3.3V
VDD – 1.4
VDD – 1.0
VDD – 0.6
VDD – 0.6
V
VDD = 2.5V
VOL
VOH
Output Low Voltage[5]
Output High Voltage[5] IOH = –20 mA, VDD = 3.3V
IOL = 20 mA
0.5
V
V
2.4
2.0
IOH = –16 mA, VDD = 2.5V
IDDQ
IDD
Quiescent Supply
Current
5
7
mA
mA
Dynamic Supply
Current
VDD =3.3V, Outputs@150 MHz,
CL = 15 pF
285
335
200
240
VDD =3.3V, Outputs@200 MHz,
CL = 15 pF
VDD =2.5V, Outputs@150 MHz,
CL = 15 pF
VDD =2.5V, Outputs@200 MHz,
CL = 15 pF
Zout
Output Impedance
Input Capacitance
VDD = 3.3V
8
12
15
4
16
20
Ω
VDD = 2.5V
10
Cin
pF
Notes:
2. Multiple Supplies: The Voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required.
3. Inputs have pull-up/pull-down resistors that effect input current.
4. The VCMR is the difference from the most positive side of the differential input signal. Normal operation is obtained when the “High” input is within the VCMR
range and the input lies within the VPP specification.
5. Driving series or parallel terminated 50Ω (or 50Ω to VDD/2) transmission lines.
Document #: 38-07285 Rev. *C
Page 3 of 7
CY29943
AC Parameters[6] (VDD = 3.3V ±5% or 2.5V ±5%, VDDC = 3.3V ±5% or 2.5V ±5%, over the specified temperature range)
Parameter
Fmax
Description
Input Frequency
PECL_CLK to Q Delay[7, 8]
Conditions
Min.
Typ.
Max.
200
4.0
5.2
60
Unit
MHz
ns
Tpd
VDD = 3.3V
DD = 2.5V
2.0
2.6
40
3.5
4.0
V
FoutDC
Tskew
Output Duty Cycle[7, 8, 9]
Output-to-Output Skew[7, 8]
Part-to-Part Skew[10]
%
ps
ns
200
1.7
2.2
1.0
1.1
Tskew(pp)
VDD = 3.3V
VDD = 2.5V
Tskew(pp)
Tr/Tf
Part-to-Part Skew[11]
ns
ns
Output Clocks Rise/Fall
Time[7, 8]
0.8V to 2.0V,
VDD = 3.3V
0.2
0.5V to 1.8V,
VDD = 2.5V
CY29943 DUT
Zo = 50 ohm
Differential
Pulse
Zo = 50 ohm
Generator
Z = 50 ohm
Zo = 50 ohm
RT = 50 ohm
VTT
RT = 50 ohm
VTT
Figure 1. PECL_CLK CY29943 Test Reference for VCC = 3.3V and VCC = 2.5V
PECL_CLK
VCMR
PECL_CLK
VPP
VCC
Q
VCC /2
tPD
GND
Figure 2. Propagation Delay (TPD) Test Reference
Notes:
6. Parameters are guaranteed by design and characterization. Not 100% tested in production. All parameters specified with loaded outputs.
7. Outputs driving 50Ω transmission lines.
8. Outputs loaded with 15 pF each.
9. See Figure 1.
10. Across temperature and voltage ranges, includes output skew.
11. For a specific temperature and voltage, includes output skew.
Document #: 38-07285 Rev. *C
Page 4 of 7
CY29943
VCC
VCC /2
GND
tP
T0
DC = tP / T0 x 100%
Figure 3. Output Duty Cycle (FoutDC)
VCC
VCC /2
GND
VCC
VCC /2
GND
tSK(0)
Figure 4. Output-to-Output Skew tsk(0)
Document #: 38-07285 Rev. *C
Page 5 of 7
CY29943
Ordering Information
Part Number
CY29943AI
Package Type
32-pin LQFP
Production Flow
Industrial, –40°C to +85°C
CY29943AIT
CY29943AC
CY29943ACT
32-pin LQFP–Tape and Reel
32-pin LQFP
Industrial, –40°C to +85°C
Commercial, 0°C to +70°C
Commercial, 0°C to +70°C
32-pin LQFP–Tape and Reel
Package Drawing and Dimensions
32-Lead Thin Plastic Quad Flatpack 7 x 7 x 1.4 mm A32.14
51-85088-*B
All product and company names mentioned in this document may be the trademarks of their respective holders.
Document #: 38-07285 Rev. *C
Page 6 of 7
© Cypress Semiconductor Corporation, 2002. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use
of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize
its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress
Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.
CY29943
Document History Page
Document Title: CY29943 2.5V or 3.3V 200-MHz 1:18 Clock Distribution Buffer
Document Number: 38-07285
Issue
Date
Orig. of
Change
REV.
**
ECN NO.
111096
116779
118744
122877
Description of Change
02/07/02
08/14/02
09/18/02
12/21/02
BRK
HWT
HWT
RBI
New data sheet
*A
Add Commercial Temperature range in the ordering Information
Update output duty cycle on page 4
*B
*C
Add power up requirements to maximum rating information.
Document #: 38-07285 Rev. *C
Page 7 of 7
相关型号:
CY29946AI
LOW SKEW CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32, 7 X 7 MM, 1 MM HEIGHT, PLASTIC, TQFP-32
ROCHESTER
CY29946AIT
Low Skew Clock Driver, 10 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1 MM HEIGHT, PLASTIC, TQFP-32
CYPRESS
©2020 ICPDF网 联系我们和版权申明