CY7C1034DV33_09 [CYPRESS]
6-Mbit (256K X 24) Static RAM; 6兆位( 256K ×24 )静态RAM型号: | CY7C1034DV33_09 |
厂家: | CYPRESS |
描述: | 6-Mbit (256K X 24) Static RAM |
文件: | 总9页 (文件大小:388K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
CY7C1034DV33
6-Mbit (256K X 24) Static RAM
Features
Functional Description
■ High speed
❐ tAA = 10 ns
The CY7C1034DV33 is a high performance CMOS static RAM
organized as 256K words by 24 bits. This device has an
automatic power down feature that significantly reduces power
consumption when deselected.
■ Low active power
❐ ICC = 175 mA at 10 ns
To write to the device, enable the chip (CE1 LOW, CE2 HIGH,
and CE3 LOW) while forcing the Write Enable (WE) input LOW.
■ Low CMOS standby power
❐ ISB2 = 25 mA
To read from the device, enable the chip by taking CE1 LOW, CE2
HIGH, and CE3 LOW, while forcing the Output Enable (OE) LOW
and the Write Enable (WE) HIGH. See the Truth Table on page
7 for a complete description of Read and Write modes.
■ Operating voltages of 3.3 ± 0.3V
■ 2.0V data retention
The 24 IO pins (IO0 to IO23) are placed in a high impedance state
when the device is deselected (CE1 HIGH, CE2 LOW, or CE3
HIGH) or when the output enable (OE) is HIGH during a write
operation. (CE1 LOW, CE2 HIGH, CE3 LOW, and WE LOW).
■ Automatic power down when deselected
■ TTL compatible inputs and outputs
■ Easy memory expansion with CE1, CE2, and CE3 features
■ Available in Pb-free standard 119-Ball PBGA
Logic Block Diagram
INPUT BUFFER
IO0 – IO23
256K x 24
ARRAY
A(9:0)
CE1, CE2, CE3
COLUMN
DECODER
WE
CONTROL LOGIC
OE
A(17:10)
Cypress Semiconductor Corporation
Document Number: 001-08351 Rev. *C
•
198 Champion Court
•
San Jose, CA 95134-1709
•
408-943-2600
Revised January 16, 2009
[+] Feedback
CY7C1034DV33
Selection Guide
Description
–10
10
Unit
ns
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
175
25
mA
mA
Pin Configuration
Figure 1. 119-Ball PBGA Top View [1]
1
2
3
4
5
6
A
A
7
A
B
C
D
E
F
NC
A
A
A
A
NC
NC
IO0
IO1
IO2
IO3
IO4
IO5
NC
IO6
IO7
IO8
IO9
IO10
IO11
NC
NC
NC
A
A
CE1
A
A
IO12
IO13
IO14
IO15
IO16
IO17
NC
NC
VDD
VSS
VDD
VSS
VDD
VSS
VDD
VSS
VDD
VSS
VDD
NC
A
CE2
VSS
VDD
VSS
VDD
VSS
VDD
VSS
VDD
VSS
VDD
VSS
NC
A
CE3
VSS
VDD
VSS
VDD
VSS
VDD
VSS
VDD
VSS
VDD
VSS
NC
A
NC
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
NC
WE
OE
VDD
VSS
VDD
VSS
VDD
VSS
VDD
VSS
VDD
VSS
VDD
NC
G
H
J
K
L
IO18
IO19
IO20
IO21
IO22
IO23
NC
M
N
P
R
T
A
U
NC
A
A
A
A
Note
1. NC pins are not connected on the die.
Document Number: 001-08351 Rev. *C
Page 2 of 9
[+] Feedback
CY7C1034DV33
DC Input Voltage [2] ............................... –0.5V to VCC + 0.5V
Current into Outputs (LOW) ........................................ 20 mA
Static Discharge Voltage............. ...............................>2001V
(MIL-STD-883, Method 3015)
Maximum Ratings
Exceeding maximum ratings may impair the useful life of the
device. These user guidelines are not tested.
Storage Temperature ................................. –65°C to +150°C
Latch up Current...................................................... >200 mA
Ambient Temperature with
Power Applied ............................................ –55°C to +125°C
Supply Voltage on VCC Relative to GND [2]....–0.5V to +4.6V
Operating Range
Ambient
Range
VCC
DC Voltage Applied to Outputs
Temperature
in High Z State [2]................................... –0.5V to VCC + 0.5V
Industrial
–40°C to +85°C
3.3V ± 0.3V
DC Electrical Characteristics
Over the operating range
–10
Parameter
Description
Test Conditions [3]
Unit
Min
Max
VOH
VOL
VIH
Output HIGH Voltage
Output LOW Voltage
Input HIGH Voltage
Input LOW Voltage
VCC = Min, IOH = –4.0 mA
VCC = Min, IOL = 8.0 mA
2.4
V
V
0.4
VCC + 0.3
0.8
2.0
–0.3
–1
V
[2]
VIL
V
IIX
Input Leakage Current
Output Leakage Current
GND < VI < VCC
GND < VOUT < VCC, output disabled
+1
μA
μA
mA
IOZ
ICC
–1
+1
VCC Operating Supply
Current
VCC = Max, f = fMAX = 1/tRC
IOUT = 0 mA CMOS levels
,
175
ISB1
ISB2
Automatic CE Power Down Max VCC, CE1, CE3 > VIH, CE2 < VIL,
Current — TTL Inputs IN > VIH or VIN < VIL, f = fMAX
30
25
mA
mA
V
Automatic CE Power Down Max VCC, CE1, CE3 > VCC – 0.3V, CE2 < 0.3V,
Current — CMOS Inputs IN > VCC – 0.3V, or VIN < 0.3V, f = 0
V
Capacitance
Tested initially and after any design or process changes that may affect these parameters.
Parameter
CIN
Description
Input Capacitance
IO Capacitance
Test Conditions
Max
Unit
TA = 25°C, f = 1 MHz, VCC = 3.3V
8
pF
pF
COUT
10
Thermal Resistance
Tested initially and after any design or process changes that may affect these parameters.
119-Ball
PBGA
Parameter
Description
Test Conditions
Unit
ΘJA
Thermal Resistance
(Junction to Ambient)
Still air, soldered on a 3 × 4.5 inch,
four layer printed circuit board
20.31
°C/W
ΘJC
Thermal Resistance
(Junction to Case)
8.35
°C/W
Notes
2.
V
(min) = –2.0V and V (max) = V + 2V for pulse durations of less than 20 ns.
IH CC
IL
3. CE refers to a combination of CE , CE , and CE . CE is active LOW when CE is LOW, CE is HIGH, and CE is LOW. CE is HIGH when CE is HIGH or CE is LOW
1
2
3
1
2
3
1
2
or CE is HIGH.
3
Document Number: 001-08351 Rev. *C
Page 3 of 9
[+] Feedback
CY7C1034DV33
Figure 2. AC Test Loads and Waveform [4]
50Ω
R1 317 Ω
3.3V
= 1.5V
VTH
OUTPUT
OUTPUT
Z = 50Ω
0
30 pF*
R2
351Ω
5 pF*
*Including jig
and scope
(a)
*Capacitive Load consists of all
components of the test environment
(b)
All input pulses
3.0V
90%
10%
90%
10%
GND
Rise Time > 1V/ns
Fall Time:> 1V/ns
(c)
AC Switching Characteristics
Over the operating range [5]
–10
Parameter
Description
Unit
Min
Max
Read Cycle
[6]
tpower
tRC
VCC(Typical) to the First Access
100
10
μs
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Read Cycle Time
tAA
Address to Data Valid
10
tOHA
tACE
tDOE
tLZOE
tHZOE
tLZCE
tHZCE
tPU
Data Hold from Address Change
CE Active LOW to Data Valid [3]
OE LOW to Data Valid
OE LOW to Low Z [7]
OE HIGH to High Z [7]
CE Active LOW to Low Z [3, 7]
CE Deselect HIGH to High Z [3, 7]
CE Active LOW to Power Up [3, 8]
CE Deselect HIGH to Power Down [3, 8]
3
10
5
1
3
0
5
5
tPD
10
Notes
4. Valid SRAM operation does not occur until the power supplies reach the minimum operating V (3.0V). 100 μs (t
) after reaching the minimum operating V
,
DD
power
DD
normal SRAM operation begins including reduction in V to the data retention (V
, 2.0V) voltage.
DD
CCDR
5. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, and input pulse levels of 0 to 3.0V. Test conditions for the read cycle use
[4]
output loading as shown in part a) of the AC Test Loads and Waveform , unless specified otherwise.
6.
7.
t
t
gives the minimum amount of time that the power supply is at typical V values until the first memory access is performed.
POWER
, t
CC
, t
, t
, t
, and t
are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±200 mV from steady
HZOE HZCE HZWE LZOE LZCE
LZWE
state voltage.
8. These parameters are guaranteed by design and are not tested.
Document Number: 001-08351 Rev. *C
Page 4 of 9
[+] Feedback
CY7C1034DV33
AC Switching Characteristics (continued)
Over the operating range [5]
–10
Parameter
Description
Unit
Min
Max
Write Cycle [9, 10]
tWC
tSCE
tAW
Write Cycle Time
10
7
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
CE Active LOW to Write End [3]
Address Setup to Write End
Address Hold from Write End
Address Setup to Write Start
WE Pulse Width
7
tHA
0
tSA
0
tPWE
tSD
7
Data Setup to Write End
Data Hold from Write End
WE HIGH to Low Z [7]
5.5
0
tHD
tLZWE
tHZWE
3
WE LOW to High Z [7]
5
Data Retention Characteristics
Over the operating range
Parameter
VDR
Description
VCC for Data Retention
Conditions [3]
Min
Typ
Max
Unit
2
V
ICCDR
Data Retention Current9
VCC = 2V, CE1, CE3 > VCC – 0.2V,
CE2 < 0.2V,VIN > VCC – 0.2V or VIN < 0.2V
25
mA
[11]
tCDR
Chip Deselect to Data Retention Time
Operation Recovery Time
0
ns
ns
[12]
tR
tRC
Figure 3. Data Retention Waveform
DATA RETENTION MODE
3.0V
3.0V
VCC
VDR > 2V
t
t
R
CDR
CE
Notes
9. The internal write time of the memory is defined by the overlap of CE LOW, CE HIGH, CE LOW, and WE LOW. Chip enables must be active and WE must be LOW
1
2
3
to initiate a write and the transition of any of these signals terminates the write. The input data setup and hold timing are referenced to the leading edge of the signal
that terminates the write.
10. The minimum write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of t
11. Tested initially and after any design or process changes that may affect these parameters.
and t
.
HZWE
SD
12. Full device operation requires linear V ramp from V to V
> 50 μs or stable at V
> 50 μs.
CC
DR
CC(min)
CC(min)
Document Number: 001-08351 Rev. *C
Page 5 of 9
[+] Feedback
CY7C1034DV33
Switching Waveforms
Figure 4. Read Cycle No. 1 (Address Transition Controlled) [13, 14]
tRC
ADDRESS
t
AA
t
OHA
DATA OUT
PREVIOUS DATA VALID
DATA VALID
Figure 5. Read Cycle No. 2 (OE Controlled) [3, 14, 15]
ADDRESS
CE
t
RC
t
ACE
OE
t
HZOE
t
DOE
t
HZCE
t
LZOE
HIGH
IMPEDANCE
HIGH IMPEDANCE
DATA OUT
DATA VALID
t
LZCE
t
PD
V
CC
ICC
t
PU
SUPPLY
CURRENT
50%
50%
ISB
Figure 6. Write Cycle No. 1 (CE Controlled) [3, 16, 17]
t
WC
ADDRESS
CE
t
SCE
t
SA
t
SCE
t
t
HA
AW
t
PWE
WE
t
t
HD
SD
DATA IO
DATA VALID
Notes
13. Device is continuously selected. OE, CE = V .
IL
14. WE is HIGH for read cycle.
15. Address valid before or similar to CE transition LOW.
16. Data IO is high impedance if OE = V
.
IH
17. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state.
Document Number: 001-08351 Rev. *C
Page 6 of 9
[+] Feedback
CY7C1034DV33
Switching Waveforms (continued)
Figure 7. Write Cycle No. 2 (WE Controlled, OE HIGH During Write) [3, 16, 17]
t
WC
ADDRESS
CE
t
SCE
t
t
HA
AW
t
t
PWE
SA
WE
OE
t
t
SD
HD
DATA VALID
IN
DATA IO
NOTE 18
t
HZOE
Figure 8. Write Cycle No. 3 (WE Controlled, OE LOW) [3, 17]
t
WC
ADDRESS
CE
t
SCE
t
t
HA
AW
t
SA
t
PWE
WE
t
t
HD
SD
DATA IO
NOTE 18
DATA VALID
t
t
LZWE
HZWE
Truth Table
CE1
H
X
CE2
X
CE3
X
OE
WE
X
IO0 – IO23
Mode
Power
X
X
X
L
High Z
High Z
High Z
Power Down
Power Down
Power Down
Read
Standby (ISB
)
)
)
L
X
X
Standby (ISB
Standby (ISB
X
X
H
L
X
L
H
H
Full Data Out
Full Data In
High Z
Active (ICC
)
)
)
L
H
L
X
H
L
Write
Active (ICC
L
H
L
H
Selected, Outputs Disabled Active (ICC
Note
18. During this period, the IOs are in the output state and input signals are not applied.
Document Number: 001-08351 Rev. *C
Page 7 of 9
[+] Feedback
CY7C1034DV33
Ordering Information
Speed
Package
Name
Operating
Range
Ordering Code
(ns)
Package Type
10
CY7C1034DV33-10BGXI
51-85115 119-Ball Plastic Ball Grid Array (14 x 22 x 2.4 mm) (Pb-Free)
Industrial
Package Diagram
Figure 9. 119-Ball PBGA (14 x 22 x 2.4 mm)
51-85115-*B
Document Number: 001-08351 Rev. *C
Page 8 of 9
[+] Feedback
CY7C1034DV33
Document History Page
Document Title: CY7C1034DV33 6-Mbit (256K X 24) Static RAM
Document Number: 001-08351
Orig. of
Change
Submission
Date
REV. ECN NO.
Description of Change
**
469517
499604
NXR
NXR
See ECN New data sheet
*A
See ECN Added note 1 for NC pins
Changed ICC specification from 150 mA to 185 mA
Updated Test Condition for ICC in DC Electrical Characteristics table
Added note for tACE, tLZCE, tHZCE, tPU, tPD, tSCE in AC Switching Characteristics
Table on page 4
*B
*C
1462586 VKN/SFV
2644842 VKN/PYRS
See ECN Converted from preliminary to final
Updated block diagram
Changed ICC specification from 185 mA to 225 mA
Updated thermal specs
01/23/09
Replaced Commercial range with the Industrial
Replaced 8 ns speed with 10 ns
Sales, Solutions, and Legal Information
Worldwide Sales and Design Support
Cypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives, and distributors. To find the office
closest to you, visit us at cypress.com/sales.
Products
PSoC
PSoC Solutions
General
psoc.cypress.com
clocks.cypress.com
wireless.cypress.com
memory.cypress.com
image.cypress.com
psoc.cypress.com/solutions
psoc.cypress.com/low-power
psoc.cypress.com/precision-analog
psoc.cypress.com/lcd-drive
psoc.cypress.com/can
Clocks & Buffers
Wireless
Low Power/Low Voltage
Precision Analog
LCD Drive
Memories
Image Sensors
CAN 2.0b
USB
psoc.cypress.com/usb
© Cypress Semiconductor Corporation, 2006-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use
of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used
for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use
as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support
systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign),
United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of,
and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress
integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without
the express written permission of Cypress.
Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not
assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where
a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress’ product in a life-support systems application implies that the manufacturer
assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Use may be limited by and subject to the applicable Cypress software license agreement.
Document Number: 001-08351 Rev. *C
Revised January 16, 2009
Page 9 of 9
All product and company names mentioned in this document are the trademarks of their respective holders.
[+] Feedback
相关型号:
©2020 ICPDF网 联系我们和版权申明