S72XS256RD0AHBJE0 [CYPRESS]
Memory Circuit, Flash+SDRAM, 16MX16, CMOS, PBGA133, 8 X 8 MM, 0.50 MM PITCH, LEAD FREE, FBGA-133;型号: | S72XS256RD0AHBJE0 |
厂家: | CYPRESS |
描述: | Memory Circuit, Flash+SDRAM, 16MX16, CMOS, PBGA133, 8 X 8 MM, 0.50 MM PITCH, LEAD FREE, FBGA-133 动态存储器 |
文件: | 总11页 (文件大小:473K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
S72XS-R Based MCPs
MirrorBit® Flash Memory and DRAM
128/256 Mb (8/16M x 16 bit), 1.8 Volt-only, Address-High, Address-
Low, Data Multiplexed Simultaneous Read/Write,
Burst Mode Flash Memory
S72XS-R Based MCPs Cover Sheet
128 Mb (8M x 16 bit) DDR DRAM on Split Bus
Data Sheet (Advance Information)
Notice to Readers: This document states the current technical specifications regarding the Spansion
product(s) described herein. Each product described herein may be designated as Advance Information,
Preliminary, or Full Production. See Notice On Data Sheet Designations for definitions.
Publication Number S72XS-R_00
Revision 02
Issue Date January 13, 2009
D a t a S h e e t ( A d v a n c e I n f o r m a t i o n )
Notice On Data Sheet Designations
Spansion Inc. issues data sheets with Advance Information or Preliminary designations to advise readers of
product information or intended specifications throughout the product life cycle, including development,
qualification, initial production, and full production. In all cases, however, readers are encouraged to verify
that they have the latest information before finalizing their design. The following descriptions of Spansion data
sheet designations are presented here to highlight their presence and definitions.
Advance Information
The Advance Information designation indicates that Spansion Inc. is developing one or more specific
products, but has not committed any design to production. Information presented in a document with this
designation is likely to change, and in some cases, development on the product may discontinue. Spansion
Inc. therefore places the following conditions upon Advance Information content:
“This document contains information on one or more products under development at Spansion Inc.
The information is intended to help you evaluate this product. Do not design in this product without
contacting the factory. Spansion Inc. reserves the right to change or discontinue work on this proposed
product without notice.”
Preliminary
The Preliminary designation indicates that the product development has progressed such that a commitment
to production has taken place. This designation covers several aspects of the product life cycle, including
product qualification, initial production, and the subsequent phases in the manufacturing process that occur
before full production is achieved. Changes to the technical specifications presented in a Preliminary
document should be expected while keeping these aspects of production under consideration. Spansion
places the following conditions upon Preliminary content:
“This document states the current technical specifications regarding the Spansion product(s)
described herein. The Preliminary status of this document indicates that product qualification has been
completed, and that initial production has begun. Due to the phases of the manufacturing process that
require maintaining efficiency and quality, this document may be revised by subsequent versions or
modifications due to changes in technical specifications.”
Combination
Some data sheets contain a combination of products with different designations (Advance Information,
Preliminary, or Full Production). This type of document distinguishes these products and their designations
wherever necessary, typically on the first page, the ordering information page, and pages with the DC
Characteristics table and the AC Erase and Program table (in the table notes). The disclaimer on the first
page refers the reader to the notice on this page.
Full Production (No Designation on Document)
When a product has been in production for a period of time such that no changes or only nominal changes
are expected, the Preliminary designation is removed from the data sheet. Nominal changes may include
those affecting the number of ordering part numbers available, such as the addition or deletion of a speed
option, temperature range, package type, or VIO range. Changes may also include those needed to clarify a
description or to correct a typographical error or incorrect specification. Spansion Inc. applies the following
conditions to documents in this category:
“This document states the current technical specifications regarding the Spansion product(s)
described herein. Spansion Inc. deems the products to have been in sufficient production volume such
that subsequent versions of this document are not expected to change. However, typographical or
specification corrections, or modifications to the valid combinations offered may occur.”
Questions regarding these document designations may be directed to your local sales office.
2
S72XS-R Based MCPs
S72XS-R_00_02 January 13, 2009
S72XS-R Based MCPs
MirrorBit® Flash Memory and DRAM
128/256 Mb (8/16M x 16 bit), 1.8 Volt-only, Address-High, Address-
Low, Data Multiplexed Simultaneous Read/Write,
Burst Mode Flash Memory
128 Mb (8M x 16 bit) DDR DRAM on Split Bus
Data Sheet (Advance Information)
Features
Power supply voltage of 1.7 V to 1.95 V
Packages
– 8.0 x 8.0 mm, 133-ball MCP
Operating Temperature of –25°C to +85°
Burst Speeds
– Flash = 83MHz, 104 MHz
– DDR DRAM = 166 MHz
General Description
This document contains information on the S72XS-R MCP stacked products. Refer to the S29VS/XS-R data sheet
(S29VS_XS-R_00) for full electrical specifications of the Flash memory component.
The S72XS Series is a product line of stacked products (MCPs), and consists of:
S29XS family Address-High, Address-Low, Data Multiplexed Flash memory die
DDR DRAM
The products covered by this document are listed in the tables below.
DRAM Density
Flash Density
128 Mb
128 Mb
S72XS128RD0
S72XS256RD0
256 Mb
DDR Specification Reference
Spansion Documentation
Publication Number
CustComspec_02
Density
128 Mb
Publication Number S72XS-R_00
Revision 02
Issue Date January 13, 2009
This document contains information on one or more products under development at Spansion Inc. The information is intended to help you evaluate this product. Do not design in
this product without contacting the factory. Spansion Inc. reserves the right to change or discontinue work on this proposed product without notice.
D a t a S h e e t ( A d v a n c e I n f o r m a t i o n )
1. Product Selector Guide
Flash
DDR DRAM Flash Speed
DDR DRAM
Device OPN
Flash Boot
Density
Density
(MHz)
Speed (MHz)
Package
S72XS128RD0AHBHE
S72XS128RD0AHBHD
S72XS128RD0AHBJE
S72XS128RD0AHBJD
S72XS128RD0AHBGE
S72XS128RD0AHBGD
S72XS256RD0AHBHE
S72XS256RD0AHBHD
S72XS256RD0AHBJE
S72XS256RD0AHBJD
S72XS256RD0AHBGE
S72XS256RD0AHBGD
83
Top
104
83
Bottom
Uniform
Top
128 Mb
128 Mb
166
104
83
104
83
8.0 x 8.0 mm
133-ball MCP (RLB133)
104
83
Bottom
Uniform
256 Mb
128 Mb
166
104
83
104
2. Electronic Serial Number
The Factory Secured Silicon Area contains a random, 128-bit ESN, stored in the address range 000000h-
000007h.
4
S72XS-R Based MCPs
S72XS-R_00_02 January 13, 2009
D a t a S h e e t ( A d v a n c e I n f o r m a t i o n )
3. Product Block Diagram
F-RST#
RST#
VPP
ADQ15-ADQ0
Amax-A16 (No Connect)
CLK
ADQ15-ADQ0
F-VPP
F-CLK
F-RDY
NOR
RDY
F-CE#
F-OE#
F-WE#
F-AVD#
CE#
FLASH
XS-R
OE#
WE#
AVD#
(AADM)
VCC
VCCQ
VSS
F-VCC
F-VCCQ
F-VSS
VSSQ
D-RAS#
D-CAS#
D-BA0
D-BA1
D-CKE
RAS#
CAS#
BA0
CK
CK#
D-CLK
D-CLK#
D-LDQS
D-UDQS
D-LDQM
D-UDQM
LDQS
UDQS
LDM
DDR
DRAM
BA1
CKE
D-WE#
WE#
UDM
D-CE#
D-Amax - D-A0
D-VCC
CS#
TEST
D-TEST (only for Micron DRAM)
D-DQ15 - D-DQ0
D-VSS
MEMORY
Amax-A0
VDD
DQ15-DQ0
VSS
D-VCCQ
VDDQ
VSSQ
D-VSSQ
Notes:
1. Amax indicates highest address bit for memory component:
a. Amax = A23 for XS256R, A22 for XS128R
b. Amax = A11 for 128 Mb DDR DRAM
2. For Flash, A15 - A0 is tied to DQ15 - DQ0.
January 13, 2009 S72XS-R_00_02
S72XS-R Based MCPs
5
D a t a S h e e t ( A d v a n c e I n f o r m a t i o n )
4. Connection Diagrams
Figure 4.1 133-ball Fine-Pitch Ball Grid Array MCP
1
2
3
4
5
6
7
8
9
10
11
12
13
14
Legend
A
B
C
D
E
F
Index Location
DNU
See D-VSSQ D-VCCQ D-DQ9 D-DQ8 D-VSS D-VCC D-VCC D-DQ5 D-DQ3 D-VSSQ DNU
Table
DNU
DNU D-VSS D-DQ13 D-UDQS D-DQ10 D-VSSQ D-VCCQD-VCCQD-LDQM D-DQ6 D-DQ4 D-DQ1 D-VCCQ DNU
D-VCC D-DQ15 D-DQ14 D-DQ12 D-DQ11 D-UDQM D-VSS D-VCC D-VSSQ D-DQ7 D-LDQS D-DQ2 D-DQ0 D-VSS
Do Not Use
No Connect
RFU
RFU
NC
NC
NC
INDEX
F-OE# ADQ8 D-VCC
ADQ9 ADQ1 ADQ0
F-VSS ADQ3 ADQ2
F-VCCQ ADQ11 ADQ10
ADQ13 ADQ12 ADQ4
F-VSS F-VSS ADQ5
DRAM Only
RFU
RFU
RFU
RFU
Code Flash Only
Reserved for Future Use
G
F-CE#
RFU F-WE#
H
J
F-VPP F-VCC F-CLK
RFU
F-VSS
NC
NC
K
L
RFU F-AVD#
NC
ADQ7 ADQ6
RFU F-RST# D-CE#
F-VCCQ ADQ15 ADQ14
M
N
NC
NC
D-A3
D-A6
D-A9 D-CKE D-VSS D-WE# D-A10
D-A8 D-CAS# D-CLK# D-BA1 D-A11
D-A1
D-A2
RFU
RFU
NC
F-RDY F-VSS
F-VCC DNU
DNU D-VSS D-VCC D-A5
RFU
P
DNU
DNU
NC
D-A4
D-A7 D-RAS# D-CLK D-VCC D-BA0 D-A0 D-VCC D-VSS DNU
DNU
Note:
Additional NC locations are in reference to the superset connection diagram shown here
Device OPN
S72XS128RD0
S72XS256RD0
DDR DRAM Address Amax
Additional NC Locations
A11
A11
N/A
N/A
6
S72XS-R Based MCPs
S72XS-R_00_02 January 13, 2009
D a t a S h e e t ( A d v a n c e I n f o r m a t i o n )
5. Input/Output Descriptions
ADQ15 – ADQ0
F-CE#
=
=
=
=
=
=
=
=
=
Flash multiplexed Address and Data
Flash Chip-enable input.
F-OE#
Flash Output Enable input. Asynchronous relative to CLK for Burst mode.
Flash Write Enable input
F-WE#
F-VCC
Flash device power supply (1.7 V to 1.95 V)
Flash Input/Output Buffer power supply
Flash Ground
F-VCCQ
F-VSS
F-RDY
Flash ready output. Indicates the status of the Burst read. V = data invalid. V = data valid.
OL OH
Flash Clock. The first rising edge of CLK in conjunction with AVD# low latches the address input and activates
burst mode operation. After the initial word is output, subsequent rising edges of CLK increment the internal
address counter. CLK should remain low during asynchronous access.
F-CLK
=
Flash Address Valid input. Indicates to device that the valid address is present on the address inputs. V = for
IL
F-AVD#
asynchronous mode, indicates valid address; for burst mode, causes starting address to be latched on rising
edge of CLK. V = device ignores address inputs
IH
F-RST#
F-ACC
=
=
Flash hardware reset input. V = device resets and returns to reading array data
IL
Flash accelerated input. At V , accelerates programming; automatically places device in unlock bypass
HH
mode. At V , disables all program and erase functions. Should be at V for all other conditions.
IL
IH
D-Amax – D-A0
D-DQ15 – D-DQ0
D-CLK
=
=
=
=
=
=
=
=
=
=
=
=
=
=
=
=
=
=
=
=
DRAM Address inputs.
DRAM Data input/output
DRAM System Clock
D-CE#
DRAM Chip Select
D-CKE
DRAM Clock Enable
D-BA1 – BA0
D-RAS#
DRAM Bank Select
DRAM Row Address Strobe
DRAM Column Address Strobe
DRAM Data Input Mask
DRAM Write Enable input
DRAM Ground
D-CAS#
D-UDQM – D-LDQM
D-WE#
D-VSS
D-VSSQ
D-VCCQ
D-VCC
DRAM Input/Output Buffer ground
DRAM Input/Output Buffer power supply
DRAM device power supply
D-UDQS
D-LDQS
D-CLK#
DRAM Upper Data Strobe, output with read data and input with write data
DRAM Lower Data Strobe, output with read data and input with write data
DDR Clock for negative edge of CLK
RFU
Reserved for Future Use
NC
No Connect. Can be connected to ground or left floating.
Internal Test mode pin for DDR DRAM only. Do not apply any signal on this pin. Can be connected to ground
or left floating.
D-TEST
DNU
=
Do Not Use
January 13, 2009 S72XS-R_00_02
S72XS-R Based MCPs
7
D a t a S h e e t ( A d v a n c e I n f o r m a t i o n )
6. Ordering Information
The order number (Valid Combination) is formed by the following:
S72XS
128
R
D0
AH
B
H
D
3
PACKING TYPE
0 = Tray
3 = 13-inch Tape and Reel
FLASH and DDR SPEED
D = 104 MHz Flash, 166 MHz DDR DRAM
E = 83 MHz Flash, 166 MHz DDR DRAM
DDR Supplier and Flash Boot
G = x16 DDR DRAM, Uniform Boot
H = x16 DDR DRAM, Top Boot
J = x16 DDR DRAM, Bottom Boot
PACKAGE MODIFIER
B = 133-ball, 8x8mm, FBGA MCP
PACKAGE AND MATERIAL TYPE
AH = Thin profile Fine-pitch BGA Pb-free Low-Halogen MCP (0.5 mm pitch)
DDR DRAM AND DATA FLASH DENSITY
D0 = 128 Mb DDR, No Data Flash
PROCESS TECHNOLOGY
R = 65 nm, MirrorBit® Technology
CODE FLASH DENSITY
128 = 128 Mb
256 = 256 Mb
PRODUCT FAMILY
S72XS Multi-Chip Product (MCP)
1.8 V Address-High, Address-Low, Data Multiplexed, SRW, Burst Mode Flash and DDR
DRAM on Split Bus
Valid Combinations
Product
Family
Code Flash
Density (Mb)
Process
Technology
DDR Density Package Type/
Flash & DDR
Speed
(Mb)
Material
DDR Vendor
Packing Type
S72XS
128, 256
R
D0
AHB
G, H, J
D, E
0, 3 (Note 1)
Notes
1. Packing Type 0 is standard. Specify other options as required.
2. BGA package marking omits leading “S” and packing type designator from ordering part number.
3. Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm
availability of specific valid combinations and to check on newly released combinations.
8
S72XS-R Based MCPs
S72XS-R_00_02 January 13, 2009
D a t a S h e e t ( A d v a n c e I n f o r m a t i o n )
7. Physical Dimensions
7.1
RLB133—133-ball Fine-Pitch Ball Grid Array (FBGA) 8.0 x 8.0 mm
NOTES:
PACKAGE
JEDEC
RLB 133
N/A
1. DIMENSIONING AND TOLERANCING METHODS PER
ASME Y14.5M-1994.
2. ALL DIMENSIONS ARE IN MILLIMETERS.
D x E
8.0 mm x 8.00 mm
PACKAGE
3. BALL POSITION DESIGNATION PER JESD 95-1, SPP-010.
SYMBOL
MIN
0.80
0.18
0.62
7.90
7.90
NOM
0.90
MAX
NOTE
OVERALL THICKNESS
BALL HEIGHT
4.
e REPRESENTS THE SOLDER BALL GRID PITCH.
A
A1
1.00
0.28
0.74
8.10
8.10
5. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D"
DIRECTION.
0.23
SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE
"E" DIRECTION.
A2
0.68
BODY THICKNESS
D
8.00
BODY SIZE
n IS THE NUMBER OF POPULTED SOLDER BALL POSITIONS
FOR MATRIX SIZE MD X ME.
E
8.00
BODY SIZE
D1
E1
6.50 BSC.
6.50 BSC.
14
BALL FOOTPRINT
6
7
DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL
DIAMETER IN A PLANE PARALLEL TO DATUM C.
BALL FOOTPRINT
SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A
AND B AND DEFINE THE POSITION OF THE CENTER SOLDER
BALL IN THE OUTER ROW.
MD
ME
N
ROW MATRIX SIZE D DIRECTION
ROW MATRIX SIZE E DIRECTION
TOTAL BALL COUNT
BALL DIAMETER
14
133
WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE
OUTER ROW SD OR SE = 0.000.
Øb
e
0.25
0.30
0.35
WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE
OUTER ROW, SD OR SE = e/2
0.50 BSC.
0.25 BSC.
BALL PITCH
SD / SE
SOLDER BALL PLACEMENT
DEPOPULATED SOLDER BALLS
8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED
BALLS.
D5-D11, E4-E11, F4-F11
G4-G11, H4-H11, J4-J11
K4-K11, L4-L11
9. N/A
10 A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK
MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.
3627 \ 16-039.63 \ 8.21.7
January 13, 2009 S72XS-R_00_02
S72XS-R Based MCPs
9
D a t a S h e e t ( A d v a n c e I n f o r m a t i o n )
8. Revision History
Section
Description
Revision 01 (October 7, 2008)
Initial release
Revision 02 (January 13, 2009)
Global
Added section Electronic Serial Number
10
S72XS-R Based MCPs
S72XS-R_00_02 January 13, 2009
D a t a S h e e t ( A d v a n c e I n f o r m a t i o n )
Colophon
The products described in this document are designed, developed and manufactured as contemplated for general use, including without
limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as
contemplated (1) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the
public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility,
aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for
any use where chance of failure is intolerable (i.e., submersible repeater and artificial satellite). Please note that Spansion will not be liable to
you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor
devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design
measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal
operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under
the Foreign Exchange and Foreign Trade Law of Japan, the US Export Administration Regulations or the applicable laws of any other country,
the prior authorization by the respective government entity will be required for export of those products.
Trademarks and Notice
The contents of this document are subject to change without notice. This document may contain information on a Spansion product under
development by Spansion. Spansion reserves the right to change or discontinue work on any product without notice. The information in this
document is provided as is without warranty or guarantee of any kind as to its accuracy, completeness, operability, fitness for particular purpose,
merchantability, non-infringement of third-party rights, or any other warranty, express, implied, or statutory. Spansion assumes no liability for any
damages of any kind arising out of the use of the information in this document.
Copyright © 2008-2009 Spansion Inc. All rights reserved. Spansion®, the Spansion Logo, MirrorBit®, MirrorBit® Eclipse™, ORNAND™,
ORNAND2™, HD-SIM™, EcoRAM™ and combinations thereof, are trademarks of Spansion LLC in the US and other countries. Other names
used are for informational purposes only and may be trademarks of their respective owners.
January 13, 2009 S72XS-R_00_02
S72XS-R Based MCPs
11
相关型号:
SI9130DB
5- and 3.3-V Step-Down Synchronous ConvertersWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135LG-T1
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135LG-T1-E3
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135_11
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9136_11
Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130CG-T1-E3
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130LG-T1-E3
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130_11
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137DB
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137LG
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9122E
500-kHz Half-Bridge DC/DC Controller with Integrated Secondary Synchronous Rectification DriversWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
©2020 ICPDF网 联系我们和版权申明