FDP2572_12 概述
N-Channel PowerTrench® MOSFET 150V, 29A, 54mΩ N沟道MOSFET PowerTrench® 150V , 29A , 54mÎ ©
FDP2572_12 数据手册
通过下载FDP2572_12数据手册来全面了解它。这个PDF文档包含了所有必要的细节,如产品概述、功能特性、引脚定义、引脚排列图等信息。
PDF下载January 2012
FDB2572
N-Channel PowerTrench® MOSFET
150V, 29A, 54mΩ
Features
Applications
•
•
•
•
•
rDS(ON) = 45mΩ (Typ.), VGS = 10V, ID = 9A
Qg(tot) = 26nC (Typ.), VGS = 10V
Low Miller Charge
•
•
•
•
DC/DC converters and Off-Line UPS
Distributed Power Architectures and VRMs
Primary Switch for 24V and 48V Systems
High Voltage Synchronous Rectifier
Low QRR Body Diode
UIS Capability (Single Pulse and Repetitive Pulse)
Formerly developmental type 82860
D
DRAIN
(FLANGE)
GATE
SOURCE
G
TO-263AB
FDB SERIES
S
MOSFET Maximum Ratings TC = 25°C unless otherwise noted
Symbol
VDSS
VGS
Parameter
Ratings
150
Units
Drain to Source Voltage
Gate to Source Voltage
Drain Current
V
V
±20
Continuous (TC = 25oC, VGS = 10V)
Continuous (TC = 100oC, VGS = 10V)
Continuous (Tamb = 25oC, VGS = 10V, RθJA = 43oC/W)
Pulsed
29
20
A
A
ID
4
A
Figure 4
36
A
EAS
Single Pulse Avalanche Energy (Note 1)
Power dissipation
Derate above 25oC
mJ
W
W/oC
oC
135
PD
0.9
TJ, TSTG
Operating and Storage Temperature
-55 to 175
Thermal Characteristics
RθJC
RθJA
RθJA
Thermal Resistance Junction to Case
1.11
62
oC/W
oC/W
oC/W
, TO-263
Thermal Resistance Junction to Ambient , TO-263
Thermal Resistance Junction to Ambient TO-263, 1in2 copper pad area
(Note 2)
43
©2012 Fairchild Semiconductor Corporation
FDB2572 Rev. C
Package Marking and Ordering Information
Device Marking
Device
Package
Reel Size
Tape Width
Quantity
FDB2572
FDB2572
TO-263AB
330mm
24mm
800 units
Electrical Characteristics TC = 25°C unless otherwise noted
Symbol
Parameter
Test Conditions
Min
Typ
Max
Units
Off Characteristics
BVDSS
Drain to Source Breakdown Voltage
Zero Gate Voltage Drain Current
Gate to Source Leakage Current
ID = 250µA, VGS = 0V
150
-
-
-
-
-
V
V
DS = 120V
-
-
-
1
IDSS
µA
nA
VGS = 0V
TC = 150o
250
±100
IGSS
VGS = ±20V
On Characteristics
VGS(TH)
Gate to Source Threshold Voltage
VGS = VDS, ID = 250µA
2
-
-
4
V
ID=9A, VGS=10V
0.045 0.054
0.050 0.075
0.126 0.146
rDS(ON)
Drain to Source On Resistance
I
D = 4A, VGS = 6V,
-
Ω
ID=9A, VGS=10V, TC=175oC
-
Dynamic Characteristics
CISS
Input Capacitance
-
-
-
-
-
-
-
-
1770
183
40
26
3.3
8
-
-
pF
pF
pF
nC
nC
nC
nC
nC
VDS = 25V, VGS = 0V,
f = 1MHz
COSS
CRSS
Qg(TOT)
Qg(TH)
Qgs
Output Capacitance
Reverse Transfer Capacitance
Total Gate Charge at 10V
Threshold Gate Charge
-
VGS = 0V to 10V
34
4.3
-
VGS = 0V to 2V
VDD = 75V
D = 9A
Ig = 1.0mA
Gate to Source Gate Charge
Gate Charge Threshold to Plateau
Gate to Drain “Miller” Charge
I
Qgs2
5
-
Qgd
6
-
Resistive Switching Characteristics (VGS = 10V)
tON
td(ON)
tr
Turn-On Time
Turn-On Delay Time
Rise Time
-
-
-
-
-
-
-
36
-
ns
ns
ns
ns
ns
ns
11
14
31
14
-
-
V
V
DD = 75V, ID = 9A
GS = 10V, RGS = 11.0Ω
td(OFF)
tf
Turn-Off Delay Time
Fall Time
-
-
tOFF
Turn-Off Time
66
Drain-Source Diode Characteristics
I
I
SD = 9A
SD = 4A
-
-
-
-
-
-
-
-
1.25
1.0
74
V
V
VSD
Source to Drain Diode Voltage
trr
Reverse Recovery Time
ISD = 9A, dISD/dt =100A/µs
ISD = 9A, dISD/dt =100A/µs
ns
nC
QRR
Reverse Recovered Charge
169
Notes:
1: Starting T = 25°C, L = 0.2mH, I = 19A.
J
AS
2: Pulse Width = 100s
©2012 Fairchild Semiconductor Corporation
FDB2572 Rev. C
Typical Characteristics TC = 25°C unless otherwise noted
1.2
40
V
= 10V
GS
35
1.0
30
0.8
25
20
0.6
15
0.4
10
0.2
5
0
0
150
0
25
50
75
100
175
125
o
25
50
75
100
125
150
175
o
T
, CASE TEMPERATURE ( C)
C
T
, CASE TEMPERATURE ( C)
C
Figure 1. Normalized Power Dissipation vs
Ambient Temperature
Figure 2. Maximum Continuous Drain Current vs
Case Temperature
2.0
DUTY CYCLE - DESCENDING ORDER
1.0
0.5
0.2
0.1
0.05
0.02
0.01
P
DM
0.1
SINGLE PULSE
t
1
t
2
NOTES:
DUTY FACTOR: D = t /t
1
2
PEAK T = P
x Z
x R
+ T
J
DM
θJC
θJC C
0.01
-5
-4
-3
-2
-1
0
1
10
10
10
10
10
10
10
t, RECTANGULAR PULSE DURATION (s)
Figure 3. Normalized Maximum Transient Thermal Impedance
500
o
T
= 25 C
C
FOR TEMPERATURES
o
TRANSCONDUCTANCE
MAY LIMIT CURRENT
IN THIS REGION
ABOVE 25 C DERATE PEAK
CURRENT AS FOLLOWS:
175 - T
150
C
I = I
25
100
V
= 10V
GS
20
-5
-4
-3
-2
-1
0
1
10
10
10
10
t, PULSE WIDTH (s)
10
10
10
Figure 4. Peak Current Capability
©2012 Fairchild Semiconductor Corporation
FDB2572 Rev. C
Typical Characteristics TC = 25°C unless otherwise noted
1000
100
10
100
10
1
o
10µs
STARTING T = 25 C
J
100µs
1ms
10ms
DC
OPERATION IN THIS
AREA MAY BE
o
STARTING T = 150 C
J
LIMITED BY r
DS(ON)
1
If R = 0
= (L)(I )/(1.3*RATED BV
t
- V
DD
)
SINGLE PULSE
AV
AS
DSS
T
= MAX RATED
If R ≠ 0
J
o
t
= (L/R)ln[(I *R)/(1.3*RATED BV
- V ) +1]
DSS DD
T
= 25 C
AV
AS
C
0.1
0.1
0.001
0.01
0.1
1
1
10
, DRAIN TO SOURCE VOLTAGE (V)
100
200
V
t , TIME IN AVALANCHE (ms)
DS
AV
NOTE: Refer to Fairchild Application Notes AN7514 and AN7515
Figure 6. Unclamped Inductive Switching
Capability
Figure 5. Forward Bias Safe Operating Area
60
60
PULSE DURATION = 80µs
o
V
= 10V
T
= 25 C
GS
C
DUTY CYCLE = 0.5% MAX
V
= 15V
50
40
30
20
10
0
50
40
30
20
10
0
DD
V
= 7V
GS
o
T
= 175 C
J
V
= 6V
GS
o
T
= 25 C
V
= 5V
J
GS
o
T
= -55 C
J
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
0
1
2
3
4
5
3.0
3.5
4.0
4.5
5.0
5.5
6.0
6.5
V
, GATE TO SOURCE VOLTAGE (V)
V
, DRAIN TO SOURCE VOLTAGE (V)
DS
GS
Figure 7. Transfer Characteristics
Figure 8. Saturation Characteristics
60
3.0
2.5
2.0
1.5
1.0
0.5
0
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
PULSE DURATION = 80µs
DUTY CYCLE = 0.5% MAX
V
= 6V
GS
55
50
V
= 10V
GS
45
40
V
= 10V, I =9A
D
GS
0
10
20
30
-80
-40
0
40
80
120
160
200
o
I
, DRAIN CURRENT (A)
T , JUNCTION TEMPERATURE ( C)
D
J
Figure 9. Drain to Source On Resistance vs Drain
Current
Figure 10. Normalized Drain to Source On
Resistance vs Junction Temperature
©2012 Fairchild Semiconductor Corporation
FDB2572 Rev. C
Typical Characteristics TC = 25°C unless otherwise noted
1.4
1.2
1.0
0.8
0.6
0.4
1.2
1.1
1.0
0.9
I
= 250µA
V
= V , I = 250µA
DS D
D
GS
-80
-40
0
40
80
120
160
200
-80
-40
0
40
80
120
160
200
o
o
T , JUNCTION TEMPERATURE ( C)
T , JUNCTION TEMPERATURE ( C)
J
J
Figure 11. Normalized Gate Threshold Voltage vs
Junction Temperature
Figure 12. Normalized Drain to Source
Breakdown Voltage vs Junction Temperature
1000
10
V
= 75V
DD
C
= C + C
GS GD
ISS
1000
100
10
8
6
4
2
0
C
C
+ C
OSS
DS GD
C
= C
GD
RSS
WAVEFORMS IN
DESCENDING ORDER:
I
I
= 9A
= 4A
D
D
V
= 0V, f = 1MHz
1
GS
0.1
10
150
0
5
10
15
20
25
30
V
, DRAIN TO SOURCE VOLTAGE (V)
Q , GATE CHARGE (nC)
DS
g
Figure 13. Capacitance vs Drain to Source
Voltage
Figure 14. Gate Charge Waveforms for Constant
Gate Currents
©2012 Fairchild Semiconductor Corporation
FDB2572 Rev. C
Test Circuits and Waveforms
V
BV
DSS
DS
t
P
V
DS
L
I
AS
V
DD
VARY t TO OBTAIN
P
+
-
R
REQUIRED PEAK I
G
AS
V
DD
V
GS
DUT
t
P
I
0V
0
AS
0.01Ω
t
AV
Figure 15. Unclamped Energy Test Circuit
Figure 16. Unclamped Energy Waveforms
V
DS
V
Q
DD
g(TOT)
V
DS
L
V
= 10V
GS
V
GS
+
V
DD
V
GS
-
V
= 2V
DUT
GS
Q
gs2
0
I
g(REF)
Q
g(TH)
Q
Q
gd
gs
I
g(REF)
0
Figure 17. Gate Charge Test Circuit
Figure 18. Gate Charge Waveforms
V
DS
t
t
ON
OFF
t
d(OFF)
t
d(ON)
R
t
t
f
L
r
V
0
DS
90%
90%
+
V
GS
V
DD
10%
10%
-
DUT
90%
50%
R
GS
V
GS
50%
PULSE WIDTH
10%
V
GS
0
Figure 19. Switching Time Test Circuit
Figure 20. Switching Time Waveforms
©2012 Fairchild Semiconductor Corporation
FDB2572 Rev. C
Thermal Resistance vs. Mounting Pad Area
The maximum rated junction temperature, TJM, and the
80
thermal resistance of the heat dissipating path determines
the maximum allowable device power dissipation, PDM, in an
R
= 26.51+ 19.84/(0.262+Area) EQ.2
= 26.51+ 128/(1.69+Area) EQ.3
θJA
R
application.
Therefore the application’s ambient
θJA
temperature, TA (oC), and thermal resistance RθJA (oC/W)
must be reviewed to ensure that TJM is never exceeded.
Equation 1 mathematically represents the relationship and
serves as the basis for establishing the rating of the part.
60
40
20
(T
– T )
JM
A
(EQ. 1)
P
= -----------------------------
DM
Rθ JA
In using surface mount devices such as the TO-263
package, the environment in which it is applied will have a
significant influence on the part’s current and maximum
power dissipation ratings. Precise determination of PDM is
complex and influenced by many factors:
0.1
(0.645)
1
10
(6.45)
(64.5)
2
2
AREA, TOP COPPER AREA in (cm )
Figure 21. Thermal Resistance vs Mounting
Pad Area
1. Mounting pad area onto which the device is attached and
whether there is copper on one side or both sides of the
board.
2. The number of copper layers and the thickness of the
board.
3. The use of external heat sinks.
4. The use of thermal vias.
5. Air flow and board orientation.
6. For non steady state applications, the pulse width, the
duty cycle and the transient thermal response of the part,
the board and the environment they are in.
Fairchild provides thermal information to assist the
designer’s preliminary application evaluation. Figure 21
defines the RθJA for the device as a function of the top
copper (component side) area. This is for a horizontally
positioned FR-4 board with 1oz copper after 1000 seconds
of steady state power with no air flow. This graph provides
the necessary information for calculation of the steady state
junction temperature or power dissipation. Pulse
applications can be evaluated using the Fairchild device
Spice thermal model or manually utilizing the normalized
maximum transient thermal impedance curve.
Thermal resistances corresponding to other copper areas
can be obtained from Figure 21 or by calculation using
Equation 2 or 3. Equation 2 is used for copper area defined
in inches square and equation 3 is for area in centimeter
square. The area, in square inches or square centimeters is
the top copper area including the gate and source pads.
19.84
(0.262 + Area)
R
= 26.51 + ------------------------------------
(EQ. 2)
θ JA
θ JA
Area in Inches Squared
128
R
= 26.51 + ---------------------------------
(EQ. 3)
(1.69 + Area)
Area in Centimeters Squared
©2012 Fairchild Semiconductor Corporation
FDB2572 Rev. C
PSPICE Electrical Model
.SUBCKT FDB2572 2 1 3 ;
CA 12 8 5.5e-10
Cb 15 14 7.4e-10
Cin 6 8 1.7e-9
rev April 2002
LDRAIN
DPLCAP
DRAIN
2
5
10
Dbody 7 5 DbodyMOD
Dbreak 5 11 DbreakMOD
Dplcap 10 5 DplcapMOD
RLDRAIN
RSLC1
51
DBREAK
+
RSLC2
5
51
ESLC
11
Ebreak 11 7 17 18 160
Eds 14 8 5 8 1
Egs 13 8 6 8 1
Esg 6 10 6 8 1
Evthres 6 21 19 8 1
Evtemp 20 6 18 22 1
-
+
50
-
17
DBODY
RDRAIN
6
8
EBREAK 18
-
ESG
EVTHRES
+
16
21
+
-
19
8
MWEAK
LGATE
EVTEMP
RGATE
GATE
1
6
+
-
18
22
It 8 17 1
MMED
9
20
MSTRO
8
RLGATE
Lgate 1 9 9.56e-9
Ldrain 2 5 1.0e-9
Lsource 3 7 7.71e-9
LSOURCE
CIN
SOURCE
3
7
RSOURCE
RLSOURCE
RLgate 1 9 95.6
RLdrain 2 5 10
RLsource 3 7 77.1
S1A
S2A
RBREAK
12
15
13
8
14
13
17
18
RVTEMP
19
-
S1B
S2B
Mmed 16 6 8 8 MmedMOD
Mstro 16 6 8 8 MstroMOD
Mweak 16 21 8 8 MweakMOD
13
CB
CA
IT
14
+
+
VBAT
6
8
5
8
EGS
EDS
+
Rbreak 17 18 RbreakMOD 1
Rdrain 50 16 RdrainMOD 35e-3
Rgate 9 20 1.6
-
-
8
22
RVTHRES
RSLC1 5 51 RSLCMOD 1.0e-6
RSLC2 5 50 1.0e3
Rsource 8 7 RsourceMOD 3.0e-3
Rvthres 22 8 RvthresMOD 1
Rvtemp 18 19 RvtempMOD 1
S1a 6 12 13 8 S1AMOD
S1b 13 12 13 8 S1BMOD
S2a 6 15 14 13 S2AMOD
S2b 13 15 14 13 S2BMOD
Vbat 22 19 DC 1
ESLC 51 50 VALUE={(V(5,51)/ABS(V(5,51)))*(PWR(V(5,51)/(1e-6*52),3))}
.MODEL DbodyMOD D (IS=6.0E-11 N=1.14 RS=3.9e-3 TRS1=3.5e-3 TRS2=3.0e-6
+ CJO=1.1e-9 M=0.63 TT=6.2e-8 XTI=4.5)
.MODEL DbreakMOD D (RS=10 TRS1=5.0e-3 TRS2=-5.0e-6)
.MODEL DplcapMOD D (CJO=3.5e-10 IS=1.0e-30 N=10 M=0.65)
.MODEL MmedMOD NMOS (VTO=3.55 KP=3 IS=1e-40 N=10 TOX=1 L=1u W=1u RG=1.6)
.MODEL MstroMOD NMOS (VTO=4.0 KP=25 IS=1e-30 N=10 TOX=1 L=1u W=1u)
.MODEL MweakMOD NMOS (VTO=2.95 KP=0.05 IS=1e-30 N=10 TOX=1 L=1u W=1u RG=16 RS=0.1)
.MODEL RbreakMOD RES (TC1=1.15e-3 TC2=-9.5e-7)
.MODEL RdrainMOD RES (TC1=9.0e-3 TC2=2.5e-5)
.MODEL RSLCMOD RES (TC1=3.0e-3 TC2=2.5e-6)
.MODEL RsourceMOD RES (TC1=4.0e-3 TC2=1.0e-6)
.MODEL RvthresMOD RES (TC1=-4.1e-3 TC2=-1.0e-5)
.MODEL RvtempMOD RES (TC1=-4.0e-3 TC2=1.0e-6)
.MODEL S1AMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-5.0 VOFF=-3.5)
.MODEL S1BMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-3.5 VOFF=-5.0)
.MODEL S2AMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-0.5 VOFF=0.3)
.MODEL S2BMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=0.3 VOFF=-0.5)
.ENDS
Note: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global
Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank
Wheatley.
©2012 Fairchild Semiconductor Corporation
FDB2572 Rev. C
SABER Electrical Model
REV April 2002
ttemplate FDB2572 n2,n1,n3
electrical n2,n1,n3
{
var i iscl
dp..model dbodymod = (isl=6.0e-11,nl=1.14,rs=3.9e-3,trs1=3.5e-3,trs2=3.0e-6,cjo=1.1e-9,m=0.63,tt=6.2e-8,xti=4.5)
dp..model dbreakmod = (rs=10,trs1=5.0e-3,trs2=-5.0e-6)
dp..model dplcapmod = (cjo=3.5e-10,isl=10.0e-30,nl=10,m=0.65)
m..model mmedmod = (type=_n,vto=3.55,kp=3,is=1e-40, tox=1)
m..model mstrongmod = (type=_n,vto=4.0,kp=25,is=1e-30, tox=1)
m..model mweakmod = (type=_n,vto=2.95,kp=0.05,is=1e-30, tox=1,rs=0.1)
LDRAIN
DPLCAP
DRAIN
2
5
sw_vcsp..model s1amod = (ron=1e-5,roff=0.1,von=-5.0,voff=-3.5)
sw_vcsp..model s1bmod = (ron=1e-5,roff=0.1,von=-3.5,voff=-5.0)
sw_vcsp..model s2amod = (ron=1e-5,roff=0.1,von=-0.5,voff=0.3)
sw_vcsp..model s2bmod = (ron=1e-5,roff=0.1,von=0.3,voff=-0.5)
c.ca n12 n8 = 5.5e-10
10
RLDRAIN
RSLC1
51
RSLC2
c.cb n15 n14 = 7.4e-10
ISCL
c.cin n6 n8 = 1.7e-9
DBREAK
11
50
-
dp.dbody n7 n5 = model=dbodymod
dp.dbreak n5 n11 = model=dbreakmod
dp.dplcap n10 n5 = model=dplcapmod
RDRAIN
6
8
ESG
DBODY
EVTHRES
+
16
21
+
-
19
8
MWEAK
LGATE
EVTEMP
RGATE
GATE
1
spe.ebreak n11 n7 n17 n18 = 160
spe.eds n14 n8 n5 n8 = 1
spe.egs n13 n8 n6 n8 = 1
spe.esg n6 n10 n6 n8 = 1
+
6
-
18
22
EBREAK
+
MMED
9
20
MSTRO
8
17
18
-
RLGATE
LSOURCE
CIN
SOURCE
3
spe.evthres n6 n21 n19 n8 = 1
7
spe.evtemp n20 n6 n18 n22 = 1
RSOURCE
RLSOURCE
i.it n8 n17 = 1
S1A
S2A
RBREAK
12
15
13
14
13
17
18
8
l.lgate n1 n9 = 9.56e-9
l.ldrain n2 n5 = 1.0e-9
l.lsource n3 n7 = 7.71e-9
RVTEMP
19
S1B
S2B
13
CB
CA
IT
14
-
+
+
res.rlgate n1 n9 = 95.6
res.rldrain n2 n5 = 10
res.rlsource n3 n7 = 77.1
VBAT
6
8
5
8
EGS
EDS
+
-
-
8
22
RVTHRES
m.mmed n16 n6 n8 n8 = model=mmedmod, l=1u, w=1u
m.mstrong n16 n6 n8 n8 = model=mstrongmod, l=1u, w=1u
m.mweak n16 n21 n8 n8 = model=mweakmod, l=1u, w=1u
res.rbreak n17 n18 = 1, tc1=1.15e-3,tc2=-9.5e-7
res.rdrain n50 n16 = 35e-3, tc1=9.0e-3,tc2=2.5e-5
res.rgate n9 n20 = 1.6
res.rslc1 n5 n51 = 1.0e-6, tc1=3.0e-3,tc2=2.5e-6
res.rslc2 n5 n50 = 1.0e3
res.rsource n8 n7 = 3.0e-3, tc1=4.0e-3,tc2=1.0e-6
res.rvthres n22 n8 = 1, tc1=-4.1e-3,tc2=-1.0e-5
res.rvtemp n18 n19 = 1, tc1=-4.0e-3,tc2=1.0e-6
sw_vcsp.s1a n6 n12 n13 n8 = model=s1amod
sw_vcsp.s1b n13 n12 n13 n8 = model=s1bmod
sw_vcsp.s2a n6 n15 n14 n13 = model=s2amod
sw_vcsp.s2b n13 n15 n14 n13 = model=s2bmod
v.vbat n22 n19 = dc=1
equations {
i (n51->n50) +=iscl
iscl: v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/52))** 3))}
}
©2012 Fairchild Semiconductor Corporation
FDB2572 Rev. C
SPICE Thermal Model
JUNCTION
th
REV 26 April 2002
FDB2572
CTHERM1 TH 6 3.8e-3
CTHERM2 6 5 4.0e-3
CTHERM3 5 4 4.2e-3
CTHERM4 4 3 4.3e-3
CTHERM5 3 2 8.5e-3
CTHERM6 2 TL 3.0e-2
RTHERM1
RTHERM2
RTHERM3
RTHERM4
RTHERM5
RTHERM6
CTHERM1
6
RTHERM1 TH 6 5.5e-4
RTHERM2 6 5 5.0e-3
RTHERM3 5 4 4.5e-2
RTHERM4 4 3 10.5e-2
RTHERM5 3 2 3.7e-1
RTHERM6 2 TL 3.8e-1
CTHERM2
CTHERM3
CTHERM4
CTHERM5
CTHERM6
5
SABER Thermal Model
SABER thermal model FDB2572
template thermal_model th tl
thermal_c th, tl
{
ctherm.ctherm1 th 6 =3.8e-3
ctherm.ctherm2 6 5 =4.0e-3
ctherm.ctherm3 5 4 =4.2e-3
ctherm.ctherm4 4 3 =4.3e-3
ctherm.ctherm5 3 2 =8.5e-3
ctherm.ctherm6 2 tl =3.0e-2
4
3
2
rtherm.rtherm1 th 6 =5.5e-4
rtherm.rtherm2 6 5 =5.0e-3
rtherm.rtherm3 5 4 =4.5e-2
rtherm.rtherm4 4 3 =10.5e-2
rtherm.rtherm5 3 2 =3.7e-1
rtherm.rtherm6 2 tl =3.8e-1
}
tl
CASE
©2012 Fairchild Semiconductor Corporation
FDB2572 Rev. C
TRADEMARKS
The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not
intended to be an exhaustive list of all such trademarks.
®
®
2Cool™
F-PFS™
FRFET
Global Power Resource
Green Bridge™
PowerTrench
PowerXS™
The Power Franchise
®
®
AccuPower™
AX-CAP™*
SM
Programmable Active Droop™
®
®
BitSiC
QFET
TinyBoost™
TinyBuck™
TinyCalc™
Build it Now™
CorePLUS™
CorePOWER™
CROSSVOLT™
CTL™
Green FPS™
Green FPS™ e-Series™
Gmax™
GTO™
IntelliMAX™
ISOPLANAR™
QS™
Quiet Series™
RapidConfigure™
™
®
TinyLogic
TINYOPTO™
TinyPower™
TinyPWM™
TinyWire™
Current Transfer Logic™
Saving our world, 1mW/W/kW at a time™
®
DEUXPEED
Marking Small Speakers Sound Louder SignalWise™
Dual Cool™
EcoSPARK
EfficentMax™
ESBC™
and Better™
MegaBuck™
MICROCOUPLER™
MicroFET™
SmartMax™
®
TranSiC
®
SMART START™
Solutions for Your Success™
TriFault Detect™
TRUECURRENT *
®
®
SPM
μSerDes™
MicroPak™
STEALTH™
®
®
MicroPak2™
MillerDrive™
MotionMax™
Motion-SPM™
mWSaver™
OptoHiT™
SuperFET
®
SuperSOT™-3
SuperSOT™-6
SuperSOT™-8
Fairchild
®
UHC
®
Fairchild Semiconductor
FACT Quiet Series™
Ultra FRFET™
UniFET™
VCX™
VisualMax™
VoltagePlus™
XS™
®
®
SupreMOS
FACT
®
SyncFET™
Sync-Lock™
®*
FAST
®
OPTOLOGIC
OPTOPLANAR
FastvCore™
FETBench™
FlashWriter
FPS™
®
®
*
®
tm
*Trademarks of System General Corporation, used under license by Fairchild Semiconductor.
DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE
RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY
PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.
THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD’S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY
THEREIN, WHICH COVERS THESE PRODUCTS.
LIFE SUPPORT POLICY
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE
EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.
As used here in:
1. Life support devices or systems are devices or systems which, (a) are
intended for surgical implant into the body or (b) support or sustain life,
and (c) whose failure to perform when properly used in accordance with
instructions for use provided in the labeling, can be reasonably
expected to result in a significant injury of the user.
2. A critical component in any component of a life support, device, or
system whose failure to perform can be reasonably expected to cause
the failure of the life support device or system, or to affect its safety or
effectiveness.
ANTI-COUNTERFEITING POLICY
Fairchild Semiconductor Corporation’s Anti-Counterfeiting Policy. Fairchild’s Anti-Counterfeiting Policy is also stated on our external website,
www.Fairchildsemi.com, under Sales Support.
Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their
parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed
application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the
proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild
Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild
Distributors are genuine parts, have full traceability, meet Fairchild’s quality standards for handing and storage and provide access to Fairchild’s full range of
up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and
warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is
committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.
PRODUCT STATUS DEFINITIONS
Definition of Terms
Datasheet Identification
Product Status
Definition
Datasheet contains the design specifications for product development. Specifications
may change in any manner without notice.
Advance Information
Formative / In Design
Datasheet contains preliminary data; supplementary data will be published at a later
date. Fairchild Semiconductor reserves the right to make changes at any time without
notice to improve design.
Preliminary
First Production
Datasheet contains final specifications. Fairchild Semiconductor reserves the right to
make changes at any time without notice to improve the design.
No Identification Needed
Obsolete
Full Production
Datasheet contains specifications on a product that is discontinued by Fairchild
Semiconductor. The datasheet is for reference information only.
Not In Production
Rev. I61
©2012 Fairchild Semiconductor Corporation
FDB2572 Rev. C
FDP2572_12 相关器件
型号 | 制造商 | 描述 | 价格 | 文档 |
FDP2572_NL | FAIRCHILD | Power Field-Effect Transistor, 4A I(D), 150V, 0.054ohm, 1-Element, N-Channel, Silicon, Metal-oxide Semiconductor FET, TO-220AB, TO-220AB, 3 PIN | 获取价格 | |
FDP2614 | FAIRCHILD | 200V N-Channel PowerTrench MOSFET | 获取价格 | |
FDP2614 | ONSEMI | N 沟道,PowerTrench® MOSFET,200V,62A,27mΩ | 获取价格 | |
FDP2670 | FAIRCHILD | 200V N-Channel PowerTrench MOSFET | 获取价格 | |
FDP2670J69Z | FAIRCHILD | Power Field-Effect Transistor, 19A I(D), 200V, 0.13ohm, 1-Element, N-Channel, Silicon, Metal-oxide Semiconductor FET, TO-220, 3 PIN | 获取价格 | |
FDP26N40 | FAIRCHILD | N-Channel MOSFET 400V, 26A, 0.16ヘ | 获取价格 | |
FDP26N40 | ONSEMI | 功率 MOSFET,N 沟道,UniFETTM,400V,26A,160mΩ,TO-220 | 获取价格 | |
FDP2710 | FAIRCHILD | 250V N-Channel PowerTrench MOSFET | 获取价格 | |
FDP2710 | ONSEMI | N 沟道 PowerTrench® MOSFET 250V,50A,42.5mΩ | 获取价格 | |
FDP2710-F085 | ONSEMI | N 沟道,PowerTrench® MOSFET,250V,50A,47mΩ | 获取价格 |
FDP2572_12 相关文章
- 2024-09-20
- 6
- 2024-09-20
- 9
- 2024-09-20
- 8
- 2024-09-20
- 6