MR1S08AVYS35 [FREESCALE]
64K x 16-Bit 3.3-V Asynchronous Magnetoresistive RAM; 64K ×16位3.3 V异步磁阻RAM型号: | MR1S08AVYS35 |
厂家: | Freescale |
描述: | 64K x 16-Bit 3.3-V Asynchronous Magnetoresistive RAM |
文件: | 总20页 (文件大小:216K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Document Number: MR0A16A
Rev. 0, 6/2007
Freescale Semiconductor
Data Sheet: Advance Information
64K x 16-Bit 3.3-V
Asynchronous
MR0A16A
44-TSOP
Case 924A-02
Magnetoresistive RAM
Introduction
Features
•
•
Single 3.3-V power supply
The MR0A16A is a 1,048,576-bit magnetoresistive
random access memory (MRAM) device
Commercial temperature range (0˚C to
70˚C), Industrial temperature range (-40˚C
to 85˚C) and Extended temperature range
(-40˚C to 105˚C)
organized as 65,536 words of 16 bits. The
MR0A16A is equipped with chip enable (E), write
enable (W), and output enable (G) pins, allowing
for significant system design flexibility without bus
contention. Because the MR0A16A has separate
byte-enable controls (LB and UB), individual bytes
can be written and read.
•
•
•
•
Symmetrical high-speed read and write with
fast access time (35 ns)
Flexible data bus control — 8 bit or 16 bit
access
MRAM is a nonvolatile memory technology that
protects data in the event of power loss and does
not require periodic refreshing. The MR0A16A is
the ideal memory solution for applications that
must permanently store and retrieve critical data
quickly.
Equal address and chip-enable access
times
Automatic data protection with low-voltage
inhibit circuitry to prevent writes on power
loss
•
All inputs and outputs are
The MR0A16A is available in a 400-mil, 44-lead
plastic small-outline TSOP type-II package with an
industry-standard center power and ground SRAM
pinout.
transistor-transistor logic (TTL) compatible
•
•
Fully static operation
Full nonvolatile operation with 20 years
minimum data retention
The MR0A16A is available in Commercial (0˚C to
70˚C), Industrial (-40˚C to 85˚C) and Extended
(-40˚C to 105˚C) ambient temperature ranges.
This document contains information on a new product under development. Freescale
reserves the right to change or discontinue this product without notice.
© Freescale Semiconductor, Inc., 2007. All rights reserved.
Device Pin Assignment
OUTPUT
ENABLE
BUFFER
G
UPPER BYTE OUTPUT ENABLE
LOWER BYTE OUTPUT ENABLE
8
A[15:0]
16
ADDRESS
BUFFERS
UPPER
BYTE
OUTPUT
BUFFER
8
ROW
DECODER
COLUMN
DECODER
8
8
SENSE
AMPS
CHIP
ENABLE
BUFFER
E
16
8
LOWER
BYTE
OUTPUT
BUFFER
8
64K x 16
BIT
MEMORY
ARRAY
UPPER
BYTE
WRITE
WRITE
ENABLE
BUFFER
8
W
DQU[15:8]
DQL[7:0]
8
8
16
DRIVER
FINAL
WRITE
DRIVERS
LOWER
BYTE
WRITE
8
UB
LB
UB
LB
UPPER BYTE WRITE ENABLE
LOWER BYTE WRITE ENABLE
BYTE
ENABLE
BUFFER
DRIVER
Figure 1. Block Diagram
Device Pin Assignment
A0
A1
1
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
A15
A14
A13
G
2
Table 1. Pin Functions
A2
3
A3
4
Signal Name
Function
Address input
A4
5
UB
LB
E
6
A[15:0]
DQL0
DQL1
DQL2
DQL3
7
DQU15
DQU14
DQU13
DQU12
E
Chip enable
8
9
W
Write enable
10
11
12
13
14
15
16
17
18
19
20
21
22
G
Output enable
Upper byte select
Lower byte select
V
V
DD
SS
V
V
UB
SS
DD
DQL4
DQL5
DQL6
DQL7
W
DQU11
DQU10
DQU9
DQU8
NC
LB
DQL[7:0]
DQU[15:8]
Data I/O, lower byte
Data I/O, upper byte
Power supply
A5
V
V
DD
DD
A6
V
SS
V
Ground
SS
A7
A12
A11
A10
A8
NC
Do not connect this pin
A9
Figure 2. MR0A16A in 44-Pin TSOP Type II Package
MR0A16A Advanced Information Data Sheet, Rev. 0
2
Freescale Semiconductor
Electrical Specifications
Table 2. Operating Modes
V
1
1
1
1
1
2
2
DD
E
G
W
LB
UB
Mode
DQL[7:0]
DQU[15:8]
Current
H
X
X
H
X
H
H
H
L
X
X
H
L
X
X
H
H
L
Not selected
I
, I
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
SB1 SB2
L
L
L
L
L
L
L
L
H
X
L
Output disabled
Output disabled
Lower byte read
Upper byte read
Word read
I
I
I
I
I
I
I
I
DDA
DDA
DDA
DDA
DDA
DDA
DDA
DDA
D
Out
L
H
L
Hi-Z
D
D
Out
Out
L
L
D
Out
X
X
X
L
H
L
Lower byte write
Upper byte write
Word write
D
Hi-Z
In
L
H
L
Hi-Z
D
D
In
In
L
L
D
In
NOTES:
1
H = high, L = low, X = don’t care
Hi-Z = high impedance
2
Electrical Specifications
Absolute Maximum Ratings
This device contains circuitry to protect the inputs against damage caused by high static voltages or
electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage
greater than maximum rated voltages to these high-impedance (Hi-Z) circuits.
The device also contains protection against external magnetic fields. Precautions should be taken to
avoid application of any magnetic field more intense than the maximum field intensity specified in the
maximum ratings.
MR0A16A Advanced Information Data Sheet, Rev. 0
Freescale Semiconductor
3
Electrical Specifications
1
Table 3. Absolute Maximum Ratings
Parameter
Symbol
Value
Unit
V
2
Supply voltage
V
–0.5 to 4.0
DD
2
Voltage on any pin
Output current per pin
V
–0.5 to V + 0.5
V
In
DD
I
20
mA
W
Out
3
Package power dissipation
P
0.600
D
Temperature under bias
MR0A16AYS35 (Commercial)
MR0A16ACYS35 (Industrial)
MR0A16AVYS35 (Extended)
–10 to 85
–45 to 95
–45 to 110
T
˚C
Bias
Storage temperature
T
–55 to 150
260
˚C
˚C
stg
Lead temperature during solder (3 minute max)
T
Lead
Maximum magnetic field during write
MR0A16AYS35 (Commercial)
MR0A16ACYS35 (Industrial)
MR0A16AVYS35 (Extended)
15
25
25
H
Oe
Oe
max_write
Maximum magnetic field during read or standby
MR0A16AYS35 (Commercial)
MR0A16ACYS35 (Industrial)
100
100
100
H
max_read
MR0A16AVYS35 (Extended)
NOTES:
1
Permanent device damage may occur if absolute maximum ratings are exceeded. Functional operation
should be restricted to recommended operating conditions. Exposure to excessive voltages or magnetic
fields could affect device reliability.
2
3
All voltages are referenced to VSS
.
Power dissipation capability depends on package characteristics and use environment.
Table 4. Operating Conditions
Parameter
Symbol
Min
Typ
3.3
2.7
Max
Unit
V
1
Power supply voltage
Write inhibit voltage
V
3.0
3.6
DD
1
V
2.5
3.0
V
WI
V
0.3
+
DD
Input high voltage
V
2.2
—
—
V
V
2
IH
3
Input low voltage
V
–0.5
0.8
IL
Operating temperature
MR0A16AYS35 (Commercial)
MR0A16ACYS35 (Industrial)
MR0A16AVYS35 (Extended)
0
-40
-40
70
85
105
T
˚C
A
NOTES:
1
After power up or if VDD falls below VWI, a waiting period of 2 ms must be observed, and E and W
must remain high for 2 ms. Memory is designed to prevent writing for all input pin conditions if VDD
falls below minimum VWI
.
2
3
VIH (max) = VDD + 0.3 Vdc; VIH (max) = VDD + 2.0 Vac (pulse width ≤ 10 ns) for I ≤ 20.0 mA.
VIL (min) = –0.5 Vdc; VIL (min) = –2.0 Vac (pulse width ≤ 10 ns) for I ≤ 20.0 mA.
MR0A16A Advanced Information Data Sheet, Rev. 0
4
Freescale Semiconductor
Electrical Specifications
Direct Current (dc)
Table 5. dc Characteristics
Parameter
Symbol
Min
Typ
—
Max
1
Unit
μA
Input leakage current
Output leakage current
Output low voltage
I
—
—
lkg(I)
I
—
1
μA
lkg(O)
(I = +4 mA)
V
—
—
—
0.4
V
V
OL
OL
(I = +100 μA)
V
+ 0.2
OL
SS
Output high voltage
(I = –4 mA)
V
2.4
—
OH
OH
(I = –100 mA)
V
– 0.2
OH
DD
Table 6. Power Supply Characteristics
Parameter
Symbol
Typ
Max
Unit
1
ac active supply current — read modes
I
TBD
TBD
TBD
mA
mA
DDR
(I
= 0 mA, V = max)
Out
DD
1
ac active supply current — write modes
(V = max)
I
TBD
TBD
DDW
DD
ac standby current
(V = max, E = V )
(no other restrictions on other inputs)
I
TBD
TBD
mA
mA
DD
IH
SB1
SB2
CMOS standby current
(E ≥ V – 0.2 V and V ≤ V + 0.2 V or ≥ V – 0.2 V)
(V = max, f = 0 MHz)
I
TBD
DD
In
SS
DD
DD
NOTES:
1
All active current measurements are measured with one address transition per cycle.
1
Table 7. Capacitance
Parameter
Symbol
Typ
—
Max
Unit
Address input capacitance
Control input capacitance
Input/output capacitance
C
C
6
6
8
pF
pF
pF
In
In
—
C
—
I/O
NOTES:
1
f = 1.0 MHz, dV = 3.0 V, TA = 25˚C, periodically sampled rather than 100% tested.
MR0A16A Advanced Information Data Sheet, Rev. 0
Freescale Semiconductor
5
Electrical Specifications
Table 8. ac Measurement Conditions
Parameter
Value
1.5 V
Logic input timing measurement reference level
Logic output timing measurement reference level
Logic input pulse levels
1.5 V
0 or 3.0 V
2 ns
Input rise/fall time
Output load for low and high impedance parameters
Output load for all other timing parameters
See Figure 3A
See Figure 3B
+3.3 V
Z = 50 Ω
725 Ω
D
OUTPUT
OUTPUT
600 Ω
R = 50 Ω
L
5 pF
V = 1.5 V
L
A
B
Figure 3. Output Load for ac Test
MR0A16A Advanced Information Data Sheet, Rev. 0
6
Freescale Semiconductor
Timing Specifications
Timing Specifications
Read Mode
1, 2
Table 9. Read Cycle Timing
Symbol
Parameter
Min
Max
—
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Read cycle time
t
35
—
—
—
—
3
AVAV
Address access time
t
35
35
15
15
—
AVQV
3
Enable access time
t
ELQV
GLQV
Output enable access time
Byte enable access time
t
t
BLQV
AXQX
Output hold from address change
t
4, 5
Enable low to output active
t
3
—
ELQX
4, 5
Output enable low to output active
t
0
—
GLQX
4, 5
Byte enable low to output active
t
0
—
BLQX
EHQZ
GHQZ
4, 5
Enable high to output Hi-Z
t
0
15
10
10
4, 5
Output enable high to output Hi-Z
t
0
4, 5
Byte high to output Hi-Z
t
0
BHQZ
NOTES:
1
W is high for read cycle.
2
Due to product sensitivities to noise, power supplies must be properly grounded and
decoupled, and bus contention conditions must be minimized or eliminated during read and
write cycles.
Addresses valid before or at the same time E goes low.
This parameter is sampled and not 100% tested.
3
4
5
Transition is measured 200 mV from steady-state voltage.
MR0A16A Advanced Information Data Sheet, Rev. 0
Freescale Semiconductor
7
Timing Specifications
t
AVAV
A (ADDRESS)
Q (DATA OUT)
t
AXQX
PREVIOUS DATA VALID
DATA VALID
t
AVQV
NOTES:
1 Device is continuously selected (E ≤ VIL, G ≤ VIL).
1
Figure 4. Read Cycle 1
t
AVAV
A (ADDRESS)
t
AVQV
t
ELQV
E (CHIP ENABLE)
t
EHQZ
t
ELQX
G (OUTPUT ENABLE)
t
t
GHQZ
GLQV
t
GLQX
LB, UB (BYTE ENABLE)
t
t
BHQZ
BLQV
t
BLQX
DATA VALID
Q (DATA OUT)
Figure 5. Read Cycle 2
MR0A16A Advanced Information Data Sheet, Rev. 0
8
Freescale Semiconductor
Timing Specifications
Write Mode
1, 2, 3, 4, 5
Table 10. Write Cycle Timing 1 (W Controlled)
Parameter
Symbol
Min
Max
Unit
ns
6
Write cycle time
t
35
0
—
—
—
—
AVAV
Address set-up time
t
ns
AVWL
AVWH
AVWH
WLWH
Address valid to end of write (G high)
Address valid to end of write (G low)
t
t
18
20
ns
ns
t
t
t
Write pulse width (G high)
Write pulse width (G low)
15
15
—
—
ns
ns
t
WLEH
WLWH
t
WLEH
DVWH
WHDX
Data valid to end of write
Data hold time
10
0
—
—
12
—
—
ns
ns
ns
ns
ns
t
7, 8, 9
Write low to data Hi-Z
t
0
WLQZ
7, 8, 9
Write high to output active
t
3
WHQX
Write recovery time
NOTES:
t
12
WHAX
1
A write occurs during the overlap of E low and W low.
Due to product sensitivities to noise, power supplies must be properly grounded and decoupled and
bus contention conditions must be minimized or eliminated during read and write cycles.
If G goes low at the same time or after W goes low, the output will remain in a high-impedance state.
After W, E, or UB/LB has been brought high, the signal must remain in steady-state high for a minimum
of 2 ns.
2
3
4
5
The minimum time between E being asserted low in one cycle to E being asserted low in a subsequent
cycle is the same as the minimum cycle time allowed for the device.
6
7
8
9
All write cycle timings are referenced from the last valid address to the first transition address.
This parameter is sampled and not 100% tested.
Transition is measured 200 mV from steady-state voltage.
At any given voltage or temperature, tWLQZ max < tWHQX min.
MR0A16A Advanced Information Data Sheet, Rev. 0
Freescale Semiconductor
9
Timing Specifications
t
AVAV
A (ADDRESS)
t
t
WHAX
AVWH
E (CHIP ENABLE)
t
t
WLEH
WLWH
W (WRITE ENABLE)
t
AVWL
LB, UB (BYTE ENABLE)
t
t
DVWH
WHDX
D (DATA IN)
DATA VALID
Hi-Z
t
WLQZ
Hi-Z
Q (DATA OUT)
t
WHQX
Figure 6. Write Cycle 1 (W Controlled)
MR0A16A Advanced Information Data Sheet, Rev. 0
10
Freescale Semiconductor
Timing Specifications
1, 2, 3, 4, 5
Table 11. Write Cycle Timing 2 (E Controlled)
Parameter
Symbol
Min
35
0
Max
—
Unit
ns
6
Write cycle time
t
AVAV
AVEL
AVEH
AVEH
Address set-up time
t
—
ns
Address valid to end of write (G high)
Address valid to end of write (G low)
t
t
18
20
—
ns
—
ns
t
ELEH
Enable to end of write (G high)
15
15
—
—
ns
ns
t
t
ELWH
t
7, 8
ELEH
ELWH
Enable to end of write (G low)
Data valid to end of write
Data hold time
t
10
0
—
—
—
ns
ns
ns
DVEH
t
EHDX
Write recovery time
NOTES:
t
12
EHAX
1
A write occurs during the overlap of E low and W low.
Due to product sensitivities to noise, power supplies must be properly grounded and decoupled
and bus contention conditions must be minimized or eliminated during read and write cycles.
2
3
4
5
If G goes low at the same time or after W goes low, the output will remain in a high-impedance
state.
After W, E, or UB/LB has been brought high, the signal must remain in steady-state high for a
minimum of 2 ns.
The minimum time between E being asserted low in one cycle to E being asserted low in a
subsequent cycle is the same as the minimum cycle time allowed for the device.
All write cycle timings are referenced from the last valid address to the first transition address.
If E goes low at the same time or after W goes low, the output will remain in a high-impedance
state.
If E goes high at the same time or before W goes high, the output will remain in a high-impedance
state.
6
7
8
MR0A16A Advanced Information Data Sheet, Rev. 0
Freescale Semiconductor
11
Timing Specifications
t
t
AVAV
A (ADDRESS)
t
AVEH
EHAX
t
ELEH
E (CHIP ENABLE)
t
t
AVEL
ELWH
W (WRITE ENABLE)
LB, UB (BYTE ENABLE)
t
t
EHDX
DVEH
D (DATA IN)
DATA VALID
Hi-Z
Q (DATA OUT)
Figure 7. Write Cycle 2 (E Controlled)
MR0A16A Advanced Information Data Sheet, Rev. 0
12
Freescale Semiconductor
Timing Specifications
1, 2, 3, 4, 5, 6
Table 12. Write Cycle Timing 3 (LB/UB Controlled)
Parameter
Symbol
Min
Max
Unit
ns
7
Write cycle time
t
35
0
—
—
—
—
AVAV
AVBL
AVBH
AVBH
Address set-up time
t
ns
Address valid to end of write (G high)
Address valid to end of write (G low)
t
t
18
20
ns
ns
t
BLEH
Byte pulse width (G high)
Byte pulse width (G low)
15
15
—
—
ns
ns
t
t
BLWH
t
BLEH
BLWH
Data valid to end of write
Data hold time
t
10
0
—
—
—
ns
ns
ns
DVBH
t
BHDX
Write recovery time
NOTES:
t
12
BHAX
1
A write occurs during the overlap of E low and W low.
Due to product sensitivities to noise, power supplies must be properly grounded and decoupled and
bus contention conditions must be minimized or eliminated during read and write cycles.
If G goes low at the same time or after W goes low, the output will remain in a high-impedance state.
After W, E, or UB/LB has been brought high, the signal must remain in steady-state high for a minimum
of 2 ns.
2
3
4
5
6
7
If both byte control signals are asserted, the two signals must have no more than 2 ns skew between
them.
The minimum time between E being asserted low in one cycle to E being asserted low in a subsequent
cycle is the same as the minimum cycle time allowed for the device.
All write cycle timings are referenced from the last valid address to the first transition address.
MR0A16A Advanced Information Data Sheet, Rev. 0
Freescale Semiconductor
13
Timing Specifications
t
AVAV
A (ADDRESS)
t
t
BHAX
AVBH
E (CHIP ENABLE)
t
t
t
AVBL
BLEH
BLWH
LB, UB (BYTE ENABLE)
W (WRITE ENABLE)
t
BHDX
t
DVBH
D (DATA IN)
DATA VALID
Hi-Z
Hi-Z
Q (DATA OUT)
Figure 8. Write Cycle 3 (LB/UB Controlled)
MR0A16A Advanced Information Data Sheet, Rev. 0
14
Freescale Semiconductor
Ordering Information
Ordering Information
This product is available in Commercial, Industrial, and Extended temperature versions.
Freescale's semiconductor products can be classified into the following tiers: "Commercial", "Industrial"
and “Extended.” A product should only be used in applications appropriate to its tier as shown below. For
questions, please contact a Freescale sales representative.
•
Commercial — Typically 5 year applications - personal computers, PDA's, portable telecom
products, consumer electronics, etc.
•
Industrial, Extended — Typically 10 year applications - installed telecom equipment,
workstations, servers, etc. These products can also be used in Commercial applications.
Part Numbering System
(Order by Full Part Number)
16 YS 35
MR
0
A
A
V
Timing Set (35 = 35 ns)
Package Type (YS = TSOP II)
Freescale MRAM Memory Prefix
Operating Temperature Range
(Missing = 0°C to 70°C,
Density Code (0 = 1 Mb, 1 = 2 Mb,
2 = 4 Mb, 4 = 16 Mb)
Memory Type (A = async, S = sync)
C = -40°C to 85°C, V = -40°C to 105°C)
Revision (A = rev 1)
I/O Configuration (08 = 8 bits, 16 = 16 bits)
Package Information
Table 13. Package Information
Pin
Device
Package
Type
RoHS
Compliant
Designator
Case No.
Document No.
Count
TSOP
Type II
MR0A16A
44
YS
924A-02
98ASS23673W
True
Revision History
Revision History
Revision
Date
Description of Change
0
18 Jun 2007 Initial Advance Information Release
MR0A16A Advanced Information Data Sheet, Rev. 0
Freescale Semiconductor
15
Mechanical Drawing
Mechanical Drawing
The following pages detail the package available to MR0A16A.
MR0A16A Advanced Information Data Sheet, Rev. 0
16
Freescale Semiconductor
Information in this document is provided solely to enable system and software implementers to use
Freescale Semiconductor products. There are no express or implied copyright licenses granted
hereunder to design or fabricate any integrated circuits or integrated circuits based on the information
in this document.
How to Reach Us:
USA/Europe/Locations not listed:
Freescale Semiconductor Literature Distribution
P.O. Box 5405, Denver, Colorado 80217
1-800-521-6274 or 480-768-2130
Freescale Semiconductor reserves the right to make changes without further notice to any products
herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the
suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any
liability arising out of the application or use of any product or circuit, and specifically disclaims any
and all liability, including without limitation consequential or incidental damages. “Typical” parameters
which may be provided in Freescale Semiconductor data sheets and/or specifications can and do
vary in different applications and actual performance may vary over time. All operating parameters,
including “Typicals” must be validated for each customer application by customer’s technical experts.
Freescale Semiconductor does not convey any license under its patent rights nor the rights of others.
Freescale Semiconductor products are not designed, intended, or authorized for use as components
in systems intended for surgical implant into the body, or other applications intended to support or
sustain life, or for any other application in which the failure of the Freescale Semiconductor product
could create a situation where personal injury or death may occur. Should Buyer purchase or use
Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall
indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and
distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney
fees arising out of, directly or indirectly, any claim of personal injury or death associated with such
unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was
negligent regarding the design or manufacture of the part.
Japan:
Freescale Semiconductor Japan Ltd.
SPS, Technical Information Center
3-20-1, Minami-Azabu
Minato-ku
Tokyo 106-8573, Japan
81-3-3440-3569
Asia/Pacific:
Freescale Semiconductor H.K. Ltd.
2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T. Hong Kong
852-26668334
Learn More:
For more information about Freescale
Semiconductor products, please visit
http://www.freescale.com
Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other
product or service names are the property of their respective owners.
© Freescale Semiconductor, Inc. 2004, 2006, 2007.
MR0A16A
Rev. 0, 6/2007
相关型号:
SI9130DB
5- and 3.3-V Step-Down Synchronous ConvertersWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135LG-T1
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135LG-T1-E3
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135_11
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9136_11
Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130CG-T1-E3
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130LG-T1-E3
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130_11
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137DB
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137LG
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9122E
500-kHz Half-Bridge DC/DC Controller with Integrated Secondary Synchronous Rectification DriversWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
©2020 ICPDF网 联系我们和版权申明