HM51W16160BLJ-8 [HITACHI]
暂无描述;型号: | HM51W16160BLJ-8 |
厂家: | HITACHI SEMICONDUCTOR |
描述: | 暂无描述 |
文件: | 总33页 (文件大小:282K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
HM51W16160B Series
HM51W18160B Series
1048576-word × 16-bit Dynamic Random Access Memory
ADE-203-538 (Z)
Preliminary
Rev. 0.0
Mar. 11, 1996
Description
The Hitachi HM51W16160B Series, HM51W18160B Series are CMOS dynamic RAMs
organized as 1,048,576-word × 16-bit. They employ the most advanced CMOS technology
for high performance and low power. The HM51W16160B Series, HM51W18160B Series
offer Fast Page Mode as a high speed access mode.
Features
• Single 3.3 V (±0.3 V)
• High speed
Access time: 60 ns/70 ns/80 ns (max)
• Low power dissipation
Active mode: 360 mW/324 mW/288 mW (max) (HM51W16160B Series)
612 mW/540 mW/468 mW (max) (HM51W18160B Series)
Standby mode : 7.2 mW (max)
: 0.54 mW (max) (L-version)
• Fast page mode capability
• Long refresh period
4096 refresh cycles
: 64 ms (HM51W16160B Series)
: 16 ms (HM51W18160B Series)
: 128 ms (L-version)
1024 refresh cycles
: 128 ms (L-version)
Preliminary: This document contains information on a new product. Specifications and
information contained herein are subject to change without notice.
This specification is fully compatible with the 16-Mbit DRAM specifications from TEXAS
INSTRUMENTS.
HM51W16160B Series, HM51W18160B Series
• 4 variations of refresh
RAS-only refresh
CAS-before-RAS refresh
Hidden refresh
Self refresh (L-version)
• 2CAS-byte control
• Battery backup operation (L-version)
Ordering Information
Type No.
Access time
Package
HM51W16160BJ-6
HM51W16160BJ-7
HM51W16160BJ-8
60 ns
70 ns
80 ns
400-mil 42-pin plastic SOJ (CP-42D)
HM51W16160BLJ-6
HM51W16160BLJ-7
HM51W16160BLJ-8
60 ns
70 ns
80 ns
HM51W18160BJ-6
HM51W18160BJ-7
HM51W18160BJ-8
60 ns
70 ns
80 ns
HM51W18160BLJ-6
HM51W18160BLJ-7
HM51W18160BLJ-8
60 ns
70 ns
80 ns
HM51W16160BTT-6
HM51W16160BTT-7
HM51W16160BTT-8
60 ns
70 ns
80 ns
400-mil 50-pin plastic TSOP II (TTP-50/44DC)
HM51W16160BLTT-6
HM51W16160BLTT-7
HM51W16160BLTT-8
60 ns
70 ns
80 ns
HM51W18160BTT-6
HM51W18160BTT-7
HM51W18160BTT-8
60 ns
70 ns
80 ns
HM51W18160BLTT-6
HM51W18160BLTT-7
HM51W18160BLTT-8
60 ns
70 ns
80 ns
2
HM51W16160B Series, HM51W18160B Series
Pin Arrangement
HM51W16160BJ/BLJ Series
HM51W16160BTT/BLTT Series
1
2
3
4
5
6
7
8
50
49
48
47
46
45
44
43
42
41
40
V
SS
V
CC
1
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
V
V
SS
CC
I/O15
I/O14
I/O13
I/O12
I/O0
I/O1
I/O2
I/O3
2
I/O0
I/O1
I/O2
I/O3
I/O15
I/O14
I/O13
I/O12
3
4
5
V
V
SS
CC
6
V
V
I/O11
I/O10
I/O9
I/O8
NC
I/O4
I/O5
I/O6
I/O7
NC
CC
SS
7
I/O4
I/O5
I/O6
I/O7
NC
I/O11
I/O10
I/O9
I/O8
NC
9
10
11
8
9
10
11
12
13
14
15
16
17
18
19
20
21
NC
LCAS
UCAS
OE
15
16
17
18
19
20
21
22
23
24
25
36
35
34
33
32
31
30
29
28
27
26
NC
LCAS
UCAS
OE
A9
A8
A7
A6
A5
NC
NC
WE
RAS
A11
A10
A0
A1
A2
A3
WE
RAS
A11
A10
A0
A9
A8
A7
A1
A6
A2
A5
A3
A4
A4
V
V
CC
SS
V
V
SS
CC
(Top view)
(Top view)
Pin Description
Pin name
Function
A0 to A11
Address input
— Row/Refresh address A0 to A11
— Column address
Data input/Data output
Row address strobe
A0 to A7
I/O0 to I/O15
RAS
UCAS, LCAS Column address strobe
WE
OE
VCC
VSS
NC
Read/Write enable
Output enable
Power supply
Ground
No connection
3
HM51W16160B Series, HM51W18160B Series
Pin Arrangement
HM51W18160BJ/BLJ Series
HM51W18160BTT/BLTT Series
V
V
1
2
3
4
5
6
7
8
CC
50
49
48
47
46
45
44
43
42
41
40
SS
V
1
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
V
SS
CC
I/O0
I/O1
I/O2
I/O3
I/O15
I/O14
I/O13
I/O12
I/O0
I/O1
I/O2
I/O3
2
I/O15
I/O14
I/O13
I/O12
3
4
5
V
V
CC
SS
V
I/O4
I/O5
I/O6
I/O7
NC
6
V
I/O11
I/O10
I/O9
I/O8
NC
CC
SS
I/O4
I/O5
I/O6
I/O7
NC
NC
WE
RAS
NC
NC
A0
7
I/O11
I/O10
I/O9
I/O8
NC
8
9
10
11
9
10
11
12
13
14
15
16
17
18
19
20
21
LCAS
UCAS
OE
NC
NC
WE
RAS
NC
NC
A0
A1
A2
A3
NC
LCAS
UCAS
OE
A9
A8
A7
A6
A5
15
16
17
18
19
20
21
22
23
24
25
36
35
34
33
32
31
30
29
28
27
26
A9
A8
A7
A1
A6
A2
A5
A3
A4
A4
V
V
CC
SS
V
V
CC
SS
(Top view)
(Top view)
Pin Description
Pin name
Function
Address input
— Row/Refresh address A0 to A9
A0 to A9
— Column address
Data input/Data output
Row address strobe
A0 to A9
I/O0 to I/O15
RAS
UCAS, LCAS Column address strobe
WE
OE
VCC
VSS
NC
Read/Write enable
Output enable
Power supply
Ground
No connection
4
HM51W16160B Series, HM51W18160B Series
Block Diagram
OE
UCAS
LCAS
WE
RAS
RAS
UCAS
control
circuit
LCAS
control
circuit
WE
OE
control
circuit
control
circuit
control
circuit
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
I/O0
I/O1
I/O10
I/O11
I/O0 buffer
I/O1 buffer
I/O10 buffer
I/O11 buffer
I/O4
I/O5
I/O14
I/O15
I/O4 buffer
I/O5 buffer
I/O14 buffer
I/O15 buffer
Sense amp. & I/O bus
Sense amp. & I/O bus
Column decoder & driver
Column decoder & driver
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
Sense amp. & I/O bus
256k memory cell array
I/O2
I/O3
I/O8
I/O9
I/O2 buffer
I/O3 buffer
I/O8 buffer
I/O9 buffer
I/O6
I/O7
I/O12
I/O13
I/O6 buffer
I/O7 buffer
I/O12 buffer
I/O13 buffer
Sense amp. & I/O bus
Sense amp. & I/O bus
Column address buffer
Row address buffer
Address A0 to A7 : HM51W16160B
Address A0 to A9: HM51W18160B
Address A0 to A11: HM51W16160B
Address A0 to A9: HM51W18160B
5
HM51W16160B Series, HM51W18160B Series
Truth Table
RAS
LCAS
UCAS
WE
D
OE
Output
Open
Valid
Operation
Standby
H
D
L
D
H
L
D
L
H
L
Lower byte Read cycle
Upper byte
L
H
L
H
L
Valid
L
L
H
L
Valid
Word
L
L
H
L
L*2
L*2
L*2
L*2
L*2
L*2
H to L
H to L
H to L
D
D
Open
Open
Open
Lower byte Early write cycle
Upper byte
L
H
L
D
L
L
D
Word
L
L
H
L
H
Undefined Lower byte Delayed write cycle
Undefined Upper byte
L
H
L
H
L
L
H
Undefined Word
L
L
H
L
L to H
L to H
L to H
D
Valid
Valid
Valid
Open
Open
Open
Open
Open
Lower byte Read-modify-write cycle
L
H
L
Upper byte
Word
L
L
L
H
H
L
H
L
Word
Word
Word
Word
RAS-only refresh cycle
H to L
H to L
H to L
L
D
D
CAS-before-RAS refresh cycle or
Self refresh cycle (L-version)
H
L
D
D
L
D
D
L
L
H
H
Read cycle (Output disabled)
Notes: 1. H: High (inactive) L: Low (active) D: H or L
2. tWCS ≥ 0 ns Early write cycle
tWCS < 0 ns Delayed write cycle
3. Mode is determined by the OR function of the UCAS and LCAS. (Mode is set by the earliest of
UCAS and LCAS active edge and reset by the latest of UCAS and LCAS inactive edge.) However
write OPERATION and output HIZ control are done independently by each UCAS, LCAS.
ex. if RAS = H to L, UCAS = H, LCAS = L, then CAS-before-RAS refresh cycle is selected.
6
HM51W16160B Series, HM51W18160B Series
Absolute Maximum Ratings
Parameter
Symbol
VT
Value
Unit
V
Voltage on any pin relative to VSS
Supply voltage relative to VSS
Short circuit output current
Power dissipation
–0.5 to VCC + 0.5 (≤ 4.6 V (max))
VCC
–0.5 to 4.6
50
V
Iout
PT
mA
W
1.0
Operating temperature
Storage temperature
Topr
Tstg
0 to +70
–55 to +125
°C
°C
Recommended DC Operating Conditions (Ta = 0 to +70°C)
Parameter
Symbol
Min
Typ
3.3
—
Max
Unit
V
Notes
Supply voltage
VCC
3.0
3.6
1, 2
1
Input high voltage
Input low voltage
VIH
2.0
VCC + 0.3
0.8
V
VIL
–0.3
—
V
1
Notes: 1. All voltage referred to VSS
2. The supply voltage with all VCC pins must be on the same level. The supply voltage with all VSS pins
must be on the same level.
7
HM51W16160B Series, HM51W18160B Series
D
C
C
h
a
r
a
c
t
e
r
i
s
t
i
c
s
(Ta = 0 to +70°C, VCC = 3.3 V ± 0.3 V, VSS = 0 V) (HM51W16160B Series)
HM51W16160B
-6
-7
-8
Parameter
Symbol Min Max Min Max Min Max Unit Test conditions
Operating current*1, *2
ICC1
ICC2
—
—
100
2
—
—
90
2
—
—
80
2
mA tRC = min
Standby current
mA TTL interface
RAS, UCAS, LCAS = VIH
Dout = High-Z
—
—
1
—
—
1
—
—
1
mA CMOS interface
RAS, UCAS,
LCAS ≥ VCC – 0.2 V
Dout = High-Z
Standby current
(L-version)
ICC2
150
150
150 µA
CMOS interface
RAS, UCAS,
LCAS ≥ VCC – 0.2 V
Dout = High-Z
RAS-only refresh current*2 ICC3
—
—
100
5
—
—
90
5
—
—
80
5
mA tRC = min
mA RAS = VIH
Standby current*1
ICC5
UCAS, LCAS = VIL
Dout = enable
CAS-before-RAS refresh
ICC6
—
100
—
90
—
80
80
mA tRC = min
current
Fast page mode current*1, *3 ICC7
—
—
100
400
—
—
90
—
—
mA tPC = min
Battery backup current*4
(Standby with CBR refresh)
(L-version)
ICC10
400
400 µA
CMOS interface
Dout = High-Z
CBR refresh: tRC = 31.3 µs
RAS ≤ 0.3 µs
t
Self refresh mode current
(L-version)
ICC11
—
250
—
250
—
250 µA
CMOS interface
RAS, UCAS, LCAS ≤ 0.2 V
Dout = High-Z
Input leakage current
Output leakage current
ILI
–10 10
–10 10
–10 10
–10 10
–10 10
–10 10
µA
µA
0 V ≤ Vin ≤ 4.6 V
ILO
0 V ≤ Vout ≤ 4.6 V
Dout = disable
Output high voltage
Output low voltage
VOH
VOL
2.4 VCC 2.4 VCC 2.4 VCC
0.4 0.4 0.4
V
V
High Iout = –2 mA
0
0
0
Low Iout = 2 mA
Notes: 1. ICC depends on output load condition when the device is selected. ICC max is specified at the output
open condition.
2. Address can be changed once or less while RAS = VIL.
3. Address can be changed once or less while UCAS and LCAS = VIH.
4. VIH ≥ VCC – 0.2 V, 0 V ≤ VIL ≤ 0.2 V.
8
HM51W16160B Series, HM51W18160B Series
D
C
C
h
a
r
a
c
t
e
r
i
s
t
i
c
s
(Ta = 0 to +70°C, VCC = 3.3 V ± 0.3 V, VSS = 0 V) (HM51W18160B Series)
HM51W18160B
-6
-7
-8
Parameter
Symbol Min Max Min Max Min Max Unit Test conditions
Operating current*1, *2
ICC1
ICC2
—
—
170
2
—
—
150
2
—
—
130 mA tRC = min
Standby current
2
mA TTL interface
RAS, UCAS, LCAS = VIH
Dout = High-Z
—
—
1
—
—
1
—
—
1
mA CMOS interface
RAS, UCAS,
LCAS ≥ VCC – 0.2 V
Dout = High-Z
Standby current
(L-version)
ICC2
150
150
150 µA
CMOS interface
RAS, UCAS,
LCAS ≥ VCC – 0.2 V
Dout = High-Z
RAS-only refresh current*2 ICC3
—
—
170
5
—
—
150
5
—
—
130 mA tRC = min
mA RAS = VIH
UCAS, LCAS = VIL
Dout = enable
Standby current*1
ICC5
5
CAS-before-RAS refresh
current
ICC6
—
170
—
150
—
130 mA tRC = min
Fast page mode current*1, *3 ICC7
—
—
170
400
—
—
150
400
—
—
130 mA tPC = min
Battery backup current*4
(Standby with CBR refresh)
(L-version)
ICC10
400 µA
250 µA
CMOS interface
Dout = High-Z
CBR refresh: tRC = 125 µs
RAS ≤ 0.3 µs
t
Self refresh mode current
(L-version)
ICC11
—
250
—
250
—
CMOS interface
RAS, UCAS, LCAS ≤ 0.2 V
Dout = High-Z
Input leakage current
Output leakage current
ILI
–10 10
–10 10
–10 10
–10 10
–10 10
–10 10
µA
µA
0 V ≤ Vin ≤ 4.6 V
ILO
0 V ≤ Vout ≤ 4.6 V
Dout = disable
Output high voltage
Output low voltage
VOH
VOL
2.4 VCC 2.4 VCC 2.4 VCC
0.4 0.4 0.4
V
V
High Iout = –2 mA
0
0
0
Low Iout = 2 mA
Notes: 1. ICC depends on output load condition when the device is selected. ICC max is specified at the output
open condition.
2. Address can be changed once or less while RAS = VIL.
3. Address can be changed once or less while UCAS and LCAS = VIH.
4. VIH ≥ VCC – 0.2 V, 0 V ≤ VIL ≤ 0.2 V.
9
HM51W16160B Series, HM51W18160B Series
Capacitance (Ta = 25°C, VCC = 3.3 V ± 0.3 V)
Parameter
Symbol
Typ
—
Max
Unit
pF
Notes
Input capacitance (Address)
Input capacitance (Clocks)
Output capacitance (Data-in, Data-out)
CI1
5
7
7
1
CI2
—
pF
1
CI/O
—
pF
1, 2
Notes : 1. Capacitance measured with Boonton Meter or effective capacitance measuring method.
2. UCAS and LCAS = VIH to disable Dout.
10
HM51W16160B Series, HM51W18160B Series
AC Characteristics (Ta = 0 to +70°C, VCC = 3.3 V ± 0.3 V, VSS = 0 V) *1, *2, *18, *19, *20
Test Conditions
• Input rise and fall time: 5 ns
• Input timing reference levels: 0.8 V, 2.0 V
• Output timing reference levels: 0.8 V, 2.0 V
• Output load: 1 TTL gate + CL (100 pF) (Including scope and jig)
Read, Write, Read-Modify-Write and Refresh Cycles (Common parameters)
HM51W16160B/HM51W18160B
-6
-7
-8
Parameter
Symbol Min Max
Min
130
50
Max
—
Min Max
Unit Notes
Random read or write cycle time
RAS precharge time
CAS precharge time
RAS pulse width
tRC
110
40
10
60
15
0
—
—
—
150
60
—
—
—
ns
ns
ns
tRP
—
tCP
10
—
10
tRAS
tCAS
tASR
tRAH
tASC
tCAH
tRCD
10000 70
10000 18
10000 80
10000 20
10000 ns
10000 ns
CAS pulse width
Row address setup time
Row address hold time
Column address setup time
Column address hold time
RAS to CAS delay time
—
—
—
—
45
30
—
—
—
—
—
—
50
0
—
—
—
—
52
35
—
—
—
—s
—
—
50
0
—
—
—
—
60
40
—
—
—
—
—
—
50
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
10
0
10
0
10
0
21
21
3
10
20
15
15
60
5
15
20
15
18
70
5
15
20
15
20
80
5
RAS to column address delay time tRAD
4
RAS hold time
tRSH
tCSH
tCRP
tOED
tDZO
tDZC
tT
CAS hold time
23
22
5
CAS to RAS precharge time
OE to Din delay time
OE delay time from Din
CAS delay time from Din
Transition time (rise and fall)
15
0
18
0
20
0
6
0
0
0
6
3
3
3
7
11
HM51W16160B Series, HM51W18160B Series
Read Cycle
HM51W16160B/HM51W18160B
-6 -7 -8
Symbol Min Max Min Min Max
Parameter
Max
70
18
35
18
—
–
Unit Notes
Access time from RAS
Access time from CAS
Access time from address
Access time from OE
Read command setup time
tRAC
tCAC
tAA
—
—
—
—
0
60
15
30
15
—
—
—
—
—
—
—
—
15
15
—
—
—
—
—
0
—
—
—
—
0
80
20
40
20
—
—
—
—
—
—
—
—
15
15
—
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
8, 9
9, 10, 17
9, 11, 17
9, 25
tOEA
tRCS
Read command hold time to CAS tRCH
Read command hold time to RAS tRRH
Column address to RAS lead time tRAL
Column address to CAS lead time tCAL
0
0
0
12, 22
12
5
5
—
—
—
—
—
—
15
15
—
5
30
30
0
35
35
0
40
40
0
CAS to output in low-Z
tCLZ
tOH
Output data hold time
3
3
3
Output data hold time from OE
Output buffer turn-off time
Output buffer turn-off to OE
CAS to Din delay time
tOHO
tOFF
tOEZ
tCDD
3
3
3
—
—
15
—
—
18
—
—
20
13
13
5
Write Cycle
HM51W16160B/HM51W18160B
-6
Symbol Min Max
-7
-8
Min Max
Parameter
Min
0
Max
—
Unit Notes
Write command setup time
Write command hold time
Write command pulse width
Write command to RAS lead time
Write command to CAS lead time
Data-in setup time
tWCS
tWCH
tWP
0
—
—
—
—
—
—
—
0
—
—
—
—
—
—
—
ns
ns
ns
ns
ns
ns
ns
14, 21
21
10
10
15
15
0
15
10
18
18
0
—
15
10
20
20
0
—
tRWL
tCWL
tDS
—
—
23
—
15, 23
15, 23
Data-in hold time
tDH
10
15
—
15
12
HM51W16160B Series, HM51W18160B Series
Read-Modify-Write Cycle
HM51W16160B/HM51W18160B
-6
-7
-8
Parameter
Symbol Min Max
Min
181
98
Max
—
Min Max
Unit Notes
Read-modify-write cycle time
RAS to WE delay time
CAS to WE delay time
tRWC
tRWD
tCWD
155
85
40
55
15
—
—
—
—
—
205
110
50
—
—
—
—
—
ns
—
ns
ns
ns
ns
14
14
14
46
—
Column address to WE delay time tAWD
63
—
70
OE hold time from WE
tOEH
18
—
20
Refresh Cycle
HM51W16160B/HM51W18160B
-6
Symbol Min Max
-7
Min
5
-8
Min Max
Parameter
Max
—
Unit Notes
CAS setup time (CBR refresh cycle) tCSR
CAS hold time (CBR refresh cycle) tCHR
5
—
—
—
5
—
—
—
ns
ns
ns
21
22
21
10
0
10
0
—
10
0
RAS precharge to CAS hold time
tRPC
—
Fast Page Mode Cycle
HM51W16160B/HM51W18160B
-6
Symbol Min Max
-7
-8
Min Max
50
Parameter
Min
45
Max
Unit Notes
Fast page mode cycle time
tPC
40
—
—
35
—
—
—
ns
Fast page mode RAS pulse width tRASP
Access time from CAS precharge tCPA
100000 —
100000 —
100000 ns
16
35
—
40
—
45
ns
ns
9, 17, 22
RAS hold time from CAS precharge tCPRH
—
40
—
45
—
13
HM51W16160B Series, HM51W18160B Series
Fast Page Mode Read-Modify-Write Cycle
HM51W16160B/HM51W18160B
-6 -7 -8
Symbol Min Max Min Min Max
Parameter
Max
Unit Notes
Fast page mode read-modify-write tPRWC
cycle time
85
—
96
—
105
—
ns
WE delay time from CAS precharge tCPW
60
—
68
—
75
—
ns
14, 22
Refresh (HM51W16160B Series)
Parameter
Symbol
tREF
Max
64
Unit
ms
Note
Refresh period
4096 cycles
4096 cycles
Refresh period (L-version)
tREF
128
ms
Refresh (HM51W18160B Series)
Parameter
Symbol
tREF
Max
16
Unit
ms
Note
Refresh period
1024 cycles
1024 cycles
Refresh period (L-version)
tREF
128
ms
Self Refresh Mode (L-version)
HM51W16160BL/HM51W18160BL
-6
Symbol Min Max
-7
-8
Min Max
Parameter
Min
100
130
–50
Max
—
Unit Notes
RAS pulse width (Self refresh)
tRASS
100
110
–50
—
—
—
100
150
–50
—
—
—
µs
ns
ns
26
RAS precharge time (Self refresh) tRPS
CAS hold time (Self refresh) tCHS
—
—
14
HM51W16160B Series, HM51W18160B Series
Notes: 1. AC measurements assume tT = 5 ns.
2. An initial pause of 200 µs is required after power up followed by a minimum of eight initialization
cycles (any combination of cycles containing RAS-only refresh or CAS-before-RAS refresh). If the
internal refresh counter is used, a minimum of eight CAS-before-RAS refresh cycles are required.
3. Operation with the tRCD (max) limit insures that tRAC (max) can be met, tRCD (max) is specified as a
reference point only; if tRCD is greater than the specified tRCD (max) limit, then access time is
controlled exclusively by tCAC
.
4. Operation with the tRAD (max) limit insures that tRAC (max) can be met, tRAD (max) is specified as a
reference point only; if tRAD is greater than the specified tRAD (max) limit, then access time is
controlled exclusively by tAA.
5. Either tOED or tCDD must be satisfied.
6. Either tDZO or tDZC must be satisfied.
7. VIH (min) and VIL (max) are reference levels for measuring timing of input signals. Also, transition
times are measured between VIH (min) and VIL (max).
8. Assumes that tRCD ≤ tRCD (max) and tRAD ≤ tRAD (max). If tRCD or tRAD is greater than the maximum
recommended value shown in this table, tRAC exceeds the value shown.
9. Measured with a load circuit equivalent to 1 TTL loads and 100 pF. (VOH = 2.0 V, VOL = 0.8 V)
10. Assumes that tRCD ≥ tRCD (max) and tRCD + tCAC (max) ≥ tRAD + tAA (max).
11. Assumes that tRAD ≥ tRAD (max) and tRCD + tCAC (max) ≤ tRAD + tAA (max).
12. Either tRCH or tRRH must be satisfied for a read cycles.
13. tOFF (max) and tOEZ (max) define the time at which the outputs achieve the open circuit condition and
are not referred to output voltage levels.
14. tWCS, tRWD, tCWD, tAWD and tCPW are not restrictive operating parameters. They are included in the data
sheet as electrical characteristics only; if tWCS ≥ tWCS (min), the cycle is an early write cycle and the
data out pin will remain open circuit (high impedance) throughout the entire cycle; if tRWD ≥ tRWD
(min), tCWD ≥ tCWD (min), and tAWD ≥ tAWD (min), or tCWD ≥ tCWD (min), tAWD ≥ tAWD (min) and tCPW ≥ tCPW
(min), the cycle is a read-modify-write and the data output will contain data read from the selected
cell; if neither of the above sets of conditions is satisfied, the condition of the data out (at access
time) is indeterminate.
15. These parameters are referred to UCAS and LCAS leading edge in early write cycles and to WE
leading edge in delayed write or read-modify-write cycles.
16. tRASP defines RAS pulse width in fast page mode cycles.
17. Access time is determined by the longest among tAA, tCAC and tCPA
.
18. In delayed write or read-modify-write cycles, OE must disable output buffer prior to applying data to
the device. After RAS is reset, if tOEH ≥ tCWL, the I/O pin will remain open circuit (high impedance); if
t
OEH < tCWL, invalid data will be out at each I/O.
19. When both UCAS and LCAS go low at the same time, all 16-bit data are written into the device.
UCAS and LCAS cannot be staggered within the same write/read cycles.
20. All the VCC and VSS pins shall be supplied with the same voltages.
21. tASC, tCAH, tRCS, tWCS, tWCH, tCSR and tRPC are determined by the earlier falling edge of UCAS or LCAS.
22. tCRP, tCHR, tRCH, tCPA and tCPW are determined by the later rising edge of UCAS or LCAS.
23. tCWL, tDH and tDS should be satisfied by both UCAS and LCAS.
24. tCP is determined by the time that both UCAS and LCAS are high.
25. When output buffers are enabled once, sustain the low impedance state until valid data is obtained.
When output buffer is turned on and off within a very short time, generally it causes large VCC/VSS
line noise, which causes to degrade VIH min/VIL max level.
26. Please do not use tRASS timing, 10 µs ≤ tRASS ≤ 100 µs. During this period, the device is in transition
state from normal operation mode to self refresh mode. If tRASS ≥ 100 µs, then RAS precharge time
should use tRPS instead of tRP.
15
HM51W16160B Series, HM51W18160B Series
27. If you use distributed CBR refresh mode with 15.6 µs interval in normal read/write cycle, CBR
refresh should be executed within 15.6 µs immediately after exiting from and before entering into
self refresh mode.
28. If you use RAS only refresh or CBR burst refresh mode in normal read/write cycle, 4096 or 1024
cycles (4096 cycles: HM51W16160B Series, 1024 cycles: HM51W18160B Series) of distributed
CBR refresh with 15.6 µs interval should be executed within 64 or 16 ms (64 ms: HM51W16160B,
16 ms: HM51W18160B) immediately after exiting from and before entering into the self refresh
mode.
29. Repetitive self refresh mode without refreshing all memory is not allowed. Once you exit from self
fresh mode, all memory cells need to be refreshed before re-entering the self refresh mode again.
30.
H or L (H: VIH (min) ≤ VIN ≤ VIH (max), L: VIL (min) ≤ V ≤ VIL (max))
IN
Invalid Dout
16
HM51W16160B Series, HM51W18160B Series
CAS
Notes concerning 2
control
Please do not separate the UCAS/LCAS operation timing intentionally. However skew
between UCAS/LCAS are allowed under the following conditions.
1. Each of the UCAS/LCAS should satisfy the timing specifications individually.
2. Different operation mode for upper/lower byte is not allowed; such as following.
RAS
Delayed write
UCAS
Early write
LCAS
WE
3. Closely separated upper/lower byte control is not allowed. However when the condition
(tCP ≤ tUL) is satisfied, fast page mode can be performed.
RAS
UCAS
LCAS
t
UL
4. Byte control operation by remaining UCAS or LCAS high is guaranteed.
17
HM51W16160B Series, HM51W18160B Series
Timing Waveforms*30
Read Cycle
t
t
RC
t
RAS
RP
RAS
t
t
CSH
CRP
t
t
t
RCD
RSH
CAS
t
T
UCAS
LCAS
t
t
t
RAD
RAL
CAL
t
t
t
CAH
ASR
ASC
t
RAH
Row
Column
Address
t
RRH
t
RCH
t
RCS
WE
t
t
CDD
DZC
High-Z
Din
t
t
t
OED
OEA
DZO
OE
t
t
OEZ
t
CAC
OHO
t
AA
t
OFF
t
RAC
t
t
OH
CLZ
Dout
Dout
18
HM51W16160B Series, HM51W18160B Series
Early Write Cycle
t
t
RC
t
RAS
RP
RAS
t
t
CRP
CSH
t
t
t
RCD
RSH
CAS
t
T
UCAS
LCAS
t
t
t
t
CAH
ASR
RAH
ASC
Row
Column
Address
t
t
WCH
WCS
WE
t
t
DH
DS
Din
Din
High-Z**
Dout
*
OE : H or L
(min)
t
t
WCS
WCS
**
19
HM51W16160B Series, HM51W18160B Series
Delayed Write Cycle*18
t
t
RC
t
RAS
RP
RAS
t
t
CRP
CSH
t
t
t
RCD
RSH
CAS
t
T
UCAS
LCAS
t
t
t
t
CAH
ASR
RAH
ASC
Row
Column
Address
t
t
t
CWL
RWL
WP
t
RCS
WE
t
t
t
DH
DZC
DS
High-Z
Din
Din
t
t
OEH
DZO
t
OED
OE
t
OEZ
t
CLZ
High-Z
Dout
Invalid Dout
20
HM51W16160B Series, HM51W18160B Series
Read-Modify-Write Cycle*18
t
t
RWC
RAS
t
RP
RAS
t
T
t
t
t
CRP
RCD
CAS
UCAS
LCAS
t
RAD
t
t
t
t
CAH
ASR
RAH
ASC
Address
Row
Column
t
t
t
t
t
CWD
CWL
t
RCS
AWD
RWD
RWL
t
WP
WE
Din
OE
t
t
DH
DZC
t
DS
High-Z
Din
t
OED
t
OEH
t
DZO
t
OEA
t
CAC
t
t
OEZ
t
t
AA
t
RAC
OHO
High-Z
Dout
Dout
CLZ
21
HM51W16160B Series, HM51W18160B Series
RAS
-Only Refresh Cycle
t
RC
t
t
RP
RAS
RAS
t
T
t
t
t
CRP
CRP
RPC
UCAS
LCAS
t
t
ASR
RAH
Row
Address
Dout
t
OFF
High-Z
*
OE, WE: H or L
22
HM51W16160B Series, HM51W18160B Series
CAS
RAS
-Before-
Refresh Cycle
t
t
RC
RC
t
t
t
t
t
RP
RP
RAS
RP
RAS
RAS
t
T
t
t
t
t
t
CRP
RPC
CP
RPC
CP
t
t
t
t
CHR
CSR
CHR
CSR
UCAS
LCAS
Address
Dout
t
OFF
High-Z
*
OE, WE : H or L
23
HM51W16160B Series, HM51W18160B Series
Hidden Refresh Cycle
t
t
t
RC
RC
RC
t
t
t
t
t
t
RP
RAS
RP
RAS
RP
RAS
RAS
t
T
t
t
t
CRP
RSH
CHR
t
RCD
UCAS
LCAS
t
t
RAL
RAD
t
RAH
tASR
t
t
CAH
ASC
Address
Row
Column
t
RRH
t
RCS
WE
t
t
CDD
DZC
High-Z
Din
t
t
OED
DZO
t
OEA
OE
t
t
t
CAC
OEZ
t
AA
OHO
t
t
t
RAC
OFF
OH
t
CLZ
Dout
Dout
24
HM51W16160B Series, HM51W18160B Series
Fast Page Mode Read Cycle
t
RASP
t
t
RP
CPRH
RAS
t
T
t
t
t
t
CSH
PC
RSH
t
CRP
t
t
t
t
t
RCD
CAS
CP
CAS
CAL
CP
CAS
UCAS
LCAS
t
t
RAL
CAL
t
t
t
RAD
CAL
t
t
t
t
t
t
t
t
ASR RAH
ASC CAH
ASC CAH
ASC CAH
Row
Address
Column 1
Column 2
Column N
t
t
t
t
RCS
RCS
RRH
RCH
t
t
t
t
t
t
RCS
DZC
RCH
CDD
RCH
CDD
WE
Din
OE
t
t
DZC
DZC
t
CDD
High-Z
High-Z
High-Z
t
t
t
t
t
t
OED
DZO
OED
DZO OED
DZO
t
t
t
CPA
RAC
CPA
t
t
t
t
t
t
OH
AA
OH
AA
OH
AA
t
OHO
t
t
OHO
OHO
t
t
t
OEA
OEA
OEA
t
t
CAC
t
t
t
t
t
CAC
CAC
CLZ
OFF
OFF
OEZ
OFF
OEZ
t
t
t
t
CLZ
t
OEZ
CLZ
Dout 1
Dout 2
Dout N
Dout
25
HM51W16160B Series, HM51W18160B Series
Fast Page Mode Early Write Cycle
t
t
RP
RASP
RAS
t
T
t
t
t
RSH
CSH
PC
t
t
t
t
t
t
t
CRP
RCD
CAS
CP
CAS
CP
CAS
UCAS
LCAS
t
t
t
t
t
t
t
t
ASR RAH
ASC CAH
ASC CAH
ASC CAH
Row
Column 1
Column 2
Column N
Address
t
t
t
t
t
t
WCH
WCS
WCH
WCS
WCH
WCS
WE
t
t
t
t
t
t
DH
DS
DH
DS
DH
DS
Din 1
Din 2
Din N
Din
High-Z**
Dout
*
OE : H or L
(min)
t
t
WCS
**
WCS
26
HM51W16160B Series, HM51W18160B Series
Fast Page Mode Delayed Write Cycle*18
t
RASP
t
RP
RAS
t
t
t
t
CP
CRP
T
CP
t
t
t
t
CSH
PC
RSH
CAS
t
t
t
CAS
RCD
CAS
UCAS
LCAS
t
RAD
t
t
t
t
ASR
ASC
t
ASC
t
ASC
t
t
RAH
CAH
CAH
CAH
Row
Column 1
Column 2
Column N
Address
t
t
t
CWL
CWL
t
CWL
t
RWL
t
t
RCS
RCS
RCS
WE
t
t
t
WP
WP
WP
t
t
t
t
t
t
t
DZC DS
DZC DS
DZC DS
t
t
t
DH
DH
DH
Din
1
Din
2
Din
N
Din
t
t
t
DZO
DZO
DZO
OED
t
t
OED
OED
t
t
t
OEH
OEH
OEH
OE
t
t
t
CLZ
CLZ
CLZ
t
t
t
OEZ
OEZ
OEZ
High-Z
Dout
Invalid Dout
Invalid Dout
Invalid Dout
27
HM51W16160B Series, HM51W18160B Series
Fast Page Mode Read-Modify-Write Cycle*18
t
RASP
t
RP
RAS
t
t
T
PRWC
t
t
t
t
RSH
CAS
t
CRP
CP
CP
t
t
t
CAS
RCD
CAS
UCAS
LCAS
t
RAD
t
t
t
t
ASC
t
CAH
ASR
ASC
RAH
ASC
t
t
t
CAH
CAH
Row
Column 1
Column 2
Column N
Address
t
t
t
t
t
t
t
t
t
RWD
AWD
CWL
CPW
AWD
CWL
t
CPW
AWD
CWL
t
RCS
RWL
t
t
t
t
CWD
CWD
RCS
CWD
WE
t
t
t
t
t
WP
t
DS
RCS
DZO
WP
DS
WP
t
t
t
DS
t
DZC
DZC
DZC
t
t
t
DH
DH
DH
Din
1
Din
2
Din
N
Din
t
t
t
OED
OED
OED
t
t
t
DZO
DZO
t
t
t
OEH
OEH
OEH
OE
t
t
t
OHO
OHO
OHO
t
t
t
t
t
t
OEA
CAC
OEA
CAC
OEA
CAC
t
t
t
AA
AA
AA
t
t
CPA
CPA
t
t
RAC
t
t
t
OEZ
t
t
OEZ
OEZ
CLZ
CLZ
CLZ
High-Z
Dout
Dout 1
Dout 2
Dout N
28
HM51W16160B Series, HM51W18160B Series
Self Refresh Cycle (L-version)*26, 27, 28, 29
t
t
RPS
t
RASS
RP
RAS
t
T
t
t
t
CRP
RPC
CP
t
CSR
t
CHS
UCAS
LCAS
t
OFF
High-Z
Dout
*Address, OE, WE: H or L
29
HM51W16160B Series, HM51W18160B Series
Package Dimensions
HM51W16160BJ/BLJ Series
HM51W18160BJ/BLJ Series (CP-42D)
Unit: mm
27.06
27.43 Max
42
22
21
1
0.74
1.3 Max
9.40 ± 0.25
1.27
0.10
0.43 ± 0.10
30
HM51W16160B Series, HM51W18160B Series
H M 5 1 W 1 6 1 6 0 B T T / B L T T
S e r i e s
HM51W18160BTT/BLTT Series (TTP-50/44DC)
Unit: mm
20.95
21.35 Max
50
40 36
26
25
11 15
0.80
1
M
0.13
0.27 ± 0.07
11.76 ± 0.20
0 – 5°
0.10
1.15 Max
0.5 ± 0.1
31
HM51W16160B Series, HM51W18160B Series
When using this document, keep the following in mind:
1. This document may, wholly or partially, be subject to change without notice.
2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the
whole or part of this document without Hitachi’s permission.
3. Hitachi will not be held responsible for any damage to the user that may result from
accidents or any other reasons during operation of the user’s unit according to this
document.
4. Circuitry and other examples described herein are meant merely to indicate the
characteristics and performance of Hitachi’s semiconductor products. Hitachi assumes
no responsibility for any intellectual property claims or other problems that may result
from applications based on the examples described herein.
5. No license is granted by implication or otherwise under any patents or other rights of
any third party or Hitachi, Ltd.
6. MEDICAL APPLICATIONS: Hitachi’s products are not authorized for use in
MEDICAL APPLICATIONS without the written consent of the appropriate officer of
Hitachi’s sales company. Such use includes, but is not limited to, use in life support
systems. Buyers of Hitachi’s products are requested to notify the relevant Hitachi sales
offices when planning to use the products in MEDICAL APPLICATIONS.
Hitachi, Ltd.
Semiconductor & IC Div.
Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100, Japan
Tel: Tokyo (03) 3270-2111
Fax: (03) 3270-5109
For further information write to:
Hitachi America, Ltd.
Semiconductor & IC Div.
2000 Sierra Point Parkway
Brisbane, CA. 94005-1835
U S A
Hitachi Europe GmbH
Electronic Components Group
Continental Europe
Dornacher Straße 3
D-85622 Feldkirchen
München
Hitachi Europe Ltd.
Electronic Components Div.
Northern Europe Headquarters
Whitebrook Park
Lower Cookham Road
Maidenhead
Hitachi Asia Pte. Ltd.
16 Collyer Quay #20-00
Hitachi Tower
Singapore 0104
Tel: 535-2100
Tel: 415-589-8300
Fax: 535-1533
Fax: 415-583-4207
Tel: 089-9 91 80-0
Fax: 089-9 29 30 00
Berkshire SL6 8YA
United Kingdom
Hitachi Asia (Hong Kong) Ltd.
Unit 706, North Tower,
World Finance Centre,
Harbour City, Canton Road
Tsim Sha Tsui, Kowloon
Hong Kong
Tel: 0628-585000
Fax: 0628-778322
Tel: 27359218
Fax: 27306071
32
HM51W16160B Series, HM51W18160B Series
Revision Record
Rev. Date
Contents of Modification
Initial issue
Drawn by Approved by
0.0
Mar. 11, 1996
33
相关型号:
HM51W16160BLTT-7
Fast Page DRAM, 1MX16, 70ns, CMOS, PDSO44, 0.400 INCH, PLASTIC, TSOP2-50/44
HITACHI
©2020 ICPDF网 联系我们和版权申明