AV9155C [ICSI]
Low Cost 20-Pin Frequency Generator; 低成本的20引脚,频率发生器型号: | AV9155C |
厂家: | INTEGRATED CIRCUIT SOLUTION INC |
描述: | Low Cost 20-Pin Frequency Generator |
文件: | 总14页 (文件大小:360K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
AV9155C
Integrated
Circuit
Systems, Inc.
Low Cost 20-Pin Frequency Generator
General Description
Features
The AV9155C is a low cost frequency generator designed
specifically for desktop and notebook PC applications with
either 3.3V or 5.0V power supply voltage. Its CPU clocks
provide all necessary CPU frequencies for 286, 386 and 486
systems, including support for the latest speeds of processors.
The device uses a 14.318 MHz crystal to generate the CPU
and all peripheral clocks for integrated desktop motherboards.
•
•
•
Compatible with 286, 386, and 486 CPUs
Supports turbo modes
Generates communications clock, keyboard clock,
floppy disk clock, system reference clock, bus clock
and CPU clock
•
•
•
•
•
•
Output enable tristates outputs
Up to 100 MHz at 5V or 3.3V
20-pin DIP or SOIC
All loop filter components internal
Skew-controlled 2X and 1X CPU clocks
Power-down option
The dual 14.318 MHz clock outputs allows one output for the
system and one to be the input to an ICS graphics frequency
generator such as the AV9194.
The CPU clock offers the unique feature of smooth, glitch-
free transitions from one frequency to the next, making this
ideal device to use whenever slowing the CPU speed. The
AV9155C makes a gradual transition between frequencies, so
that it obeys the Intel cycle-to-cycle timing specification for
486 systems. The simultaneous 2X and 1X CPU clocks offer
controlled skew to within 1.5ns (max) of each other.
ICS has been shipping motherboard frequency generators
since April 1990, and is the leader in the area of multiple
output clocks on a single chip. The AV9155C is a third
generation device, and uses ICS’s patented analog CMOS
phase-locked loop technology for low phase jitter. ICS offers
a broad family of frequency generators for motherboards,
graphics and other applications, including cost-effective
versions with only one or two output clocks. Consult ICS for
all of your clock generation needs.
ICS offers several versions of the AV9155C. The different
devices are shown below:
PART
DESCRIPTION
AV9155C-01
AV9155C-02
AV9155C-23
AV9155C-36
Motherboard clock generator with 16 MHz BUS CLK
Motherboard clock generator with 32 MHz BUS CLK
Includes Pentium frequencies
Features a special 40 MHz SCSI clock
Block Diagram
Pentium is a trademark of Intel Corporation.
AV9155C Rev F 12/13/00
AV9155C
Pin Configuration
20-Pin DIP or SOIC
20-Pin DIP or SOIC
Pin Descriptions for AV9155C-01, -02
PIN
NUMBER
PIN NAME
TYPE
DESCRIPTION
1
2
1.843 MHz
Output
Output
Input
-
1.84 MHz clock output.
Crystal connection.
Crystal connection.
X2
3
X1
4
VDD
Digital power supply (3.3V or 5.0V).
Digital Ground.
5
GND
-
6
16 MHz/32 MHz
24 MHz
12 MHz
AGND
OE
Output
Output
Output
-
16 MHz (-01) or 32 MHz (-02) clock output.
24 MHz floppy disk/combination I/O clock output.
12 MHz keyboard clock output.
7
8
9
Analog ground (original version).
10
11
12
13
14
15
16
17
18
19
20
Input
Input
Input
Output
Output
-
Output enable. Tristates all outputs when low. (Has internal pull-up.)
CPU clock frequency select #2. (Has internal pull-up.)
Power-down. Shuts off entire chip when low. (Has internal pull-up.)
14.318 MHz reference clock output.
FS2
PD#
14.318 MHz
14.318 MHz
GND
14.318 MHz reference clock output.
Digital ground.
VDD
-
Digital power supply (3.3V or 5.0V).
2X CPU clock output.
2XCPU
CPU
Output
Output
Input
Input
1X CPU clock output.
FS1
CPU clock frequency select #1. (Has internal pull-up.)
CPU clock frequency select #0. (Has internal pull-up.)
FS0
2
AV9155C
Functionality - AV9155C-01
(Using 14.318 MHz input.All frequencies in MHz.)
PERIPHERAL CLOCKS
CLOCK#2CPUand2XCPU
COMMCLK
(Pin 1)
BUSCLK
(Pin 6)
FDCLK
(Pin 7)
KBCLK
(Pin 8)
FS2
(Pin 11)
FS1
(Pin 19)
FS0
(Pin 20)
2XCPU
(Pin 17)
CPU
(Pin 18)
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
8
16
32
40
50
66.66
80*
100*
4
8
16
20
25
33.33
40*
50*
1.843
16
24
12
REFERENCE CLOCKS
REFCLK1
(Pin 13)
REFCLK2
(Pin 14)
14.318
14.318
*VDD minimum 3.15V.
Functionality - AV9155C-02
(Using 14.318 MHz input.All frequencies in MHz.)
PERIPHERAL CLOCKS
CLOCK#2CPUand2XCPU
COMMCLK
(Pin 1)
BUSCLK
(Pin 6)
FDCLK
(Pin 7)
KBCLK
(Pin 8)
FS2
(Pin 11)
FS1
(Pin 19)
FS0
(Pin 20)
2XCPU
(Pin 17)
CPU
(Pin 18)
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
8
16
32
40
50
66.66
80*
100*
4
8
16
20
25
33.33
40*
50*
1.843
32
24
12
REFERENCE CLOCKS
REFCLK1
(Pin 13)
REFCLK2
(Pin 14)
14.318
14.318
* VDD minimum 3.15V
FrequencyTransitions
Using an Input Clock as Reference
Akey feature of the AV9155C is its ability to provide smooth,
glitch-free frequency transitions on the CPU and 2XCPU
clocks when the frequency select pins are changed. These
frequency transitions do not violate the Intel 486 specification
of less than 0.1% frequency change per clock period.
The AV9155C is designed to accept a 14.318 MHz crystal as
the input reference. With some external changes, it is possible
to use a crystal oscillator or clock input. Please see application
note AN04 for details on driving the AV9155C with a clock.
3
AV9155C
Pin Configuration
20-Pin DIP or SOIC
20-Pin DIP or SOIC
Pin Descriptions for AV9155C-23, -36
PIN
NUMBER
PIN
NAME
TYPE
DESCRIPTION
1
2
1.843/40 MHz
X2
Output
Output
Input
-
1.84 MHz (-23)/40 MHz SCSI (-36) clock output.
Crystal connection.
3
X1
Crystal connection.
4
VDD
Digital power supply (3.3V or 5.0V).
Digital ground.
5
GND
-
6
16 MHz/15 MHz
24 MHz
12 MHz
AGND
OE
Output
Output
Output
-
16 MHz (-23)/15 MHz (-36) clock output.
24 MHz floppy disk/combination I/O clock output.
12 MHz keyboard clock output.
7
8
9
Analog ground (original version).
10
11
12
13
14
15
16
17
18
19
20
Input
Input
Input
Output
Output
-
Output enable. Tristates all outputs when low. (Has internal pull-up.)
CPU clock frequency select #2. (-23 has internal pull-up.)
Power-down. Shuts off entire chip when low. (Has internal pull-up.)
14.318 MHz reference clock output.
14.318 MHz reference clock output.
Digital ground.
FS2
PD#
14.318 MHz
14.318 MHz
GND
VDD
-
Digital power supply (3.3V or 5.0V).
2X CPU clock output.
2XCPU
CPU
Output
Output
Input
Input
1X CPU clock output.
FS1
CPU clock frequency select #1. (-23 has internal pull-up.)
CPU clock frequency select #0. (-23 has internal pull-up.)
FS0
4
AV9155C
Functionality - AV9155C-23
(Using 14.318 MHz input.All frequencies in MHz.)
CLOCK#2CPUand2XCPU
PERIPHERAL CLOCKS
FS2
(Pin 11)
FS1
(Pin 19)
FS0
(Pin 20)
2XCPU
(Pin 17)
CPU
(Pin 18)
COMMCLK BUSCLK (Pin
FDCLK
(Pin 7)
KBCLK
(Pin 8)
(Pin 1)
6)
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
75*
32
60
40
50
66.66
80*
52
37.5*
16
30
20
25
33.33
40*
26
1.843
16
24
12
REFERENCE CLOCKS
REFCLK1
(Pin 13)
REFCLK2
(Pin 14)
14.318
14.318
*VDDminimum3.15V
Functionality - AV9155C-36
(Using 14.318 MHz input.All frequencies in MHz.)
CLOCK#2CPUand2XCPU
PERIPHERAL CLOCKS
SCSICLK
(Pin 1)
BUSCLK (Pin
FDCLK
(Pin 7)
KBCLK
(Pin 8)
FS2
(Pin 11)
FS1
(Pin 19)
FS0
(Pin 20)
2XCPU
(Pin 17)
CPU
(Pin 18)
6)
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
8
16
60
40
50
66.66
80*
100*
4
8
30
20
25
33.33
40*
50*
40
15
24
12
REFERENCE CLOCKS
REFCLK1
(Pin 13)
REFCLK2
(Pin 14)
14.318
14.318
*VDD minimum3.15V
5
AV9155C
Absolute Maximum Ratings
VDD referenced to GND . . . . . . . . . . . . . . . . . . . . . . 7V
Voltage on I/O pins referenced to GND. . . . . . . . . . . GND -0.5V to VDD +0.5V
Operating temperature under bias. . . . . . . . . . . . . . . . 0°C to +70°C
Power dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.5 Watts
Storage temperature . . . . . . . . . . . . . . . . . . . . . . . . . . -40°C to +150°C
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating
only and functional operation of the device at these or any other conditions above those indicated in the operational sections
of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product
reliability.
Electrical Characteristics at 5V
V
DD = 4.0 to 5.5V (5V +10%/-20%); TA=0°C to 70°C unless otherwise stated
DC Characteristics
PARAMETER
Input Low Voltage
SYMBOL
VIL
TEST CONDITIONS
VDD=5V
MIN
TYP
-
MAX
0.8
-
UNITS
V
-
2.0
2.2
-
Input High Voltage
Input High Voltage, PD#
Input Low Current
Input High Current
Output Low Voltage
VIH
VDD=5V
-
V
VIHPD
IIL
VDD=5V, for PD# input
VIN=0V (pull-up pin)
VIN=VDD
-
-
V
16
0
35
5
µA
µA
V
IIH
-5
-
VOL
VOH
IOL
IOL=8mA
0.15
3.7
32
-48
38
0.7
0.4
-
1
Output High Voltage
IOH=-25mA
2.4
15
-
V
1
Output Low Current
VOL=0.8
-
mA
mA
mA
mA
1
Output High Current
IOH
VOH=2.0V
-30
60
1.5
Supply Current
IDD
Unloaded, 66 MHz
SCLKx=000 PD#=0
-
Supply Current, Power-down
IDDPD
-
Output Frequency Change
over Supply and
Temperature
With respect to typical
frequency
FD
-
0.002
0.01
%
1
1
Short circuit current
ISC
CI
Each output clock
Except X1, X2
Pins X1, X2
25
-
40
-
-
10
-
mA
pF
1
Input Capacitance
1
Load Capacitance
CL
Rpu
-
20
350
pF
Pull-up Resistor 1
at VIN=VDD-1V
120
700
k ohm
Notes:
1 Parameter is guaranteed by design and characterization, not subject to production testing.
6
AV9155C
Electrical Characteristics at 5V
VDD = 4.0 to 5.5V (5V +10%/-20%); TA=0°C to 70°C unless otherwise stated
AC Characteristics
PARAMETER
Input Clock Rise Time 1
SYMBOL
TEST CONDITIONS
MIN
TYP
MAX
UNITS
ns
tICr
tICf
tr
-
-
-
-
-
20
20
2
1
Input Clock Fall Time
ns
1
Output Rise time
25pF load, 0.8 to 2.0V
1.5
ns
25pF load, 20% to 80%
VDD
1
Rise time
tr
tf
tf
-
-
-
2.0
1.0
1.3
4.0
2.0
3.0
ns
ns
ns
1
Output Fall time
25pF load, 2.0 to 0.8V
25pF load, 80% to 20%
VDD
Fall time 1
1
Duty cycle
dt
dt
25pF load at 1.4V
25pF load at 1.4V
45/55
36
48/52
43
55/45
50
%
%
Duty cycle,1 reference clocks
Jitter, one sigma 1 , 20 to 50
MHz clocks 1 on CPU and 40
to 100 MHz on 2XCPU
Jitter, one sigma 1 , fixed
clock & clocks below 20
MHz on CPU, below 40 MHz
on 2XCPU
Jitter, absolute 1 , 20 to 50
MHz clocks 1 on CPU and 40
to 100 MHz on 2XCPU
Jitter, absolute 1 , fixed clock
& clocks below 20 MHz on
CPU, below 40 MHz on
2XCPU
tjls1
10,000 cycles
10,000 cycles
10,000 cycles
10,000 cycles
-
0.8
0.8
2.0
2.0
2.0
2.0
4.0
%
%
%
%
tjls2
-
tjab1
tjab2
-4.0
-5.0
5.0
32
Input Frequency 1
fin
2
14.318
220
MHz
MHz
Maximum Output
Frequency 1
fout
at 2XCPU
100
Clock skew between CPU and
2XCPU outputs 1
Tsk
-
140
400
ps
1
Power-up Time
ttPO
tft
to 66 MHz
-
-
-
-
8
15
12
ms
ms
ms
ms
1
Frequency Transition Time
from 8 to 66.66 MH
from 32 to 80 MHz
from 80 to 32 MHz
6.5
1.8
2.5
3.2
5.0
Notes:
1 Parameter is guaranteed by design and characterization, not subject to production testing.
7
AV9155C
Electrical Characteristics at 3.3V
VDD =3.0V to 3.7V, TA=0°C to 70°C unless otherwise stated
DC Characteristics
TEST CONDITIONS
VDD=3.3V
PARAMETER
Input Low Voltage
SYMBOL
VIL
MIN
TYP
MAX
UNITS
V
-
-
0.2VDD
Input High Voltage
Input High Voltage, PD#
Input Low Current
Input High Current
Output Low Voltage
VIH
VDD=3.3V
0.7VDD
-
-
V
VIHPD
IIL
VDD=3.3V, for PD# input
VIN=0V (pull-up pin)
VIN=VDD
2.2
-
-
-
V
11
0
25
µA
µA
V
IIH
-5
-
5
VOL
VOH
IOL
IOL=4mA
0.05VDD
0.94VDD
22
0.1VDD
1
Output High Voltage
IOH=-3.5mA
-
-
-
V
1
Output Low Current
VOL=0.2VDD
12
-
mA
mA
mA
mA
1
Output High Current
IOH
VOH=0.7VDD
Unloaded, 66.6 MHz
SCLKx=000 PD#=0
-11
-6.5
45
0.5
Supply Current
IDD
-
28
Supply Current, Power-down
IDDPD
-
0.25
Output Frequency Change
over Supply and
Temperature
With respect to typical
frequency
FD
-
0.002
0.01
%
1
1
Short circuit current
ISC
CI
Each output clock
Except X1, X2
Pins X1, X2
20
-
30
-
-
10
-
mA
pF
1
Input Capacitance
1
Load Capacitance
CL
Rpu
-
20
330
pF
Pull-up Resistor 1
at VIN=VDD-1V
120
650
k ohm
Notes:
1 Parameter is guaranteed by design and characterization, not subject to production testing.
8
AV9155C
Electrical Characteristics at 3.3V
VDD = +3.3V±10%, TA=0°C to 70°C unless otherwise stated
AC Characteristics
PARAMETER
Input Clock Rise Time 1
SYMBOL
tICr
TEST CONDITIONS
MIN
TYP
MAX
UNITS
ns
-
-
-
-
20
20
1
Input Clock Fall Time
tICf
ns
25pF load, 20% to 80%
VDD
Rise time 1
Fall time 1
tr
tf
-
-
3.0
1.8
4.0
2.5
ns
ns
25pF load, 80% to 20%
VDD
1
Duty cycle
dt
dt
25pF load at 50% VDD
25pF load at 50% VDD
10,000 cycles
40
33
-
48
36
60
67
2.5
5.0
32
-
%
%
Duty cycle,1 reference clocks
Jitter, one sigma 1
tjls1
tjab1
fin
0.8
%
1
Jitter, absolute
Input Frequency 1
Maximum Output Frequency 1,2
10,000 cycles
-5.0
2
2.0
%
14.318
140
Mhz
MHz
fout
at 2XCPU
7
Clock skew between CPU and
2XCPU outputs 1
Tsk
100
220
500
ps
Power-up Time 1
ttPO
tft
to 66 MHz
-
-
6
6
12
12
ms
ms
1
Frequency Transition Time
from 8 to 50.0 MHz
Notes:
1 Parameter is guaranteed by design and characterization, not subject to production testing.
2 Output frequencies on 2XCPU of 80 or 100 MHz require minimum VDD of 3.15V (3.3 -5%).
9
AV9155C
Actual Output Frequencies
(Using 14.318 MHz input. All frequencies in MHz.)
AV9155C-01 and AV9155C-02
CLOCK#2 CPU and 2XCPU
AV9155C-23
CPU CLOCK
FS2
(Pin 11)
FS1
(Pin 19)
FS0
(Pin 20)
2XCPU
(Pin 17)
CPU
(Pin 18)
FS2
(Pin 11)
FS1
(Pin 19)
FS0
(Pin 20)
2XCPU
(Pin 17)
CPU
(Pin 18)
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
7.50
15.51
32.22
40.09
50.11
66.82
80.18
100.23
3.75
7.76
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
75.170
31.940
60.136
40.090
50.113
66.476
80.181
51.903
37.585*
15.970
30.068
20.045
25.057
33.238
40.091
25.952
16.11
20.05
25.06
33.41
40.09
50.11
PERIPHERAL CLOCKS
PERIPHERAL CLOCKS
COMMCLK
(Pin 1)
BUSCLK (Pin
6)
FDCLK
(Pin 7)
KBCLK
(Pin 8)
COMMCLK
(Pin 1)
BUSCLK
(Pin 6)
FDCLK
(Pin 7)
KBCLK
(Pin 8)
1.846
32.01 or 16.00
24.00
12.00
1.846
16.00
24.00
12.00
AV9155C-36
CPU CLOCK
FS2
FS1
FS0
2XCPU
CPU
(Pin 11)
(Pin 19)
(Pin 20)
(Pin 17)
(Pin 18)
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
8.054
16.002
59.875
39.886
50.113
66.476
80.181
100.226
4.027
8.001
29.936
19.943
25.057
33.238
40.091
50.113
PERIPHERAL CLOCKS
COMMCLK
(Pin 1)
BUSCLK
(Pin 7)
FDCLK
(Pin 6)
KBCLK
(Pin 8)
40.00
15.00
24.00
12.00
10
AV9155C
AV9155C Recommended External Circuit
Notes:
1. ICS recommends the use of an isolated ground plane for the AV9155C. All grounds shown on this drawing should be
connected to this ground plane. This ground plane should be connected to the system ground plane at a single point. Please
refer to AV9155C Board Layout Diagram.
2. A single power supply connection for all VDD lines at the 2.2µF decoupling capacitor is recommended to reduce interaction
of analog and digital circuits. The 0.1µF decoupling capacitors should be located as close to each VDD pin as possible.
3. A 33Ω series termination resistor should be used on any clock output which drives more than one load or drives a long trace
(more than about two inches), especially when using high frequencies (>50 MHz). This termination resistor is put in series
with the clock output line close to the clock output. It helps improve jitter performance and reduce EMI by damping standing
waves caused by impedance mismatches in the output clock circuit trace.
4. The ferrite bead does not enhance the performance of the AV9155C, but will reduce EMI radiation from the VDD line.
11
AV9155C
AV9155C Recommended Board Layout
This is the recommended layout for the AV9155C to maximize clock performance. Shown are the power and ground
connections, the ground plane, and the input/output traces.
Use of the isolated ground plane and power connection, as shown, will prevent stray high frequency ground and system noise
from propagating through the device. When compared to using the system ground and power planes, this technique will
minimize output clock jitter. The isolated ground plane should be connected to the system ground plane at one point, near the
2.2µF decoupling cap. For lowest jitter performance, this isolated ground plane should be kept away from clock output pins
and traces. Keeping the isolated ground plane area as small as possible will minimize EMI radiation. Use a sufficient gap
between the isolated ground plane and system ground plane to prevent AC coupling. The ferrite bead in the VDD line optional,
but will help reduce EMI.
The traces to distribute the output clocks should be over a system ground or power supply plane. The trace width should be about
two times the thickness of the PC board between the trace and the underlying plane. These guidelines help minimize clock jitter
and EMI radiation. The traces to distribute power should be as wide as possible.
12
AV9155C
20-Pin DIP Package
Ordering Information
AV9155C-02CN20,
AV9155C-23CN20, AV9155C-36CN20
Example:
ICS XXXX-PPP M X#W
Lead Count & Package Width
Lead Count=1, 2 or 3 digits
W=.3” SOIC or .6” DIP; None=Standard Width
Package Type
N=DIP(Plastic#)
T&R=Tape and Reel
Pattern Number (2 or 3 digit number for parts with ROM code patterns)
Device Type (consists of 3 or 4 digit numbers)
Prefix
ICS,AV=Standard Device
Notes:
Tape and reel packaging should be ordered with the suffix T&R. For instance, if the -01 in DIP and tape & reel is required,
order the part as AV9155C-01CN20T&R.
13
AV9155C
LEAD COUNT
DIMENSION L
14L
16L
18L
20L
24L
28L
32L
0.354
0.404
0.454
0.504
0.604
0.704
0.804
Ordering Information
AV9155C-01CW20, AV9155C-02CM20,
AV9155C-23CM20, AV9155C-36CM20
Example:
ICS XXXX-PPP M X#W
Lead Count & Package Width
Lead Count=1, 2 or 3 digits
W=.3” SOIC or .6” DIP; None=Standard Width
Package Type
W=SOIC
T&R=Tape and Reel
Pattern Number (2 or 3 digit number for parts with ROM code patterns)
Device Type (consists of 3 or 4 digit numbers)
Prefix
ICS, AV=Standard Device
14
相关型号:
SI9130DB
5- and 3.3-V Step-Down Synchronous ConvertersWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135LG-T1
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135LG-T1-E3
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135_11
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9136_11
Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130CG-T1-E3
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130LG-T1-E3
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130_11
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137DB
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137LG
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9122E
500-kHz Half-Bridge DC/DC Controller with Integrated Secondary Synchronous Rectification DriversWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
©2020 ICPDF网 联系我们和版权申明