ICS844251I-15 [ICSI]
FEMTOCLOCKS? CRYSTAL-TO-LVDS CLOCK GENERATOR; FEMTOCLOCKS ™ CRYSTAL - TO- LVDS时钟发生器型号: | ICS844251I-15 |
厂家: | INTEGRATED CIRCUIT SOLUTION INC |
描述: | FEMTOCLOCKS? CRYSTAL-TO-LVDS CLOCK GENERATOR |
文件: | 总11页 (文件大小:185K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
PRELIMINARY
ICS844251I-15
Integrated
Circuit
Systems, Inc.
FEMTOCLOCKS™ CRYSTAL-TO-LVDS
CLOCK GENERATOR
GENERAL DESCRIPTION
FEATURES
The ICS844251I-15 is an Ethernet Clock • One Differential LVDS output
ICS
HiPerClockS™
Generator and a member of the HiPerClocksTM
family of high performance devices from ICS.
The ICS844251I-15 uses an 18pF parallel
resonant crystal over the range of 23.2MHz -
• Crystal oscillator interface, 18pF parallel resonant crystal
(23.2MHz - 30MHz)
• Output frequency ranges: 116MHz - 150MHz and
580MHz - 750MHz
30MHz. For Ethernet applications, a 25MHz crystal is
used. The device has excellent <1ps phase jitter
performance, over the 1.875MHz - 20MHz integration
range. The ICS844251I-15 is packaged in a small 8-pin
TSSOP, making it ideal for use in systems with limited
board space.
• VCO range: 580MHz - 750MHz
• RMS phase jitter @ 125MHz, using a 25MHz crystal
(1.875MHz - 20MHz): 0.46ps (typical)
• 3.3V or 2.5V operating supply
• -40°C to 85°C ambient operating temperature
• Available in both standard and lead-free RoHS-compliant
packages
COMMON CONFIGURATION TABLE
Inputs
Multiplication Value Output Frequency
Crystal Frequency (MHz) FREQ_SEL
M
N
M/N
(MHz)
25
1
1
0
0
25
1
25
625
26.667
25
25
25
25
1
5
5
25
5
666.67
125
26.667
5
133.33
BLOCK DIAGRAM
PIN ASSIGNMENT
Pulldown
FREQ_SEL
VDDA
VDD
1
2
3
4
8
7
6
5
GND
Q
XTAL_OUT
XTAL_IN
nQ
FREQ_SEL
N
÷1
÷5
XTAL_IN
OSC
XTAL_OUT
VCO
Q
nQ
Phase
Detector
FREQ_SEL
0
1
580MHz - 750MHz
ICS844251I-15
8-Lead TSSOP
4.4mm x 3.0mm x 0.925mm
package body
M = ÷25 (fixed)
G Package
TopView
The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on
initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications
without notice.
844251BGI-15
www.icst.com/products/hiperclocks.html
REV.A NOVEMBER 23, 2005
1
PRELIMINARY
ICS844251I-15
Integrated
Circuit
Systems, Inc.
FEMTOCLOCKS™ CRYSTAL-TO-LVDS
CLOCK GENERATOR
TABLE 1. PIN DESCRIPTIONS
Number
Name
VDDA
Type
Description
1
2
Power
Power
Analog supply pin.
GND
Power supply ground.
XTAL_OUT,
XTAL_IN
Crystal oscillator interface. XTAL_IN is the input,
XTAL_OUT is the output.
3, 4
Input
5
6, 7
8
FREQ_SEL
nQ, Q
Input
Output
Power
Pulldown Frequency select pin. LVCMOS/LVTTL interface levels.
Differential clock outputs. LVDS interface levels.
Power supply pin.
VDD
NOTE: Pullup refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.
TABLE 2. PIN CHARACTERISTICS
Symbol Parameter
Test Conditions
Minimum
Typical Maximum Units
CIN
Input Capacitance
4
pF
RPULLDOWN Input Pulldown Resistor
51
kΩ
844251BGI-15
www.icst.com/products/hiperclocks.html
REV.A NOVEMBER 23, 2005
2
PRELIMINARY
ICS844251I-15
Integrated
Circuit
Systems, Inc.
FEMTOCLOCKS™ CRYSTAL-TO-LVDS
CLOCK GENERATOR
ABSOLUTE MAXIMUM RATINGS
SupplyVoltage, V
4.6V
NOTE: Stresses beyond those listed under Absolute
Maximum Ratings may cause permanent damage to the
device.These ratings are stress specifications only.Functional
operation of product at these conditions or any conditions be-
yond those listed in the DC Characteristics or AC Character-
istics is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect product reliability.
DD
Inputs, V
-0.5V to VDD + 0.5V
I
Outputs, IO (LVDS)
Continuous Current
Surge Current
10mA
15mA
PackageThermal Impedance, θ
101.7°C/W (0 mps)
-65°C to 150°C
JA
StorageTemperature, T
STG
TABLE 3A. POWER SUPPLY DC CHARACTERISTICS, VDD = VDDA = 3.3V 5ꢀ, TA = -40°C TO 85°C
Symbol Parameter
Test Conditions
Minimum
3.135
Typical
3.3
Maximum Units
VDD
VDDA
IDD
Power Supply Voltage
3.465
3.465
V
Analog Supply Voltage
Power Supply Current
Analog Supply Current
3.135
3.3
V
100
8
mA
mA
IDDA
TABLE 3B. POWER SUPPLY DC CHARACTERISTICS, VDD = VDDA = 2.5V 5ꢀ, TA = -40°C TO 85°C
Symbol Parameter
Test Conditions
Minimum
2.375
Typical
2.5
Maximum Units
VDD
VDDA
IDD
Power Supply Voltage
2.625
2.625
V
Analog Supply Voltage
Power Supply Current
Analog Supply Current
2.375
2.5
V
95
mA
mA
IDDA
8
TABLE 3C. LVCMOS/LVTTL DC CHARACTERISTICS, VDD = VDDA = 3.3V 5ꢀ OR 2.5V 5ꢀ, TA = -40°C TO 85°C
Symbol Parameter Test Conditions Minimum Typical Maximum Units
DD = 3.3V
VDD = 2.5V
DD = 3.3V
V
2
VDD + 0.3
VDD + 0.3
0.8
V
V
VIH
VIL
Input High Voltage
1.7
-0.3
-0.3
V
V
Input Low Voltage
VDD = 2.5V
0.7
V
IIH
IIL
Input High Current
Input Low Current
VDD = VIN = 3.465V or 2.625V
VDD = 3.465V or 2.625V, VIN = 0V
150
µA
µA
-5
844251BGI-15
www.icst.com/products/hiperclocks.html
REV.A NOVEMBER 23, 2005
3
PRELIMINARY
ICS844251I-15
Integrated
Circuit
Systems, Inc.
FEMTOCLOCKS™ CRYSTAL-TO-LVDS
CLOCK GENERATOR
TABLE 3D. LVDS DC CHARACTERISTICS, VDD = VDDA = 3.3V 5ꢀ, TA = -40°C TO 85°C
Symbol Parameter Test Conditions Minimum
Typical
400
Maximum Units
VOD
Differential Output Voltage
mV
mV
V
Δ VOD
VOS
VOD Magnitude Change
Offset Voltage
TBD
1.4
Δ VOS
VOS Magnitude Change
TBD
mV
TABLE 3E. LVDS DC CHARACTERISTICS, VDD =VDDA = 2.5V 5ꢀ, TA = -40°C TO 85°C
Symbol Parameter
Test Conditions
Minimum
Typical
400
Maximum Units
VOD
Differential Output Voltage
mV
mV
V
Δ VOD
VOS
VOD Magnitude Change
Offset Voltage
TBD
1.15
Δ VOS
VOS Magnitude Change
TBD
mV
TABLE 4. CRYSTAL CHARACTERISTICS
Parameter
Test Conditions
Minimum
Typical Maximum Units
Fundamental
Mode of Oscillation
Frequency
23.2
30
50
7
MHz
Ω
Equivalent Series Resistance (ESR)
Shunt Capacitance
Drive Level
pF
1
mW
TABLE 5A. AC CHARACTERISTICS, VDD = VDDA = 3.3V 5ꢀ, TA = -40°C TO 85°C
Symbol Parameter
Test Conditions
f_SEL = 0
Minimum Typical Maximum Units
116
580
150
750
MHz
MHz
fOUT
Output Frequency
f_SEL = 1
125MHz @ Integration Range:
1.875MHz - 20MHz
625MHz @ Integration Range:
1.875MHz - 20MHz
0.46
0.35
ps
ps
RMS Phase Jitter ( Random);
NOTE 1
tjit(Ø)
tR / tF
odc
Output Rise/Fall Time
Output Duty Cycle
20ꢀ to 80ꢀ
300
50
ps
ꢀ
NOTE 1: Please refer to the Phase Noise Plots following this section.
TABLE 5B. AC CHARACTERISTICS, VDD =VDDA = 2.5V 5ꢀ, TA = -40°C TO 85°C
Symbol Parameter
Test Conditions
f_SEL = 0
Minimum Typical Maximum Units
116
580
150
750
MHz
MHz
fOUT
Output Frequency
f_SEL = 1
125MHz @ Integration Range:
1.875MHz - 20MHz
625MHz @ Integration Range:
1.875MHz - 20MHz
0.46
0.35
ps
ps
RMS Phase Jitter ( Random);
NOTE 1
tjit(Ø)
tR / tF
odc
Output Rise/Fall Time
Output Duty Cycle
20ꢀ to 80ꢀ
300
50
ps
ꢀ
NOTE 1: Please refer to the Phase Noise Plots following this section.
844251BGI-15
www.icst.com/products/hiperclocks.html
REV.A NOVEMBER 23, 2005
4
PRELIMINARY
ICS844251I-15
Integrated
Circuit
Systems, Inc.
FEMTOCLOCKS™ CRYSTAL-TO-LVDS
CLOCK GENERATOR
TYPICAL PHASE NOISE AT 125MHZ @ 3.3V
0
-10
Ethernet Filter
-20
-30
-40
125MHz
RMS Phase Jitter (Random)
-50
1.875MHz to 20MHz = 0.46ps (typical)
-60
-70
-80
-90
-100
-110
-120
-130
-140
-150
-160
-170
-180
Raw Phase Noise Data
Phase Noise Result by adding
Ethernet Filter to raw data
-190
100
1k
10k
100k
1M
10M
100M
OFFSET FREQUENCY (HZ)
TYPICAL PHASE NOISE AT 625MHZ @ 3.3V
0
-10
-20
-30
-40
Ethernet Filter
625MHz
RMS Phase Jitter (Random)
1.875MHz to 20MHz = 0.35ps (typical)
-50
-60
-70
-80
Raw Phase Noise Data
-90
-100
-110
-120
-130
-140
-150
-160
-170
-180
Phase Noise Result by adding
Ethernet Filter to raw data
-190
100
1k
10k
100k
1M
10M
100M
OFFSET FREQUENCY (HZ)
844251BGI-15
www.icst.com/products/hiperclocks.html
REV.A NOVEMBER 23, 2005
5
PRELIMINARY
ICS844251I-15
Integrated
Circuit
Systems, Inc.
FEMTOCLOCKS™ CRYSTAL-TO-LVDS
CLOCK GENERATOR
PARAMETER MEASUREMENT INFORMATION
SCOPE
SCOPE
Qx
Qx
2.5V 5ꢀ
3.3V 5ꢀ
POWER SUPPLY
+
POWER SUPPLY
+
LVDS
LVDS
Float GND
-
Float GND
-
nQx
nQx
LVDS 3.3V OUTPUT LOAD AC TEST CIRCUIT
LVDS 2.5V OUTPUT LOAD AC TEST CIRCUIT
nQ
80ꢀ
tF
80ꢀ
tR
Q
VSWING
20ꢀ
tPW
Clock
Outputs
20ꢀ
tPERIOD
tPW
tPERIOD
odc =
x 100ꢀ
OUTPUT RISE/FALL TIME
OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD
Phase Noise Plot
V
DD
out
out
➤
DC Input
LVDS
Phase Noise Mask
VOS/Δ VOS
Offset Frequency
➤
f1
f2
RMS Jitter = Area Under the Masked Phase Noise Plot
OFFSET VOLTAGE SETUP
RMS PHASE JITTER
V
DD
➤
out
out
LVDS
DC Input
100
V
OD/Δ VOD
➤
DIFFERENTIAL OUTPUT VOLTAGE SETUP
844251BGI-15
www.icst.com/products/hiperclocks.html
REV.A NOVEMBER 23, 2005
6
PRELIMINARY
ICS844251I-15
Integrated
Circuit
Systems, Inc.
FEMTOCLOCKS™ CRYSTAL-TO-LVDS
CLOCK GENERATOR
APPLICATION INFORMATION
POWER SUPPLY FILTERING TECHNIQUES
As in any high speed analog circuitry, the power supply pins
are vulnerable to random noise.The ICS844251I-15 provides
separate power supplies to isolate any high switching
noise from the outputs to the internal PLL.VDD and VDDA should
be individually connected to the power supply
plane through vias, and bypass capacitors should be
used for each pin. To achieve optimum jitter performance,
power supply isolation is required. Figure 1 illustrates how
a 10Ω resistor along with a 10μF and a .01μF bypass
capacitor should be connected to each VDDA pin. The 10Ω
resistor can also be replaced by a ferrite bead.
3.3V or 2.5V
VDD
.01μF
.01μF
10Ω
VDDA
10μF
FIGURE 1. POWER SUPPLY FILTERING
CRYSTAL INPUT INTERFACE
The ICS844251I-15 has been characterized with 18pF parallel resonant crystal and were chosen to minimize the ppm error.
resonant crystals. The capacitor values, C1 and C2, shown in The optimum C1 and C2 values can be slightly adjusted for dif-
Figure 2 below were determined using a 25MHz, 18pF parallel ferent board layouts.
XTAL_IN
C1
X1
Crystal
XTAL_OUT
C2
Figure 2. CRYSTAL INPUt INTERFACE
844251BGI-15
www.icst.com/products/hiperclocks.html
REV.A NOVEMBER 23, 2005
7
PRELIMINARY
ICS844251I-15
Integrated
Circuit
Systems, Inc.
FEMTOCLOCKS™ CRYSTAL-TO-LVDS
CLOCK GENERATOR
3.3V, 2.5V LVDS DRIVER TERMINATION
A general LVDS interface is shown in Figure 3. In a 100Ω require a matched load termination of 100Ω across near
differential transmission line environment, LVDS drivers the receiver input.
2.5V or 3.3V
VDD
LVDS_Driv er
+
R1
100
-
100 Ohm Differential Transmission Line
FIGURE 3. TYPICAL LVDS DRIVER TERMINATION
844251BGI-15
www.icst.com/products/hiperclocks.html
REV.A NOVEMBER 23, 2005
8
PRELIMINARY
ICS844251I-15
Integrated
Circuit
Systems, Inc.
FEMTOCLOCKS™ CRYSTAL-TO-LVDS
CLOCK GENERATOR
RELIABILITY INFORMATION
TABLE 6. θJAVS. AIR FLOW TABLE FOR 8 LEAD TSSOP
θJA byVelocity (Meters per Second)
0
1
2.5
89.8°C/W
Multi-Layer PCB, JEDEC Standard Test Boards
101.7°C/W
90.5°C/W
TRANSISTOR COUNT
The transistor count for ICS844251I-15 is: 2398
844251BGI-15
www.icst.com/products/hiperclocks.html
REV.A NOVEMBER 23, 2005
9
PRELIMINARY
ICS844251I-15
Integrated
Circuit
Systems, Inc.
FEMTOCLOCKS™ CRYSTAL-TO-LVDS
CLOCK GENERATOR
PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP
TABLE 7. PACKAGE DIMENSIONS
Millimeters
Minimum Maximum
SYMBOL
N
A
8
--
1.20
0.15
1.05
0.30
0.20
3.10
A1
A2
b
0.05
0.80
0.19
0.09
2.90
c
D
E
6.40 BASIC
0.65 BASIC
E1
e
4.30
4.50
L
0.45
0°
0.75
8°
α
aaa
--
0.10
Reference Document: JEDEC Publication 95, MO-153
844251BGI-15
www.icst.com/products/hiperclocks.html
REV.A NOVEMBER 23, 2005
10
PRELIMINARY
ICS844251I-15
Integrated
Circuit
Systems, Inc.
FEMTOCLOCKS™ CRYSTAL-TO-LVDS
CLOCK GENERATOR
TABLE 8. ORDERING INFORMATION
Part/Order Number
ICS844251BGI-15
Marking
4BI15
4BI15
TBD
Package
Shipping Packaging
tube
Temperature
-40°C to 85°C
-40°C to 85°C
-40°C to 85°C
-40°C to 85°C
8 Lead TSSOP
ICS844251BGI-15T
ICS844251BGI-15LF
ICS844251BGI-15LFT
8 Lead TSSOP
2500 tape & reel
tube
8 Lead "Lead-Free" TSSOP
8 Lead "Lead-Free" TSSOP
TBD
2500 tape & reel
NOTE: Parts thar are ordered with an "LF" suffix to the part number are the Pb-Free configuraiton and are RoHS compliant.
The aforementioned trademarks, HiPerClockS and FemtoClocks are trademarks of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries.
While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use
or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use
in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not
recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product
for use in life support devices or critical medical instruments.
844251BGI-15
www.icst.com/products/hiperclocks.html
REV.A NOVEMBER 23, 2005
11
相关型号:
ICS844252AG-04LF
Clock Generator, 187.5MHz, PDSO16, 4.40 X 5 MM, 0.92 MM HEIGHT, ROHS COMPLIANT, MO-153, TSSOP-16
IDT
ICS844256AG
Clock Generator, 622.08MHz, PDSO24, 4.40 X 7.80 MM, 0.92 MM HEIGHT, MO-153, TSSOP-24
IDT
©2020 ICPDF网 联系我们和版权申明