ICS544MI-01T [IDT]
Clock Generator, 0.032768MHz, CMOS, PDSO8, 0.150 INCH, SOIC-8;型号: | ICS544MI-01T |
厂家: | INTEGRATED DEVICE TECHNOLOGY |
描述: | Clock Generator, 0.032768MHz, CMOS, PDSO8, 0.150 INCH, SOIC-8 时钟 光电二极管 外围集成电路 晶体 |
文件: | 总7页 (文件大小:99K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
P R E L I M I N A R Y I N F O R M A T I O N
ICS544-01
Clock Divider
Description
Features
The ICS544-01 is crystal oscillator module IC with
divide by 512 frequency output. It employs a 16.777216
MHz fundamental frequency crystal source oscillator to
generate 32.768 kHz output crystal oscillator output. In
addition a divide by 256, 64 and 32 options also
provided through select pins. The chip has an OE pin
that tri-states the output and stops the oscillator
circuits.
• Packaged in 8-pin SOIC or die
• Available in Pb-free package
• ICS’ lowest cost clock divider
• Easy to use with other generators and buffers
• Input clock frequency up to 156 MHz
• Output clock duty cycle of 45/55
• Output Enable
• Advanced, low-power CMOS process
• Operating voltage of 2.25 V to 3.6 V
• Does not degrade phase noise - no PLL
• Available in industrial temperature range
The ICS544-01 is a member of ICS’ ClockBlocksTM
family of clock building blocks. See the ICS541 and
ICS542 for other clock dividers, and the ICS501, 502,
511, 512, and 525 for clock multipliers.
Block Diagram
VDD
S1, S0 (1:0)
Divider and
Selection
CLK1
Circuitry
/32, /64
/256, /512,
X1/ICLK
16.777216
MHz clock
or crystal
input
X2
Optional tuning
capacitors
OE
GND
MDS 544M-01 A
1
Revision 041505
Integrated Circuit Systems, Inc. ● 525 Race Street, San Jose, CA 95126 ● tel (408) 297-1201 ● www.icst.com
P R E L I M I N A R Y I N F O R M A T I O N
ICS544-01
Clock Divider
Pin Assignment
Clock Divider Table
X1/ICLK
X2
8
7
6
5
S1 S0
CLK
1
2
3
4
S1
0
0
1
1
0
1
0
1
Input/32
Input/64
Input/256
Input/512
VDD
OE
GND
S0
CLK
0 = connect directly to ground
1 = connect directly to VDD
8-pin (150 mil) SOIC
Pin Descriptions
Pin
Number
Pin
Pin
Type
Pin Description
Name
X1/ICLK
X2
1
2
3
XI
Crystal or Clock input.
Xo
Connect to crystal for crystal input and leave open for clock input.
Connect to ground.
GND
Power
Select 0 for output clock. Connect to GND or VDD, per divider table above.
Internal pull-up resistor.
4
5
6
7
8
S0
CLK
OE
Input
Output Clock output per table above.
Output Enable.Tri-states output clock when low. Also shuts down the oscillator
circuit. Internal pull-up resistor. OE=1 normal operation.
Input
Power
Input
VDD
S1
Connect to 2.25 V to 3.6 V.
Select 1 for output clock. Connect to GND or VDD, per divider table above.
Internal pull-up resistor.
External Components
Series Termination Resistor
Decoupling Capacitor
Clock output traces over one inch should use series
termination. To series terminate a 50Ω trace (a
commonly used trace impedance), place a 33Ω resistor
in series with the clock line, as close to the clock output
pin as possible. The nominal impedance of the clock
output is 20Ω.
As with any high-performance mixed-signal IC, the
ICS544-01 must be isolated from system power supply
noise to perform optimally.
A decoupling capacitor of 0.01µF must be connected
between VDD and the PCB ground plane.
On chip capacitors- Crystal capacitors should be
connected from pins X1 to ground and X2 to ground to
optimize the initial accuracy. The value (in pf) of these
PCB Layout Recommendations
For optimum device performance and lowest output
phase noise, the following guidelines should be
observed.
crystal caps equal (C -12)*2 in this equation,
L
C =crystal load capacitance in pf. For example, for a
L
crystal with a 16 pF load cap, each external crystal cap
would be 8 pF. [(16-12)x2]=8.
1) The 0.01µF decoupling capacitor should be mounted
on the component side of the board as close to the
MDS 544M-01 A
2
Revision 041505
Integrated Circuit Systems, Inc. ● 525 Race Street, San Jose, CA 95126 ● tel (408) 297-1201 ● www.icst.com
P R E L I M I N A R Y I N F O R M A T I O N
ICS544-01
Clock Divider
VDD pin as possible. No vias should be used between
decoupling capacitor and VDD pin. The PCB trace to
VDD pin should be kept as short as possible, as should
the PCB trace to the ground via. Distance of the ferrite
bead and bulk decoupling from the device is less
critical.
3) An optimum layout is one with all components on the
same side of the board, minimizing vias through other
signal layers (the ferrite bead and bulk decoupling
capacitor can be mounted on the back). Other signal
traces should be routed away from the ICS544-01. This
includes signal traces just underneath the device, or on
layers adjacent to the ground plane layer used by the
device.
2) To minimize EMI, the 33Ω series termination resistor
(if needed) should be placed close to the clock output.
Absolute Maximum Ratings
Stresses above the ratings listed below can cause permanent damage to the ICS544-01. These ratings,
which are standard values for ICS commercially rated parts, are stress ratings only. Functional operation of
the device at these or any other conditions above those indicated in the operational sections of the
specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can
affect product reliability. Electrical parameters are guaranteed only over the recommended operating
temperature range.
Item
Rating
Supply Voltage, VDD
All Inputs and Outputs
7 V
-0.5 V to VDD+0.5 V
0 to +70°C
-65 to +150°C
125°C
Ambient Operating Temperature
Storage Temperature
Junction Temperature
Soldering Temperature
260°C
Recommended Operation Conditions
Parameter
Min.
Typ.
Max.
+85
3.6
Units
°C
Ambient Operating Temperature
Power Supply Voltage (measured in respect to GND)
-40
2.25
V
MDS 544M-01 A
3
Revision 041505
Integrated Circuit Systems, Inc. ● 525 Race Street, San Jose, CA 95126 ● tel (408) 297-1201 ● www.icst.com
P R E L I M I N A R Y I N F O R M A T I O N
ICS544-01
Clock Divider
DC Electrical Characteristics
Unless stated otherwise, VDD = 2.25 V to 3.6 V, C =15 pf 5ꢀ, Ambient Temperature -40°C to +70°C
L
Parameter
Operating Voltage
Symbol
Conditions
Min.
2.25
Typ.
Max.
Units
V
VDD
3.6
Input High Voltage
V
S0, S1, OE, ICLK
S0, S1, OE, ICLK
0.7VDD
V
IH
Input Low Voltage
V
0.3VDD
V
IL
Output High Voltage
Output Low Voltage
Operating Supply Current
Operating Supply Current
Standby Current
V
I
I
= -2 mA
= 2 mA
VDD-0.4 VDD-0.15
V
OH
OH
OL
V
0.15
0.3
0.4
0.6
1
V
OL
DD
DD
I
I
VDD =2.25 V - 2.75 V
VDD= 2.75 V - 3.6 V
OE=0
mA
mA
ua
mA
pF
Ω
0.5
I
10
SB
OS
Short Circuit Current
Input Capacitance
I
40
4
C
Z
S0, S1, OE
at VDD/2
IN
O
Nominal Output Impedance
Internal Pull-up Resistor
20
Rpup
TBD
kΩ
AC Electrical Characteristics
Unless stated otherwise, VDD = 2.25 V to 3.6 V 5ꢀ, C =15 pf 5ꢀ, Ambient Temperature -40°C to +70°C
L
Parameter
Input Frequency, clock input
Output Rise Time
Symbol
Conditions
Min.
Typ.
Max.
156
1
Units
MHz
us
VDD = 3.3 V
0
t
0.1VDD to 0.9VDD
0.9VDD to 0.1VDD
at VDD/2
0.2
0.2
OR
Output Fall Time
t
1
us
OF
Duty Cycle
45
49 to 51
55
2
%
Output Enable Delay Time
t
OE going high to CLK
output valid
us
OE
Output Disable Delay Time
t
OE going low to CLK
output invalid
2
us
OD
Thermal Characteristics
Parameter
Symbol
Conditions
Min.
Typ. Max. Units
Thermal Resistance Junction to
Ambient
θ
θ
θ
θ
Still air
150
140
120
40
°C/W
°C/W
°C/W
°C/W
JA
JA
JA
JC
1 m/s air flow
3 m/s air flow
Thermal Resistance Junction to Case
MDS 544M-01 A
4
Revision 041505
Integrated Circuit Systems, Inc. ● 525 Race Street, San Jose, CA 95126 ● tel (408) 297-1201 ● www.icst.com
P R E L I M I N A R Y I N F O R M A T I O N
ICS544-01
Clock Divider
Marking Diagram (ICS554M-01)
Marking Diagram (ICS554M-01LF)
8
5
8
5
554M01LF
######
YYWW
554M-01
######
YYWW
1
4
1
4
Marking Diagram (ICS554MI-01)
Marking Diagram (ICS554MI-01LF)
8
5
8
5
554MI-01
######
YYWW
554MI01L
######
YYWW
1
4
1
4
Notes:
1. ###### is the lot number.
2. YYWW is the last two digits of the year and week that the part was assembled.
3. “LF” denotes Pb (lead) free package.
4. “I” denotes industrial temperature range.
5. Bottom Marking: (origin)
Origin = country of origin if not USA.
MDS 544M-01 A
5
Revision 041505
Integrated Circuit Systems, Inc. ● 525 Race Street, San Jose, CA 95126 ● tel (408) 297-1201 ● www.icst.com
P R E L I M I N A R Y I N F O R M A T I O N
ICS544-01
Clock Divider
Package Outline and Package Dimensions (8-pin SOIC, 150 Mil. Body)
Package dimensions are kept current with JEDEC Publication No. 95
Millimeters
Inches
8
Symbol
Min
Max
1.75
0.25
0.51
0.25
5.00
4.00
Min
Max
A
A1
B
C
D
E
e
1.35
0.10
0.33
0.19
4.80
3.80
.0532
.0040
.013
.0688
.0098
.020
E
H
INDEX
AREA
.0075
.1890
.1497
.0098
.1968
.1574
1.27 BASIC
0.050 BASIC
1
2
H
h
5.80
6.20
0.50
1.27
8°
.2284
.010
.016
0°
.2440
.020
.050
8°
D
0.25
0.40
0°
L
α
A
h x 45
A1
C
- C -
e
SEATING
PLANE
B
L
.10 (.004)
C
MDS 544M-01 A
6
Revision 041505
Integrated Circuit Systems, Inc. ● 525 Race Street, San Jose, CA 95126 ● tel (408) 297-1201 ● www.icst.com
P R E L I M I N A R Y I N F O R M A T I O N
ICS544-01
Clock Divider
Ordering Information
Part / Order Number
ICS544M-01
Marking
544M-01
544M-01
544MI-01
544MI-01
544M01LF
544M01LF
544MI01L
544MI01L
Shipping Packaging
Tubes
Package
8-pin SOIC
8-pin SOIC
8-pin SOIC
8-pin SOIC
8-pin SOIC
8-pin SOIC
8-pin SOIC
8-pin SOIC
Temperature
0 to +70° C
0 to +70° C
-40 to +85° C
-40 to +85° C
0 to +70° C
0 to +70° C
-40 to +85° C
-40 to +85° C
0 to +70° C
0 to +70° C
ICS544M-01T
ICS544MI-01
Tape and Reel
Tubes
Tape and Reel
Tubes
Tape and Reel
Tubes
ICS544MI-01T
ICS544M-01LF
ICS544M-01LFT
ICS544MI-01LF
ICS544MI-01LFT
ICS554-01DWF
ICS554-01DPK
Tape and Reel
Die on uncut, probed wafers
Tested die in waffle pack
Parts that are ordered with a "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.
While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems (ICS)
assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would
result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial
applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary
environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any
circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or
critical medical instruments.
MDS 544M-01 A
7
Revision 041505
Integrated Circuit Systems, Inc. ● 525 Race Street, San Jose, CA 95126 ● tel (408) 297-1201 ● www.icst.com
相关型号:
©2020 ICPDF网 联系我们和版权申明