ICS95V857AKILF-T [IDT]
PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), LEAD FREE, MLF-40;型号: | ICS95V857AKILF-T |
厂家: | INTEGRATED DEVICE TECHNOLOGY |
描述: | PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), LEAD FREE, MLF-40 |
文件: | 总13页 (文件大小:128K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
ICS95V857I
Integrated
Circuit
Systems,Inc.
2.5V Industrial Temperature Wide Range Frequency
Clock Driver (45MHz - 233MHz)
RecommendedApplication:
Pin Configuration
•
•
DDR Memory Modules / Zero Delay Board Fan Out
Provides complete DDR registered DIMM solution
with ICSSSTVF16857, ICSSSTVF16859 or
ICSSSTV32852
GND
CLKC0
CLKT0
VDD
CLKT1
CLKC1
GND
1
2
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
GND
CLKC5
CLKT5
VDD
CLKT6
CLKC6
GND
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
ProductDescription/Features:
GND
GND
•
•
Low skew, low jitter PLL clock driver
1 to 10 differential clock distribution (SSTL_2)
CLKC2
CLKT2
VDD
CLKC7
CLKT7
VDD
•
•
Feedback pins for input to output synchronization
PD#forpowermanagement
VDD
PD#
CLK_INT
CLK_INC
VDD
AVDD
AGND
GND
CLKC3
CLKT3
VDD
CLKT4
CLKC4
GND
FB_INT
FB_INC
VDD
FB_OUTC
FB_OUTT
GND
CLKC8
CLKT8
VDD
CLKT9
CLKC9
GND
•
•
•
SpreadSpectrum-tolerantinputs
Auto PD when input signal removed
Industrial temperature (-40°C to +85°C) compliant
Specifications:
•
Meets or exceeds JEDEC standard #82-1 for
registered DDR clock driver
•
Covers all DDR1 speed grades
48-Pin TSSOP/TVSOP
6.10 mm Body, 0.50 mm Pitch = TSSOP
4.40 mm Body, 0.40 mm Pitch = TVSOP
SwitchingCharacteristics:
•
•
•
•
CYCLE - CYCLE jitter: <60ps
OUTPUT - OUTPUT skew: <60ps
Period jitter:±30ps
DUTY CYCLE: 49.5% - 50.5%
Block Diagram
FB_OUTT
FB_OUTC
CLKT0
CLKC0
CLKT1
CLKC1
Control
CLKT2
CLKC2
Functionality
PD#
Logic
INPUTS
OUTPUTS
CLKT3
CLKC3
PLL State
AVDD PD# CLK_INT CLK_INC CLKT CLKC FB_OUTT FB_OUTC
CLKT4
CLKC4
GND
GND
H
H
L
H
L
L
H
L
L
H
L
Bypassed/off
Bypassed/off
H
H
H
FB_INT
FB_INC
CLKT5
CLKC5
2.5V
(nom)
L
L
L
H
L
H
L
Z
Z
L
Z
Z
H
L
Z
Z
L
Z
Z
H
L
off
off
on
on
off
PLL
CLK_INC
CLK_INT
CLKT6
CLKC6
2.5V
(nom)
CLKT7
CLKC7
2.5V
(nom)
H
H
X
H
L
2.5V
(nom)
CLKT8
CLKC8
H
H
Z
H
Z
2.5V
(nom)
<20MHz)(1)
Z
Z
CLKT9
CLKC9
0820A—08/02/04
ICS95V857I
Pin Configuration
1
2
3
4
5
6
A
B
C
D
E
F
G
H
J
K
56-Ball BGA
1
2
3
4
5
6
A
B
C
D
E
F
G
H
J
CLKT0
CLKC1
GND
CLKT2
VDD
CLK_INT CLK_INC
VDD
AGND
CLKC3
CLKT4
CLKC0
CLKT1
GND
CLKC2
VDD
GND
VDD
NC
NC
NB
NB
NC
NC
VDD
GND
GND
VDD
NC
NC
NB
NB
NC
NC
VDD
GND
CLKC5
CLKT6
GND
CLKC7
VDD
FB_INC
FB_OUTC
GND
CLKT8
CLKC9
CLKT5
CLKC6
GND
CLKT7
PD#
FB_INT
VDD
FB_OUTT
CLKC8
CLKT9
AVDD
GND
CLKT3
CLKC4
K
40
31
30
1
GND
CLKC2
CLKT2
VDD
CLKC7
CLKT7
VDD
PD#
CLK_INT
CLK_INC
VDD
FB_INT
FB_INC
VDD
ICS95V857I
AVDD
VDD
AGND
GND 10
FB_OUTC
FB_OUTT
21
11
20
40-Pin MLF
0820A—08/02/04
2
ICS95V857I
Pin Descriptions
PIN NAME
TYPE
DESCRIPTION
VDD
PWR Power supply, 2.5V
PWR Ground
GND
AVDD
PWR Analog power supply, 2.5V
PWR Analog ground
AGND
CLKT(9:0)
OUT
OUT
IN
"True" Clock of differential pair outputs
CLKC(9:0)
CLK_INC
CLK_INT
"Complementary" clocks of differential pair outputs
"Complementary" reference clock input
"True" reference clock input
IN
"Complementary" Feedback output, dedicated for external feedback. It
switches at the same frequency as the CLK. This output must be wired
to FB_INC
FB_OUTC
OUT
"True" " Feedback output, dedicated for external feedback. It switches
at the same frequency as the CLK. This output must be wired to
FB_INT
FB_OUTT
FB_INT
OUT
IN
"True" Feedback input, provides feedback signal to the internal PLL for
synchronization with CLK_INT to eliminate phase error
"Complementary" Feedback input, provides signal to the internal PLL
for synchronization with CLK_INC to eliminate phase error
FB_INC
PD#
IN
IN
Power Down. LVCMOS input
This PLL Clock Buffer is designed for a VDD of 2.5V, an AVDD of 2.5V and differential data input and output levels.
The ICS95V857I is a zero delay buffer that distributes a differential clock input pair (CLK_INC, CLK_INT) to ten
differential pair of clock outputs (CLKT[0:9], CLKC[0:9]) and one differential pair feedback clock output (FB_OUT,
FB_OUTC).The clock outputs are controlled by the input clocks (CLK_INC, CLK_INT), the feedback clocks (FB_INT,
FB_INC), the 2.5-V LVCMOS input (PD#) and the Analog Power input (AVDD).When input (PD#) is low while power is
applied, the receivers are disabled, the PLL is turned off and the differential clock outputs are tri-stated.When AVDD
is grounded, the PLL is turned off and bypassed for test purposes.
WhentheinputfrequencyislessthantheoperatingfrequencyofthePLL, appproximately20MHz, thedevicewillenter
a low power mode. An input frequency detection circuit on the differential inputs, independent from the input buffers,
will detect the low frequency condition and perform the same low power features as when the (PD#) input is low.When
the input frequency increases to greater than approximately 20 MHz, the PLL will be turned back on, the inputs and
outputswillbeenabledandPLLwillobtainphaselockbetweenthefeedbackclockpair(FB_INT, FB_INC) andtheinput
clock pair (CLK_INC, CLK_INT).
The PLL to the ICS95V857Iclock driver uses the input clocks (CLK_INC, CLK_INT) and the feedback clocks (FB_INT,
FB_INC) provide high-performance, low-skew, low-jitter, output differential clocks (CLKT[0:9], CLKC[0:9]). The
ICS95V857I is also able to track Spread Spectrum Clock (SSC) for reduced EMI.
The ICS95V857I is characterized for operation from -40°C to 85°C.
0820A—08/02/04
3
ICS95V857I
Absolute Maximum Ratings
Supply Voltage (VDD & AVDD). . . . . . . . . . . -0.5V to 4.6V
Logic Inputs . . . . . . . . . . . . . . . . . . . . . . . . . GND –0.5 V to VDD + 0.5 V
Ambient OperatingTemperature . . . . . . . . . . -40°C to +85°C
StorageTemperature . . . . . . . . . . . . . . . . . . . –65°C to +150°C
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device.These
ratingsarestressspecificationsonlyandfunctionaloperationofthedeviceattheseoranyotherconditionsabovethose
listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions
for extended periods may affect product reliability.
Electrical Characteristics - Input/Supply/Common Output Parameters
TA = -40 - 85°C; Supply Voltage AVDD, VDD = 2.5 V +/- 0.2V (unless otherwise stated)
PARAMETER
Input High Current
Input Low Current
Operating Supply
Current
SYMBOL
CONDITIONS
VI = VDD or GND
VI = VDD or GND
MIN
5
TYP
MAX
UNITS
µA
IIH
IIL
5
µA
IDD2.5 CL = 0pf @ 200MHz
IDDPD CL = 0pf
148
100
mA
µA
High Impedance
Output Current
VDD = 2.7V, Vout = VDD or
IOZ
±10
-1.2
mA
GND
Input Clamp Voltage
VIK
VDD = 2.3V Iin = -18mA
V
V
High-level output
voltage
IOH = -1 mA
VDD - 0.1
1.7V
VOH
I
I
I
OH = -12 mA
OL =1 mA
V
0.1
0.6
3.5
V
Low-level output voltage
Input Capacitance1
1Guaranteed by design at 233MHz, not 100% tested in production.
VOL
CIN
OH =12 mA
V
VI = GND or VDD
2.5
pF
0820A—08/02/04
4
ICS95V857I
Recommended Operating Condition
(see note1)
TA = -40 - 85°C; Supply Voltage AVDD, VDD = 2.5 V +/- 0.2V (unless otherwise stated)
PARAMETER
Supply Voltage
SYMBOL
VDD, AVDD
CONDITIONS
MIN
2.3
TYP
2.5
MAX
2.7
UNITS
V
V
V
V
V
CLKT, CLKC, FB_INC
0.4
VDD/2 - 0.18
0.7
Low level input voltage
High level input voltage
VIL
VIH
VIN
VID
PD#
-0.3
DD/2 + 0.18
1.7
CLKT, CLKC, FB_INC
PD#
V
2.1
VDD + 0.6
VDD + 0.3
DC input signal voltage
(note 2)
-0.3
V
Differential input signal
voltage (note 3)
DC - CLKT, FB_INT
AC - CLKT, FB_INT
0.36
0.7
VDD + 0.6
VDD + 0.6
V
V
Output differential cross-
voltage (note 4)
Input differential cross-
voltage (note 4)
High level output
current
VOX
VIX
IOH
IOL
TA
VDD/2 - 0.15
VDD/2 - 0.2
VDD/2 + 0.15
V
VDD/2
VDD/2 + 0.2
V
-6.4
5.5
85
mA
mA
°C
Low level output current
Operating free-air
temperature
-40
Notes:
1. Unused inputs must be held high or low to prevent them from floating.
2. DC input signal voltage specifies the allowable DC execution of differential input.
3. Differential inputs signal voltages specifies the differential voltage [VTR-VCP]
required for switching, where VT is the true input level and VCP is the
complementary input level.
4. Differential cross-point voltage is expected to track variations of VDD and is the
voltage at which the differential signal must be crossing.
0820A—08/02/04
5
ICS95V857I
Timing Requirements
TA = -40 - 85°C; Supply Voltage AVDD, VDD = 2.5 V +/- 0.2V (unless otherwise stated)
CONDITIONS
PARAMETER
SYMBOL
freqop
MIN
45
MAX UNITS
2.5V+0.2V @ 25oC
Max clock frequency
233
210
60
MHz
MHz
%
Application Frequency
Range
freqApp
dtin
95
40
2.5V+0.2V @ 25oC
Input clock duty cycle
CLK stabilization
TSTAB
15
µs
Switching Characteristics (see note 3)
PARAMETER
SYMBOL
CONDITION
MIN
TYP
MAX UNITS
Low-to high level
1
CLK_IN to any output
5.5
5.5
ns
ns
tPLH
propagation delay time
High-to low level propagation
delay time
1
CLK_IN to any output
tPLL
Output enable time
Output disable time
Period jitter
tEN
tdis
PD# to any output
PD# to any output
100MHz to 200MHz
100MHz to 200MHz
5
5
ns
ns
Tjit (per)
t(jit_hper)
tsl(i)
-30
-75
1
30
30
4
ps
Half-period jitter
ps
Input clock slew rate
V/ns
V/ns
ps
Output clock slew rate
Cycle to Cycle Jitter1
Phase error
tsl(o)
1
2.5
60
50
60
Tcyc-Tcyc
100MHz to 200MHz
4
-50
0
ps
t(phase error)
Tskew
Output to Output Skew
ps
Notes:
1. Refers to transition on noninverting output in PLL bypass mode.
2. While the pulse skew is almost constant over frequency, the duty cycle error
increases at higher frequencies.This is due to the formula:duty cycle=twH/tc, where
the cycle (tc) decreases as the frequency goes up.
3. Switching characteristics guaranteed for application frequency range.
4. Static phase offset shifted by design.
0820A—08/02/04
6
ICS95V857I
Parameter Measurement Information
V
DD
V
(CLKC)
R = 60Ω
V
/2
R = 60Ω
DD
V
(CLKC)
ICS95V857I
GND
Figure 1. IBIS Model Output Load
V
DD/2
C = 14 pF
ICS95V857I
-V
DD/2
SCOPE
R = 10Ω Z = 50Ω
Z = 60Ω
Z = 60Ω
R = 50Ω
(TT)
V
R = 10Ω
Z = 50Ω
R = 50Ω
C = 14 pF
DD/2
V
(TT)
-V
-V
DD/2
NOTE: V
(TT) = GND
Figure 2. Output Load Test Circuit
YX, FB_OUTC
YX, FB_OUTT
t
t
c(n+1)
c(n)
t
= t
± t
jit(cc) c(n) c(n+1)
Figure 3. Cycle-to-Cycle Jitter
0820A—08/02/04
7
ICS95V857I
Parameter Measurement Information
CLK_INC
CLK_INT
FB_INC
FB_INT
t
t
( ) n
( ) n+1
n = N
t
1
( ) n
t
=
( )
N
(N is a large number of samples)
Figure 4. Static Phase Offset
YX
#
YX
YX, FB_OUTC
YX, FB_OUTT
t(SK_O)
Figure 5. Output Skew
YX, FB_OUTC
YX, FB_OUTT
YX, FB_OUTC
YX, FB_OUTT
1
fO
1
t(jit_per)
tC(n)
=
-
fO
Figure 6. Period Jitter
0820A—08/02/04
8
ICS95V857I
Parameter Measurement Information
YX, FB_OUTC
YX, FB_OUTT
t
t
(hper_n+1)
(hper_n)
1
f
o
t(jit_Hper) t(jit_Hper_n)
1
2xfO
=
-
Figure 7. Half-Period Jitter
80%
80%
V
, V
ID OD
20%
20%
Clock Inputs
and Outputs
Rise t
Fall t
sl
sl
Figure 8. Input and Output Slew Rates
0820A—08/02/04
9
ICS95V857I
In Millimeters
COMMON DIMENSIONS COMMON DIMENSIONS
In Inches
c
N
SYMBOL
MIN
--
0.05
0.80
0.17
0.09
MAX
1.20
0.15
1.05
0.27
0.20
MIN
--
.002
.032
.007
.0035
MAX
.047
.006
.041
.011
.008
A
A1
A2
b
L
E1
E
INDEX
AREA
c
D
E
SEE VARIATIONS
8.10 BASIC
SEE VARIATIONS
0.319 BASIC
E1
e
L
6.00
0.50 BASIC
0.45
6.20
.236
0.020 BASIC
.018
.244
1
22
a
0.75
.030
D
N
SEE VARIATIONS
SEE VARIATIONS
a
aaa
0°
--
8°
0.10
0°
--
8°
.004
A
A2
VARIATIONS
A1
D mm.
D (inch)
N
- CC --
MIN
MAX
12.60
MIN
.488
MAX
.496
48
12.40
e
SEATING
PLANE
Ref erence Doc.: JEDEC Publicat ion 95, M O-153
b
10-0039
aaa
C
6.10 mm. Body, 0.50 mm. pitch TSSOP
(0.020 mil)
(240 mil)
Ordering Information
ICS XXXX y G LF- T
Designation for tape and reel packaging
Lead Free (Optional)
Package Type
G = TSSOP
Revision Designator (will not correlate with datasheet revision)
Device Type
Prefix
ICS = Standard Device
Example:
ICS95V857AGIT
0820A—08/02/04
10
ICS95V857I
In Millimeters
COMMON DIMENSIONS COMMON DIMENSIONS
In Inches
c
N
SYMBOL
MIN
--
0.05
0.80
0.13
0.09
MAX
1.20
0.15
1.05
0.23
0.20
MIN
--
.002
.032
.005
.0035
MAX
.047
.006
.041
.009
.008
A
A1
A2
b
L
E1
E
INDEX
AREA
c
D
E
SEE VARIATIONS
6.40 BASIC
SEE VARIATIONS
0.252 BASIC
E1
e
L
4.30
0.40 BASIC
0.45
4.50
.169
0.016 BASIC
.018
.177
1
22
α
0.75
.030
D
N
SEE VARIATIONS
SEE VARIATIONS
a
aaa
0°
--
8°
0.08
0°
--
8°
.003
A
A2
VARIATIONS
A1
D mm.
D (inch)
N
- CC --
MIN
9.60
MAX
9.80
MIN
.378
MAX
.386
48
e
SEATING
PLANE
Reference Doc.: JEDEC Publication 95, M O-153
b
10-0037
aaa
C
4.40 mm. Body, 0.40 mm. pitch TSSOP
(16 mil)
(173 mil)
Ordering Information
ICS XXXX y L LF- T
Designation for tape and reel packaging
Lead Free (Optional)
Package Type
L = TSSOP (TVSOP)
Revision Designator (will not correlate with datasheet revision)
Device Type
Prefix
ICS = Standard Device
Example:
ICS95V857ALIT
0820A—08/02/04
11
ICS95V857I
Symbol
Common Dimensions
A
A1
A2
A3
D
-
0.00
-
0.85
0.90
0.05
0.80
0.01
0.65
0.20 REF
6.00 BSC
5.75 BSC
6.00 BSC
5.75 BSC
D1
E
40-Pin MLF
E1
Q
12
P
0.24
0.13
0.42
0.17
0.60
0.23
R
Pitch Varation D
e
N
0.50 BSC
40
Nd
Ne
L
10
10
0.30
0.18
0.00
2.75
2.75
0.40
0.23
0.20
2.90
2.90
0.50
0.30
0.45
3.05
3.05
b
Q
Ordering Information
D2
E2
ICS XXXX y K LF- T
Designation for tape and reel packaging
Lead Free (Optional)
Package Type
K = MLF
Revision Designator (will not correlate with datasheet revision)
Device Type
Prefix
ICS = Standard Device
Example:
ICS95V857AKIT
0820A—08/02/04
12
ICS95V857I
0.40 DIA.
± 0.15
TYP.
SYMBOL
MIN.
0.86
0.15
0.71
4.40
6.90
NOM.
0.93
0.18
0.75
4.50
MAX.
1.00
0.21
0.79
4.60
7.10
A
A1
A2
D
E
I
J
M
aaa
bbb
ccc
b
Seating
Plane
A1
3 2 1
A
B
C
D
E
F
G
H
I
7.00
0.625 REF.
0.575 REF.
6X10
E
0.10
0.10
0.10
0.45
J
TOP VIEW
D
0.35
0.40
0.15 MIN.
1.00 MAX.
e
0.65 TYP.
Ordering Information
ICS XXXX y H LF- T
Designation for tape and reel packaging
Lead Free (Optional)
Package Type
H = BGA
Revision Designator (will not correlate with datasheet revision)
Device Type
Prefix
ICS = Standard Device
Example:
ICS95V857AHIT
0820A—08/02/04
13
相关型号:
SI9130DB
5- and 3.3-V Step-Down Synchronous ConvertersWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135LG-T1
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135LG-T1-E3
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135_11
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9136_11
Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130CG-T1-E3
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130LG-T1-E3
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130_11
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137DB
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137LG
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9122E
500-kHz Half-Bridge DC/DC Controller with Integrated Secondary Synchronous Rectification DriversWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
©2020 ICPDF网 联系我们和版权申明