HYB514171BJ-60 [INFINEON]
256k x 16-Bit Dynamic RAM; 256K ×16位动态RAM型号: | HYB514171BJ-60 |
厂家: | Infineon |
描述: | 256k x 16-Bit Dynamic RAM |
文件: | 总23页 (文件大小:183K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
256k × 16-Bit Dynamic RAM
HYB 514171BJ-50/-60
Advanced Information
• 262 144 words by 16-bit organization
• 0 to 70 °C operating temperature
• Fast access and cycle time
• Standby power dissipation
11 mW standby (TTL)
5.5 mW max. standby (CMOS)
• RAS access time:
50 ns (-50 version)
60 ns (-60 version)
• Output unlatched at cycle end allows
two-dimensional chip selection
• Read, write, read-modify write,
CAS-before-RAS refresh, RAS-only
refresh, hidden-refresh and fast page
mode capability
• CAS access time:
15ns (-50, -60 version)
• Cycle time:
95 ns (-50 version)
110 ns (-60 version)
• 2 CAS / 1 WE control
• All inputs and outputs TTL-compatible
• 512 refresh cycles / 16 ms
• Fast page mode cycle time
35 ns (-50 version)
• Plastic Packages:
40 ns (-60 version)
P-SOJ-40-1 400 mil width
• Single + 5.0 V (± 10 %) supply with a
built-in VBB generator
• Low Power dissipation
max. 1045 mW active (-50 version)
max. 935 mW active (-60 version)
The HYB 514171BJ is a 4 MBit dynamic RAM organized as 262 144 words by 16-bit. The
HYB 514171BJ utilizes CMOS silicon gate process as well as advanced circuit techniques to
provide wide operation margins, both internally and for the system user. Multiplexed address inputs
permit the HYB 514171BJ to be packed in a standard plastic 400 mil wide P-SOJ-40-1 package.
This package size provides high system bit densities and is compatible with commonly used
automatic testing and insertion equipment. System oriented features include single + 5 V (± 10 %)
power supply, direct interfacing with high performance logic device families such as Schottky TTL.
Semiconductor Group
1
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
Ordering Information
Type
Ordering Code
Q67100-Q2021
Q67100-Q727
Package
Description
HYB 514171BJ-50
HYB 514171BJ-60
P-SOJ-40-1 400 mil
P-SOJ-40-1 400 mil
50 ns 256k × 16 DRAM
60 ns 256k × 16 DRAM
Truth Table
RAS
LCAS UCAS WE
OE
I/O1 - I/O8
I/O9 - I/O16
High-Z
Operation
H
L
L
L
L
L
L
L
L
H
H
L
H
H
H
L
H
H
H
H
H
L
H
High-Z
High-Z
Dout
Standby
H
L
High-Z
High-Z
Dout
Refresh
Lower byte read
Upper byte read
Word read
Lower byte write
Upper byte write
Word write
−
H
L
L
High-Z
Dout
L
L
Dout
L
H
L
H
H
H
H
Din
Don't care
Din
H
L
L
Don't care
Din
L
L
Din
L
L
H
High-Z
High-Z
Pin Names
A0 - A8
RAS
Address Inputs
Row Address Strobe
Column Address Strobe
Read/Write Input
Output Enable
UCAS, LCAS
WE
OE
I/O1 - I/O16
VCC
Data Input/Output
Power Supply (+ 5 V)
Ground (0 V)
VSS
N.C.
No Connection
Semiconductor Group
2
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
P-SOJ-40-1
V
V
SS
1
2
3
4
5
6
7
8
40
39
38
37
36
35
34
33
32
CC
I/O1
I/O2
I/O3
I/O4
I/O16
I/O15
I/O14
I/O13
V
V
CC
SS
I/O5
I/O6
I/O7
I/O8
N.C.
N.C.
WE
RAS
N.C.
A0
I/O12
I/O11
I/O10
9
10
11
12
13
14
15
16
31 I/O9
30
29
28
27
26
25
24
23
22
21
N.C.
LCAS
UCAS
OE
A8
A7
A6
A5
A4
A1 17
A2
A3
V
18
19
20
V
CC
SS
SPP02811
Pin Configuration
(top view)
Semiconductor Group
3
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
. . .
.
I/O1 I/O2
I/O16
.
.
Data In
Buffer
Data Out
Buffer
OE
16
WE
UCAS
LCAS
&
16
No.2 Clock
Generator
Column
Address
Buffers (9)
9
9
Column
Decoder
A0
A1
A2
A3
A4
A5
A6
A7
A8
Refresh
Controller
16
Sense Amplifier
I/O Gating
Refresh
Counter (9)
512
x 16
9
.
.
.
Row
Address
Buffers (9)
9
9
Row
Decoder
Memory Array
512 x 512 x
512
16
.
.
.
No.1 Clock
Generator
RAS
V
Substrate Bias
Generator
CC
V
SS
SPB02827
Block Diagram
Semiconductor Group
4
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
Absolute Maximum Ratings
Operating temperature range ....................................................................................... 0 to + 70 °C
Storage temperature range.................................................................................... – 55 to + 150 °C
Input/output voltage ......................................................................................................... – 1 to 6 V
Power supply voltage........................................................................................................ – 1 to 6 V
Data out current (short circuit) ............................................................................................... 50 mA
Note: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent
damage of the device. Exposure to absolute maximum rating conditions for extended
periods may affect device reliability.
DC Characteristics
TA = 0 to 70 °C; VSS = 0 V; VCC = 5 V ± 10 %, tT = 5 ns
Parameter
Symbol
Limit Values
min. max.
Unit Notes
1
Input high voltage
VIH
VIL
2.4
– 1.0
2.4
–
V
CC + 0.5 V
1
Input low voltage
0.8
–
V
1
TTL Output high voltage (IOUT = – 5.0 mA)
TTL Output low voltage (IOUT = 4.2 mA)
VOH
VOL
II(L)
V
1
0.4
10
V
1
Input leakage current, any input
– 10
µA
(0 V < VIN < VCC + 0.3 V, all other inputs = 0 V)
1
Output leakage current
IO(L)
– 10
10
µA
(DO is disabled, 0 V < VOUT < VCC
)
2, 3, 4
Average VCC supply current
-50 version ICC1
-60 version
–
–
–
190
170
mA
Standby VCC supply current
(RAS = LCAS = UCAS = WE = VIH)
ICC2
2
mA
2, 4
Average VCC supply current during
RAS-only refresh cycles
-50 version ICC3
-60 version
190
170
mA
2, 3, 4
Average VCC supply current during
–
fast page mode operation
-50 version ICC4
-60 version
160
150
mA
1
Standby VCC supply current
(RAS = LCAS = UCAS = WE = VCC – 0.2 V)
ICC5
–
–
1
mA
2, 4
Average VCC supply current during
CAS-before-RAS refresh mode
-50 version ICC6
-60 version
190
170
mA
Semiconductor Group
5
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
Capacitance
TA = 0 to 70 °C; VCC = 5 V ± 10 %, f = 1 MHz
Parameter
Symbol
Limit Values
Unit
min.
max.
Input capacitance (A0 to A8)
CI1
–
–
–
6
7
7
pF
pF
pF
Input capacitance (RAS, UCAS, LCAS, WE, OE) CI2
Output capacitance (l/O1 to l/O16)
CIO
5, 6
AC Characteristics
TA = 0 to 70 °C; VSS = 0 V; VCC = 5 V ± 10 %, tT = 5 ns
Parameter
Symbol
Limit Values
-50 -60
min. max. min. max.
Unit Note
Common Parameters
Random read or write cycle time
RAS precharge time
tRC
95
35
50
15
0
–
110
40
60
15
0
–
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
tRP
–
–
RAS pulse width
tRAS
tCAS
tASR
tRAH
tASC
tCAH
tRCD
tRAD
tRSH
tCSH
tCRP
tT
10k
10k
–
10k
10k
–
CAS pulse width
Row address setup time
Row address hold time
Column address setup time
Column address hold time
RAS to CAS delay time
RAS to column address delay time
RAS hold time
10
0
–
10
0
–
–
–
10
20
15
15
50
5
–
15
20
15
15
60
5
–
35
25
–
45
30
–
CAS hold time
–
–
CAS to RAS precharge time
Transition time (rise and fall)
Refresh period
–
–
7
3
50
16
3
50
16
ns
tREF
–
–
ms
Read Cycle
8, 9
Access time from RAS
Access time from CAS
Access time from column address
OE access time
tRAC
tCAC
tAA
–
–
–
–
50
15
25
15
–
–
–
–
60
15
30
15
ns
8, 9
ns
8, 10
ns
tOEA
ns
Semiconductor Group
6
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
AC Characteristics (cont’d) 5, 6
TA = 0 to 70 °C; VSS = 0 V; VCC = 5 V ± 10 %, tT = 5 ns
Parameter
Symbol
Limit Values
-50 -60
min. max. min. max.
Unit Note
Column address to RAS lead time
Read command setup time
Read command hold time
tRAL
tRCS
tRCH
tRRH
tCLZ
tOFF
tOEZ
tDZO
tCDD
tODD
25
0
–
30
0
–
ns
ns
–
–
11
0
–
0
–
ns
11
Read command hold time ref. to RAS
CAS to output in low-Z
0
–
0
–
ns
8
0
–
0
–
ns
12
Output buffer turn-off delay from CAS
Output buffer turn-off delay from OE
Data to OE low delay
0
15
15
–
0
20
20
–
ns
12
0
0
ns
13
0
0
ns
14
CAS high to data delay
15
15
–
20
20
–
ns
14
OE high to data delay
-
–
ns
Write Cycle
Write command hold time
Write command pulse width
Write command setup time
Write command to RAS lead time
Write command to CAS lead time
Data setup time
tWCH
tWP
10
10
0
–
–
–
–
–
–
–
–
10
10
0
–
–
–
–
–
–
–
–
ns
ns
15
tWCS
tRWL
tCWL
tDS
ns
15
15
0
15
15
0
ns
ns
16
ns
16
Data hold time
tDH
10
0
15
0
ns
13
Data to CAS low delay
tDZC
ns
Read-Modify-Write Cycle
Read-write cycle time
tRWC
tRWD
tCWD
tAWD
tOEH
140
75
40
50
15
–
–
–
–
–
160
90
45
60
20
–
–
–
–
–
ns
15
RAS to WE delay time
ns
15
CAS to WE delay time
ns
15
Column address to WE delay time
OE command hold time
ns
ns
Fast Page Mode Cycle
Fast page mode cycle time
tPC
35
–
40
–
ns
Semiconductor Group
7
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
AC Characteristics (cont’d) 5, 6
TA = 0 to 70 °C; VSS = 0 V; VCC = 5 V ± 10 %, tT = 5 ns
Parameter
Symbol
Limit Values
-50 -60
min. max. min. max.
Unit Note
CAS precharge time
tCP
10
–
–
10
–
–
ns
7
Access time from CAS precharge
RAS pulse width
tCPA
tRASP
tRHCP
30
35
ns
50
30
200k 60
200k ns
RAS hold time from CAS precharge
–
35
–
ns
Fast Page Mode Read-Modify-Write Cycle
Fast page mode read/write cycle time
CAS precharge to WE delay time
tPRWC
tCPWD
80
55
–
–
90
60
–
–
ns
ns
CAS-before-RAS Refresh Cycle
CAS setup time
tCSR
tCHR
tRPC
tWRP
tWRH
5
–
–
–
–
–
5
–
–
–
–
–
ns
ns
ns
ns
ns
CAS hold tim
10
0
10
0
RAS to CAS precharge time
Write to RAS precharge time
Write to RAS hold time
10
10
10
10
CAS-before-RAS Counter Test Cycle
CAS precharge time
tCPT
25
–
30
–
ns
Semiconductor Group
8
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
Notes
1. All voltages are referenced to VSS.
2. ICC, ICC3, ICC4 and ICC6 depend on cycle rate.
3. ICC1 and ICC4 depend on output loading. Specified values are obtained with the output open.
4. Address can be changed once or less while RAS = VIL. In case of ICC4 it can be changed once
or less during a page mode cycle
5. An initial pause of 200 µs is required after power-up followed by 8 RAS cycles of which at least
one cycle has to be a refresh cycle, before proper device operation is achieved. In case of using
the internal refresh counter, a minimum of 8 CAS-before-RAS initialization cycles instead of 8
RAS cycles are required.
6. AC measurements assume tT = 5 ns.
7. VIH (MIN.) and VIL (MAX.) are reference levels for measuring timing of input signals. Transition times
are also measured between VIH and VIL.
8. Measured with a load equivalent to 2 TTL loads and 100 pF.
9. Operation within the tRCD (MAX.) limit ensures that tRAC (MAX.) can be met. tRCD (MAX.) is specified as
a reference point only. If tRCD is greater than the specified tRCD (MAX.) limit, then access time is
controlled by tCAC
.
10.Operation within the tRAD (MAX.) limit ensures that tRAC (MAX.) can be met. tRAD (MAX.) is specified as
a reference point only. If tRAD is greater than the specified tRAD (MAX.) limit, then access time is
controlled by tAA.
11.Either tRCH or tRRH must be satisfied for a read cycle.
12.tOFF (MAX.), tOEZ (MAX.) define the time at which the output achieves the open-circuit conditions and
are not referenced to output voltage levels.
13.Either tDZC or tDZO must be satisfied.
14.Either tCDD or tODD must be satisfied.
15.tWCS, tRWD, tCWD and tAWD are not restrictive operating parameters. They are included in the data
sheet as electrical characteristics only. If tWCS > tWCS (MIN.), the cycle is an early write cycle and
data out pin will remain open-circuit (high impedance) through the entire cycle; if tRWD > tRWD (MIN.)
,
t
CWD > tCWD (MIN.) and tAWD > tAWD (MIN.), the cycle is a read-write cycle and I/O will contain data read
from the selected cells. If neither of the above sets of conditions is satisfied, the condition of I/O
(at access time) is indeterminate.
16.These parameters are referenced to the CAS leading edge in early write cycles and to the WE
leading edge in read-write cycles.
Semiconductor Group
9
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
t RC
t RAS
t RP
VIH
VIL
RAS
t CSH
t RCD
t RSH
t CRP
VIH
VIL
t CAS
UCAS
LCAS
t RAD
t ASC
t RAL
t CAH
t ASR
Row
t ASR
VIH
VIL
Address
Column
Row
t RAH
t RCH
t RCS
t RRH
VIH
VIL
WE
OE
t AA
t OEA
VIH
VIL
t DZC
t CDD
t DZO
t ODD
VIH
VIL
I/O
(Inputs)
t OFF
t CAC
t CLZ
t OEZ
Valid Data OUT
VOH
VOL
Hi Z
Hi Z
I/O
(Outputs)
t RAC
"H" or "L"
SPT03043
Read Cycle
Semiconductor Group
10
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
t RC
t RAS
t RP
VIH
VIL
RAS
t CSH
t RCD
t RSH
t CRP
VIH
VIL
t CAS
UCAS
LCAS
t RAD
t ASC
t RAL
t CAH
t ASR
Row
t RAH
t ASR
VIH
VIL
Address
Column
Row
t CWL
t WCS
VIH
VIL
t WP
WE
OE
t WCH
t RWL
VIH
VIL
t DH
t DS
VIH
VIL
I/O
(Inputs)
Valid Data IN
VOH
VOL
Hi Z
I/O
(Outputs)
"H" or "L"
SPT03044
Write Cycle (Early Write)
Semiconductor Group
11
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
t RC
t RAS
t RP
VIH
VIL
RAS
t CSH
t RCD
t RSH
t CRP
VIH
VIL
t CAS
UCAS
LCAS
t RAD
t ASC
t RAL
t CAH
t ASR
Row
t RAH
t ASR
VIH
VIL
Address
Column
Row
t CWL
t RWL
t WP
VIH
VIL
WE
OE
t OEH
VIH
VIL
t ODD
t DZO
t DZC
t DH
tDS
VIH
VIL
I/O
(Inputs)
Valid Data
tOEZ
t CLZ
t OEA
VOH
VOL
Hi Z
Hi Z
I/O
(Outputs)
"H" or "L"
SPT03045
Write Cycle (OE Controlled Write)
Semiconductor Group
12
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
t RWC
t RAS
VIH
VIL
RAS
t CSH
t RP
t RSH
t CAS
t RCD
t CRP
VIH
VIL
UCAS
LCAS
t RAH
t CAH
t ASR
Row
t ASC
tASR
VIH
VIL
Address
Column
Row
t RAD
t CWL
t AWD
t CWD
t RWL
t WP
t RWD
VIH
VIL
WE
OE
t AA
t RCS
t OEA
t OEH
VIH
VIL
t DZC
t DS
t DH
tDZO
VIH
VIL
I/O
(Inputs)
Valid
Data IN
t ODD
t OEZ
t CAC
t CLZ
VOH
VOL
I/O
(Outputs)
Data
OUT
t RAC
"H" or "L"
SPT03046
Read-Write (Read-Modify-Write) Cycle
Semiconductor Group
13
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
tRASP
VIH
VIL
RAS
tRP
tCRP
tPC
tCAS
tRHCP
tRCD
tCAS
tRSH
tCAS
tCP
VIH
VIL
UCAS
LCAS
tCSH
tCAH
tRAH
tASR
tCAH
tCAH
tASC
tASC
tASR
tASC
Column
VIH
Address
WE
Row
Column
Column
tRCS
Row
tRCH
V
IL
tRCH
tRAD
tRCS
tRCS
tRRH
VIH
VIL
tRAC
tCPA
tAA
tCPA
tAA
tAA
tOEA
tOEA
tOEA
VIH
VIL
OE
tDZC
tDZC
tDZC
tCDD
tDZO
tDZO
tDZO
tODD
tODD
tODD
VIH
VIL
I/O
(Inputs)
tOFF
tOEZ
tOFF
tOEZ
tOFF
tOEZ
tCAC
tCLZ
tCAC
tCLZ
tCAC
tCLZ
VOH
VOL
I/O
(Outputs)
Valid
Valid
Valid
Data OUT
Data OUT
Data OUT
"H" or "L"
SPT03047
Fast Page Mode Read Cycle
Semiconductor Group
14
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
t RASP
VIH
VIL
RAS
t PC
t CAS
t RP
t CAS
t RSH
t CRP
t RCD
t CP
t CAS
VIH
VIL
UCAS
LCAS
t RAL
t CAH
t RAH
tASC
t CAH
t CAH
t ASC
tASR
tASC
Column
tASR
VIH
VIL
Address
Row
Column
Column
Row
t RAD
t WCS
t RWL
t CWL
t CWL
t CWL
t WCS
t WCS
t WCH
t WP
t WCH
t WP
t WCH
t WP
VIH
VIL
WE
OE
VIH
VIL
t DH
t DH
t DH
t DS
t DS
t DS
VIH
VIL
I/O
(Inputs)
Valid
Data IN
Valid
Data IN
Valid
Data IN
VOH
VOL
Hi Z
I/O
(Outputs)
"H" or "L"
SPT03048
Fast Page Mode Early Write Cycle
Semiconductor Group
15
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
tRAS
VIH
VIL
RAS
tCSH
tRP
t CP
tPRWC
tRSH
tRCD
tCAS
tCAS
tCAS
tCRP
VIH
VIL
UCAS
LCAS
tRAD
tRAH
tRAL
tCAH
tCAH
tCAH
tASR
tASC
tASC
tASC
Column
tASR
Row
VIH
VIL
Address
Row
Column
tRWD
Column
tCPWD
tCWD
tCPWD
tCWD
tRWL
tCWL
tCWD
tCWL
tCWL
tOEH
tODD
tRCS
VIH
VIL
WE
tAWD
tAWD
tOEA
t AWD
tOEA
tAA
tWP
tWP
t WP
tOEA
tOEH
tOEH
VIH
VIL
OE
tCLZ
tCLZ
tCLZ
tDZC
tODD
tCPA
tCPA
tDZC
tODD
tDZC
tDZO
VIH
VIL
I/O
(Inputs)
Data IN
Data IN
Data IN
tDH
tDH
tDH
tCAC
tCAC
tAA
tDS
tOEZ
tDS
tRAC
tAA
tDS
tOEZ
tOEZ
VOH
VOL
I/O
(Outputs)
Data
OUT
Data
OUT
Data
OUT
"H" or "L"
SPT03049
Fast Page Mode Read-Modify-Write Cycle
Semiconductor Group
16
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
tRC
tRAS
tRP
VIH
VIL
RAS
tCRP
tRPC
VIH
VIL
UCAS
LCAS
tRAH
tASR
tASR
VIH
VIL
Address
Row
Row
VOH
VOL
Hi Z
I/O
(Outputs)
"H" or "L"
SPT03050
RAS-Only Refresh Cycle
Semiconductor Group
17
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
tRC
tRP
tRAS
tRP
VIH
VIL
RAS
tRPC
tCP
tCHR
tRPC
tCRP
tCSR
VIH
VIL
UCAS
LCAS
tWRH
tWRP
VIH
VIL
WE
OE
VIH
VIL
tODD
VIH
VIL
I/O
(Inputs)
tCDD
tOEZ
VOH
VOL
Hi Z
I/O
(Outputs)
tOFF
"H" or "L"
SPT03051
CAS-Before-RAS Refresh Cycle
Semiconductor Group
18
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
tRP
tRASS
tRPS
VIH
VIL
RAS
tRPC
tCP
tCRP
tCSR
tCHS
VIH
VIL
UCAS
LCAS
tWRH
tWRP
VIH
VIL
WE
OE
VIH
VIL
tODD
VIH
VIL
I/O
(Inputs)
tCDD
tOEZ
VOH
VOL
Hi Z
I/O
(Outputs)
tOFF
"H" or "L"
SPT03052
CAS-Before-RAS Self Refresh Cycle
Semiconductor Group
19
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
tRC
tRC
tRP
tRP
tRAS
tRAS
VIH
VIL
RAS
tRCD
tRSH
tCHR
tCRP
VIH
VIL
UCAS
LCAS
tRAD
tASC
tRAH
tWRP
tASR
t WRH
tASR
tCAH
Column
VIH
VIL
Address
WE
Row
Row
tRCS
tRRH
VIH
VIL
tAA
tOEA
VIH
VIL
OE
tDZC
tCDD
tODD
tDZO
VIH
VIL
I/O
(Inputs)
tCAC
tCLZ
tRAC
tOFF
tOEZ
VOH
VOL
Hi Z
I/O
(Outputs)
Valid Data OUT
"H" or "L"
SPT03053
Hidden Refresh Cycle (Read)
Semiconductor Group
20
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
tRC
tRC
tRAS
tRP
tRAS
tRP
VIH
VIL
RAS
tRCD
tRSH
tCHR
tCRP
VIH
VIL
UCAS
LCAS
tRAD
tASC
tRAH
t ASR
t ASR
tCAH
Column
VIH
VIL
Address
Row
Row
tWCS
t WCH
t WP
t WRH
t WRP
VIH
VIL
WE
tDS
tDH
Valid Data
VIN
VIL
I/O
(Input)
VOH
VOL
Hi Z
I/O
(Output)
"H" or "L"
SPT03054
Hidden Refresh Cycle (Early Write)
Semiconductor Group
21
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
Read Cycle
tRAS
tRP
VIH
RAS
VIL
tCHR
tRSH
tCSR
tCP
VIH
tCAS
UCAS
LCAS
VIL
tRAL
tCAH
tASR
tASC
VIH
VIL
Address
WE
Column
tAA
Row
tWRP
tRRH
VIH
VIL
tCAC
tWRH
tRCS
tRCH
tOEA
VIH
VIL
OE
tCDD
tDZC
VIH
VIL
tODD
tOFF
tOEZ
Data OUT
I/O
(Inputs)
t DZO
tCLZ
VOH
VOL
I/O
(Outputs)
tWCS
tRWL
tCWL
tWCH
tWRP
Write Cycle
VIH
WE
VIL
tWRH
tDH
VIH
OE
VIL
tDS
VIH
I/O
Data IN
Hi Z
(Inputs)
VIL
VOH
I/O
(Outputs)
VOL
"H" or "L"
SPT03055
CAS-Before-RAS Refresh Counter Test Cycle
Semiconductor Group
22
1998-10-01
HYB 514171BJ-50/-60
256k × 16 DRAM
Package Outlines
Plastic Package, P-SOJ- 40-1 (SMD)
(Plastic small outline J-leaded)
Sorts of Packing
Package outlines for tubes, trays etc. are contained in our
Data Book “Package Information”.
Dimensions in mm
1998-10-01
SMD = Surface Mounted Device
Semiconductor Group
23
相关型号:
©2020 ICPDF网 联系我们和版权申明